# Z89313/Z89316 ## DIGITAL TELEVISION CONTROLLER #### **FEATURES** | Device | ROM<br>(KB) | RAM*<br>(Bytes) | Speed<br>(MHz) | |--------|-------------|-----------------|----------------| | Z89313 | 32K x 16 | 1K x 16 | 12 | | Z89316 | 64K x 16 | 1K x 16 | 12 | - 52-Pin Shrink DIP Package - 4.5V to 5.5V Operating Range - Z89C00 RISC Processor Core - 0°C to +70°C Temperature Range - Direct Closed Caption Decoding - TV Tuner Serial Interface - Customized Character Set - Character Control Mode - Directly Controlled Receiver Functions - Support Violence Blocking ### **GENERAL DESCRIPTION** The Z8931X is a member of Zilog's family of Digital Television Controllers designed to provide complete audio and video control of television receivers, video recorders, and advanced on-screen display facilities. The Z8931X features a powerful Z89C00 RISC processor core that controls on-board peripheral functions and registers using the standard processor instruction set. In closed caption mode, text can be decoded directly from the composite video signal and displayed on the screen with assistance from the processor's digital signal processing capabilities. The character representation in this mode allows for a simple attribute control through the insertion of control characters. The character control mode provides access to the full set of attribute controls. The modification of attributes is allowed on a character-by-character basis. The insertion of control characters permits direction of other character attributes. Display attributes, including underlining, italics, blinking, eight foreground/background colors, character position offset delay, and background transparency, are made possible through a fully customized 512 character set, formatted in two 256 character banks. Serial interfacing with the television tuner is provided through the tuner serial port. Digital channel tuning adjustments may be accessed through the industry-standard I<sup>2</sup>C port. Additional hardware provides the capability to display two to three times normal size characters. The smoothing logic contained in the on-screen display circuit improves the appearance of larger fonts. Special circuitry can be activated to improve the visibility of text by adding a right-sided shadow effect to the characters. Receiver functions such as color and volume can be directly controlled by six 8-bit pulse width modulated ports. ### **GENERAL DESCRIPTION** (Continued) **Notes**: All signals with a preceding front slash, "/", are active Low. For example, B//W (WORD is active Low); /B/W (BYTE is active Low, only). Power connections follow conventional descriptions below: | Connection | Circuit | Device | |------------|-----------------|-----------------| | Power | V <sub>CC</sub> | V <sub>DD</sub> | | Ground | GND | V <sub>SS</sub> | Figure 1. Functional Block Diagram ### PIN DESCRIPTION Figure 2. 52-Pin Shrink DIP Configuration ### PIN DESCRIPTION Z89313 | | | Z89313 | Configurat | | | |--------------------------------------------------|---------------------------------------|-------------------------|------------|-------|--| | Pin Name | Function | 52-Pin | Direction | Reset | | | V <sub>CC</sub> , ANV <sub>CC</sub> <sup>a</sup> | +5 V | 39,22 | PWR | _ | | | GND, ANGND, | 0 V | 38,21,15,40 | PWR | _ | | | ANGNDF, ANGNDX <sup>b</sup> | | | | | | | IRIN | Infrared Remote Capture Input | 2 | 1 | I | | | ADC[5:1] | 4-Bit Analog-to-Digital Converter | 16,17,18,19,20 | Al | | | | PWM[6:1] | 8-Bit Pulse Width Modulator Output | 46,45,44,43,42,41 | 0 | 0 | | | Port0[F:0] | Bit Programmable Input/Output Ports | 23,32,7,3,4,5,6,48,8,9, | В | 1 | | | | | 18,17,10,12,11,19 | | | | | Port1[8:0] | Bit Programmable Input/Output Ports | 49,20,1,52,51,50,30, | В | 1 | | | | | 31,47 | | | | | SCL | I <sup>2</sup> C Clock I/O | 11,31,34 | BOD | | | | SCD | I <sup>2</sup> C Data I/O | 12,30,33 | BOD | | | | XTAL1 | Crystal Oscillator Input | 36 | Al | ļ | | | XTAL2 | Crystal Oscillator Output | 37 | AO | 0 | | | LPF | Loop Filter | 14 | AB | 0 | | | HSYNC | H_Sync | 28,46 | В | ı | | | VSYNC | V_Sync | 29 | В | | | | /RESET | Device Reset | 35 | 1 | I | | | V[3:1] | OSD Video Output | 24,25,26 | 0 | 0 | | | - | (Typically Drive B, G, and R Outputs) | | | | | | Blank | OSD Blank Output | 27 | 0 | 0 | | | Half Blank | OSD Half Blank Output | 23 | 0 | | | | SCLK | Internal Processor SCLK | _ | 0 | | | **Note:** Please refer to pin-out diagram for shared pin numbers. a) ANV<sub>CC</sub> is for the reference voltage of the ADC input. b) ANGND is for the reference ground of the ADC input. ANGNDF is for LPF ground, and ANGNDX is for XTAL circuit ground. 5 ### **Z89313: V1, V2, V3 ANALOG OUTPUT** $(T_A = 0^{\circ}C \text{ to } 70^{\circ}C)$ | | Ou | Output Voltage (30 kΩ load) | | Settling Time | |-----------|-------------------|-----------------------------|-------------------|----------------------------| | | $@V_{CC} = 4.75v$ | $@V_{CC} = 5.00v$ | $@V_{CC} = 5.25v$ | 70% of DC level, 10pF load | | data = 00 | 0.00v 0.65v | 0.00v 0.70v | 0.00v 0.75v | < 50 ns | | data = 01 | 1.70v ± 0.20v | 1.80v ± 0.20v | $1.90v \pm 0.20v$ | <del>_</del> | | data = 10 | 2.80v ± 0.25v | 2.90v ± 0.25v | $3.00v \pm 0.25v$ | | | data = 11 | $3.90v \pm 0.30v$ | $4.00v \pm 0.30v$ | $4.10v \pm 0.30v$ | <del>_</del> | ## **Z89316: V1, V2, V3 ANALOG OUTPUT** $(T_A = 0^{\circ}C \text{ to } 70^{\circ}C)$ | | Oı | Output Voltage (4 kΩ load) | | Settling Time | |-----------|-------------------|----------------------------|-------------------|----------------------------| | | $@V_{CC} = 4.75v$ | $@V_{CC} = 5.00v$ | $@V_{CC} = 5.25v$ | 70% of DC level, 30pF load | | data = 00 | 0.00v +0.1v | 0.00v + 0.1v | 0.00v + 0.1v | < 65 ns | | data = 01 | 1.20v ± 5% | 1.25v ± 5% | 1.30v ± 5% | | | data = 10 | 1.55v ± 5% | 1.65v ± 5% | 1.75v ± 5% | <del></del> | | data = 11 | 1.90v ± 5% | 2.00v ± 5% | 2.10v ± 5% | <del></del> | Figure 3. 32kHz Oscillator Recommended Circuit ### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Min | Max | Units | Conditions | |-----------------|-----------------------|-----------------|----------------------|-------|------------------------------| | V <sub>CC</sub> | Power Supply Voltage | 0 | 7 | V | | | V <sub>ID</sub> | Input Voltage | -0.3 | V <sub>CC</sub> +0.3 | V | Digital Inputs | | V <sub>IA</sub> | Input Voltage | -0.3 | V <sub>CC</sub> +0.3 | V | Analog Inputs (A/D0A/D4) | | V <sub>O</sub> | Output Voltage | -0.3 | V <sub>CC</sub> +0.3 | V | All Push-Pull Digital Output | | ОН | Output Current High | | -100 | mA | All Pins | | ОН | Output Current High | | -10/-1 <sup>a</sup> | mA | One Pin | | OL | Output Current Low | | 20/1 <sup>b</sup> | mA | One Pin | | OL | Output Current Low | | 200 | mA | All Pins | | T <sub>A</sub> | Operating Temperature | 0 | 70 | °C | | | T <sub>S</sub> | Storage Temperature | <del>-</del> 65 | 150 | °C | | #### Notes: ### **DC CHARACTERISTICS** $T_A = 0$ °C to + 70°C; $V_{CC} = 4.5 \text{ V}$ to + 5.5 V; $F_{OSC} = 32.768 \text{ kHz}$ | Symbol | Parameter | Min | Max | Typical | Units | Conditions | |---------------------|--------------------------|----------------------|---------------------|---------|-------|-----------------------------| | V <sub>IL</sub> | Input Voltage Low | 0 | 0.2 V <sub>CC</sub> | 0.4 | V | | | $\overline{V_IH}$ | Input Voltage High | 0.6 V <sub>CC</sub> | V <sub>CC</sub> | 3.6 | V | | | V <sub>OL</sub> | Output Voltage Low | | 0.4 | 0.16 | V | @ I <sub>OL</sub> = 1 mA | | V <sub>OH</sub> | Output Voltage High | V <sub>CC</sub> -0.9 | | 4.75 | V | @ I <sub>OL</sub> = 0.75 mA | | $V_{XL}$ | Input Voltage XTAL1 Low | | 0.3 V <sub>CC</sub> | 1.0 | V | External Clock | | $V_{XH}$ | Input Voltage XTAL1 High | V <sub>CC</sub> -2.0 | | 3.5 | V | Generator Driven | | $\overline{V_{HY}}$ | Schmitt Hysteresis | 3.0 | 0.75 | 0.5 | V | On XTAL1 Input Pin | | II <sub>R</sub> | Reset Input Current | | 150 | 90 | μА | V <sub>RL</sub> = 0 V | | IIL | Input Leakage | -3.0 | 3.0 | 0.01 | μА | @ 0 V and V <sub>CC</sub> | | Icc | Supply Current | | 100 | 60 | mA | | | I <sub>CC1</sub> | Supply Current | | 300 | 100 | μА | SLEEP Mode @ 32 kHz | | I <sub>CC2</sub> | Supply Current | | 40 | 5 | μΑ | STOP Mode | a) 1 mA max. when output pad impedance is 600 $\Omega$ . b) 1 mA max. when output pad impedance is 600 $\Omega$ . ### **AC CHARACTERISTICS** $T_{A}$ = 0°C to +70°C; $V_{CC}$ = 4.75 V to 5.25 V; $F_{OSC}$ = 32.768 Hz | Symbol | Parameter | Min | Max | Typical | Units | |----------------------------------|--------------------------------------------------------------------|-------------|--------|---------|-------| | T <sub>PC</sub> | Input Clock Period | 16 | 100 | 32 | μS | | T <sub>RC</sub> ,T <sub>FC</sub> | Clock Input Rise and Fall | | | 12 | ns | | TD <sub>POR</sub> | Power-On Reset Delay | 0.8 | | 1.2 | sec | | TW <sub>RES</sub> | Power-On Reset Minimum Width | | 5TPC | | μs | | TD <sub>HS</sub> | H_SYNC Incoming Signal Width | 1 | 15 | 10 | μs | | TD <sub>VS</sub> | V_SYNC Incoming Signal Width | 1 | 10,000 | 200 | μs | | TD <sub>ES</sub> | Time Delay Between Leading Edge of V_SYNC and H_SYNC in EVEN Field | <b>-</b> 12 | +12 | 0 | μS | | TD <sub>OS</sub> | Time Delay Between Leading Edge of H_SYNC in ODD Field | 20 | 44 | 32 | μs | | TW <sub>HVS</sub> | H_SYNC/V_SYNC Edge Width | | 2.0 | 0.5 | μs | #### **Pre-Characterization Product:** The product represented by this CPS is newly introduced and Zilog has not completed the full characterization of the product. The CPS states what Zilog knows about this product at this time, but additional features or non-conformance with some aspects of the CPS may be found, either by Zilog or its customers in the course of further application and characterization work. In addition, Zilog cautions that delivery may be uncertain at times, due to start-up yield issues. © 1997 by Zilog, Inc. All rights reserved. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Zilog, Inc. The information in this document is subject to change without notice. Devices sold by Zilog, Inc. are covered by warranty and patent indemnification provisions appearing in Zilog, Inc. Terms and Conditions of Sale only. Zilog, Inc. makes no warranty, express, statutory, implied or by description, regarding the information set forth herein or regarding the freedom of the described devices from intellectual property infringement. Zilog, Inc. makes no warranty of merchantability or fitness for any purpose. Zilog, Inc. shall not be responsible for any errors that may appear in this document. Zilog, Inc. makes no commitment to update or keep current the information contained in this document. Zilog's products are not authorized for use as critical components in life support devices or systems unless a specific written agreement pertaining to such intended use is executed between the customer and Zilog prior to use. Life support devices or systems are those which are intended for surgical implantation into the body, or which sustains life whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. Zilog, Inc. 210 East Hacienda Ave. Campbell, CA 95008-6600 Telephone (408) 370-8000 FAX 408 370-8056 Internet: http://www.zilog.com