## Z87001/Z87L01 # ROMLESS SPREAD SPECTRUM CORDLESS PHONE CONTROLLER #### **FEATURES** | Device | ROM *<br>(kwords) | RAM<br>(Words) | I/O<br>Lines | Package<br>Information | |--------|-------------------|----------------|--------------|------------------------| | Z87001 | 64 | 512 | 32 | 144-Pin VQFP | | Z87L01 | 64 | 512 | 32 | 144-Pin VQFP | Note: \*Maximum accessible external ROM - Transceiver/Controller Chip Optimized for Implementation of 900 MHz Spread Spectrum Cordless Telephone - Adaptive Frequency Hopping - Transmit Power Control - Error Control Signaling - Handset Power Management - Support of 32 kbps ADPCM Speech Coding for High Voice Quality - DSP Core Acts as Phone Controller - Zilog-Provided Embedded Transceiver Software to Control Transceiver Operation and Base Station-Handset Communications Protocol - User-Modifiable Software Governs Telephone Features - Transceiver Circuitry Provides Primary Cordless Phone Communications Functions - Digital Downconversion with Automatic Frequency Control (AFC) Loop - FSK Demodulator - FSK Modulator - Symbol Synchronizer - Time Division Duplex (TDD) Transmit and Receive Buffers - On-Chip A/D and D/A to Support 10.7 MHz IF Interface - Up to 64 kwords of External Program Memory Accessible by the DSP Core - Bus Interface to Z87010 ADPCM Processor - Static CMOS for Low Power Consumption - 2.9V to 3.6V, -20°C to +70°C, Z87L01 4.5V to 5.5V, -20°C to +70°C, Z87001 - 16.384 MHz Base Clock ## **GENERAL DESCRIPTION** The Z87001 /Z87L01 FHSS Cordless Telephone Transceiver/Controller is expressly designed to implement a 900 MHz frequency hopping spread spectrum cordless telephone compliant with US FCC regulations for unlicensed operation. The Z87001 and Z87L01 are distinct 5V and 3.3V versions, respectively, of the core device. For the sake of brevity, all subsequent references to the Z87001 in this document also apply to the Z87L01 unless specifically noted. Similarly, the companion Z87010/Z87L10 audio processor will be referred to as the Z87010 only. The Z87001 is the ROMless version of the Z87000 Spread Spectrum Controller IC. Specifically intended to facilitate user specific software development, the Z87001 can access up to 64 kwords of external program ROM. The Z87001 supports a specific cordless phone system design that uses frequency hopping and digital modulation to provide extended range, high voice quality, and low system costs. The Z87001 uses a Zilog 16-bit fixed-point two's complement static CMOS Digital Signal Processor core as the phone and RF section controller. The Z87001's DSP core processor further supports control of the RF section's frequency synthesizer for frequency hopping and the generation of the control messages needed to coordinate incorpo- ## **GENERAL DESCRIPTION** (Continued) ration of the phone's handset and base station. Additional on-chip transceiver circuitry supports Frequency Shift Keying modulation/demodulation and multiplexing/demultiplexing of the 32 kbps voice data and 4 kbps command data between handset and base station. The Z87001 provides thirty-two I/O pins, including four wake-up inputs and two CPU interrupt inputs. These programmable I/O pins allow a variety of user-determined phone features and board layout configurations. Additionally, the pins may be used so that phone features and interfaces are supported by an optional microcontroller rather than by the Z87001's DSP core. In combination with an RF section designed according to the system specifications, Zilog's Z87010/Z87L10 ADPCM Processor, a standard 8-bit PCM telephone codec and minimal additional phone circuity, the Z87001 and its embedded software provide a total system solution. Figure 1. System Block Diagram of a Z87001/Z87010 Based Phone Figure 2. Z87001 Functional Block Diagram #### PIN DESCRIPTION Figure 3. 144 Pin VQFP Pin Configuration Table 1. 144 Pin VQFP Pin Configuration | No | Symbol | Function | Direction | |-------------------------------------------------------------|------------|----------------------------------------|--------------| | 1 | TX | Analog transmit IF signal | Output | | 2,141 | AGND | Analog ground | _ | | 3 | RX | Analog receive IF signal | Input | | 4,144 | $AV_DD$ | Analog power supply | _ | | 5 | VREF | Analog reference voltage for RX signal | _ | | 6 | RFEON | RF on/off control | Output | | 7,9,11,13,15,17,19,<br>21,23,25,27,29,31,<br>136,138,140 | addr[150] | DSP core program address bus | Output | | 8,12,14,16,20,22,24,<br>28,30,32,36,37,39,<br>41,44,46 | P1[150] | General-purpose I/O port 1 | Input/Output | | 10,26,43,60,77,88,<br>109,128 | GND | Digital ground | - | | 18,34,51,68,86,102,<br>116,131 | $V_{DD}$ | Digital power supply | _ | | 33,35,38,40,42,45,<br>47,49,52,54,56,59,<br>61,63,66,69 | idata[150] | DSP core internal data bus | Output | | 48,50,53,55,57,58,<br>62,64,65,67,70,72,<br>73,75,79,80 | P0[150] | General-purpose I/O port 0 | Input/Output | | 71,74,76,78,81,83,<br>85,89,91,93,96,98,<br>100,103,105,107 | data[150] | DSP core program data bus | Input | | 82,84 | ANT[10] | RF antenna diversity control | Output | | 37 | TEST | Test mode select | Input | | 90 | HBSW | Handset/base mode select | Input | | 92 | CLKOUT | Clock, ADPCM processor (16.384 MHz) | Output | | 94,95,97,99,101,<br>104,106,108 | VXDATA[70] | ADPCM processor data bus | Input | | 110 | VXRDYB | ADPCM processor ready | Output | | 111 | eib | External register data strobe | Output | | 112 | VXSTRB | ADPCM processor data strobe | Input | | 113,117,119,121,<br>123 | iaddr[40] | External register address bus | Output | | 114 | VXRWB | ADPCM processor read/write control | Input | | 115 | trice | ROMless mode select | Input | | 118,120,122 | VXADD[20] | ADPCM processor address bus | Input | | 124 | CODCLK | Clock to codec (2.048 MHz) | Output | | 125 | irwb | External register read/write control | Output | | 126 | /RESETB | Master reset | Input | | 127 | intenb | Interrupt enable | Input | ## PIN DESCRIPTION (Continued) Table 1. 144 Pin VQFP Pin Configuration | No | Symbol | Function | Direction | |-----|--------|--------------------------------------|-----------| | 129 | halt | Halt/ single step control | Input | | 130 | MCLK | Master clock (16.384 MHz) | Input | | 132 | triadd | Program address bus enable | Input | | 133 | PAON | RF transmit enable | Output | | 134 | dspclk | DSP core clock | Output | | 135 | SYLE | RF synthesizer load enable | Output | | 137 | RXSW | Demodulator "on" indication | Output | | 139 | TXSW | RF receive enable | Output | | 142 | PWLV | RF transmit power level | Input | | 143 | RSSI | RF receive signal strength indicator | Input | #### ABSOLUTE MAXIMUM RATINGS | Symbol | Parameter | Min | Max | Units | |----------------------|--------------------------|------|-----------------------|-------| | $V_{DD}$ , $AV_{DD}$ | DC Supply<br>Voltage(1) | -0.5 | 7.0 | V | | $V_{IN}$ | Input Voltage(2) | -0.5 | V <sub>DD</sub> + 0.5 | V | | $\overline{V_{OUT}}$ | Output Voltage(3) | -0.5 | V <sub>DD</sub> + 0.5 | V | | T <sub>A</sub> | Operating<br>Temperature | -20 | +70 | °C | | T <sub>STG</sub> | Storage<br>Temperature | -65 | +150 | °C | Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended period may affect device reliability. #### Notes: - 1. Voltage on all pins with respect to GND. - 2. Voltage on all inputs WRT VDD - 3. Voltage on all outputs WRT VDD #### STANDARD TEST CONDITIONS The electrical characteristics listed below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the referenced pins. Standard test conditions are as follows: - 2.9V < V<sub>DD</sub> < 3.6V (Z87L01) - $\blacksquare$ 4.5V < V<sub>DD</sub> < 5.5V (Z87001) - GND = 0V - $T_A = -20 \text{ to } +70 \,^{\circ}\text{C}$ Figure 4. Test Load Diagram ## RECOMMENDED OPERATING CONDITIONS Table 2. $5V \pm 0.5V$ Operation (Z87001) | Symbol | Parameter | Min | Max | Units | |------------------------------------|---------------------------------------------|----------|-----------------------|-------| | V <sub>DD</sub> , AV <sub>DD</sub> | Supply Voltage | 4.5 | 5.5 | V | | $\overline{V_{IH}}$ | Input High Voltage | 2.0 | V <sub>DD</sub> + 0.3 | V | | $V_{IL}$ | Input Low Voltage | GND -0.3 | 0.8 | V | | I <sub>OH</sub> | Output High Current | | -2.0 | mA | | I <sub>OHICE</sub> | Output High Current, ICE pins (1) | | -0.5 | mA | | I <sub>OL1</sub> | Output Low Current | | 4.0 | mA | | I <sub>OL2</sub> | Output Low Current, GPIO (limited usage, 2) | | 12.0 | mA | | I <sub>OLICE</sub> | Output Low Current, ICE pins (1) | | 0.5 | mA | | T <sub>A</sub> | Operating Temperature | -20 | +70 | °C | #### Notes: - 1. ICE pins are addr[15..0], iaddr[15..0], idata[15..0], eib and irwb - 2. Maximum 3 pins total from P0[15..0] and P1[15..0] Table 3. 2.9V to 3.6V Operation (Z87L01) | Symbol | Parameter | Min | Max | Units | |-----------------|----------------------------------------------|---------------------|----------------------|-------| | $V_{DD}$ | Supply Voltage | 2.9 | 3.6 | V | | V <sub>IH</sub> | Input High Voltage | 0.7 V <sub>DD</sub> | V <sub>DD</sub> +0.3 | V | | V <sub>IL</sub> | Input Low Voltage | GND -0.3 | 0.1 V <sub>DD</sub> | V | | I <sub>ОН</sub> | Output High Current | | -1.0 | mA | | Онісе | Output High Current, ICE pins (1) | | -0.5 | mA | | OL1 | Output Low Current | | 2.0 | mA | | OL2 | Output Low Current, Ports (limited usage, 2) | | 6.0 | mA | | OLICE | Output Low Current, ICE pins (1)) | | 0.5 | mA | | T <sub>A</sub> | Operating Temperature | -20 | +70 | °C | #### Notes: - 1. ICE pins are addr[15..0], iaddr[15..0], idata[15..0], eib and irwb - 2. Maximum 3 pins total from P0[15..0] and P1[15..0] ## DC ELECTRICAL CHARACTERISTICS Conditions for DC characteristics are corresponding operating conditions, and standard test conditions, unless otherwise specified. Table 4. $5V \pm 0.5V$ Operation (Z87001) | Symbol | Parameter | Test Condition | Min | Max | Units | |---------------------|---------------------------------|------------------------------------------------|-----|-----|-------| | $\overline{V_{OH}}$ | Output High Voltage | V <sub>DD</sub> min, I <sub>OH</sub> max | 2.4 | | V | | V <sub>OHICE</sub> | Output High Voltage, ICE pins ( | 1) V <sub>DD</sub> min, I <sub>OHICE</sub> max | 2.4 | | V | | $V_{OL1}$ | Output Low Voltage | V <sub>DD</sub> min, I <sub>OL1</sub> max | | 0.6 | V | | $V_{OL2}$ | Output Low Voltage, GPIO (2) | V <sub>DD</sub> min, I <sub>OL2</sub> max | | 1.2 | V | | V <sub>OLICE</sub> | Output Low Voltage, ICE pins (1 | ) V <sub>DD</sub> min, I <sub>OLICE</sub> max | | 0.4 | V | | IL | Input Leakage | $V_{IN} = 0V, V_{DD}$ | -2 | 2 | μΑ | | I <sub>CC</sub> | Supply Current | | | 80 | mA | | I <sub>CC2</sub> | Standby Mode Current (3) | | | 4 | mA | #### Notes: - 1. ICE pins are addr[15..0], iaddr[15..0], idata[15..0], eib and irwb - 2. Maximum 3 pins total from P0[15..0] and P1[15..0] - 3. 2.3 mA typical at 25°C, 5 volts. Table 5. 2.9V to 3.6V Operation (Z87L01) | Symbol | Parameter | Test Condition | Min | Max | Units | |---------------------|--------------------------------|------------------------------------------------|-----|-----|-------| | $\overline{V_{OH}}$ | Output High Voltage | V <sub>DD</sub> min, I <sub>OH</sub> max | 1.6 | | V | | V <sub>OHICE</sub> | Output High Voltage, ICE pins | (1)V <sub>DD</sub> min, I <sub>OHICE</sub> max | 1.6 | | V | | $V_{OL1}$ | Output Low Voltage | V <sub>DD</sub> min, I <sub>OL1</sub> max | | 0.4 | V | | $V_{OL2}$ | Output Low Voltage, Ports(2) | V <sub>DD</sub> min, I <sub>OL2</sub> max | | 1.2 | V | | V <sub>OLICE</sub> | Output Low Voltage, ICE pins ( | 1) V <sub>DD</sub> min, I <sub>OLICE</sub> max | | 0.4 | V | | IL | Input Leakage | $V_{IN} = 0V, V_{DD}$ | -2 | 2 | μΑ | | I <sub>CC</sub> | Supply Current | | | 55 | mA | | I <sub>CC2</sub> | Standby Mode Current(2) | | 1.4 | | mA | #### Notes: - 1. ICE pins are addr[15..0], iaddr[15..0], idata[15..0], eib and irwb - 2. Maximum 3 pins total from P0[15..0] and P1[15..0] - 3. 1.6 mA typical at 25°C, 3.3 volts. ## **ANALOG CHARACTERISTICS** Table 6. 1-Bit ADC (Temperature: -20/+70°C) | Parameter | Minimum | Typical | Maximum | Units | |----------------------------------|------------------------------|-------------------------------|----------------------------------------|----------| | Resolution | - | 1 | - | bit | | Power dissipation | 0.54 | 1.0 | 2.75 | mW | | • | (70°c) | (40°c) | (-20°c) | | | Power dissipation, Stop mode | 0.06 | 0.2 | 1.1 | mW | | | (70°c) | (40°c) | (-20°c) | | | Sample frequency | - | 8.192 | - | MHz | | Sample window(1) | 29 | 31 | 33 | ns | | Bandwidth | - | 60 | - | MHz | | Supply Range(=AV <sub>DD</sub> ) | | | | | | Z87L01 | 2.9 | | 3.6 | V | | Z87001 | 4.5 | | 5.5 | V | | Acquisition time | 2 | 3 | 8 | ns | | Settling time | 8 | 10 | 18 | ns | | Conversion time | 4 | 6 | 18 | ns | | Aperture delay | 2 | 3 | 8.5 | ns | | Aperture uncertainty(2) | - | - | 0.5 | ns | | Input voltage range (p-p) | 800 | 1000 | 1200 | mV | | Reference voltage | | | | | | Z87L01 | $1.7 (AV_{DD} = 3V)$ | 1.9 (AV <sub>DD</sub> = 3.3V) | $2.1 (AV_{DD} = 3.6V)$ | V | | Z87001 | 2.7 (AV <sub>DD</sub> =4.5V) | 3.0 (AV <sub>DD</sub> = 5V) | $3.3 \text{ (AV}_{DD} = 5.5 \text{V)}$ | V | | Input resistance | 10 | 18 | 25 | KOhm | | Input capacitance | - | 10 | - | pF | | N | | | | <u> </u> | ### Notes: Window of time while input signal is applied to sampling capacitor; see next figure. Uncertainty in sampling time due to random variations such as thermal noise. Figure 5. 1-Bit ADC Definition of Terms Table 7. 8-bit ADC (Temperature -20/+70°C) | Parameter | Minimum | Typical | Maximum | Units | |-----------------------------------|---------|--------------------|---------|-------| | Resolution | - | 6 | - | bit | | Integral non-linearity | - | 0.5 | 1 | LSB | | Differential non-linearity | - | - | 0.5 | LSB | | Power Dissipation (peak) | | 35 | 70 | mW | | Sample window | 5 | - | 120 | ns | | Bandwidth | - | - | 2 | Msps | | Supply Range (=AV <sub>DD</sub> ) | | | | | | Z87L01 | 2.9 | 3.3 | 3.6 | V | | Z87001 | 4.5 | 5.0 | 5.5 | V | | Input voltage range | | 0-AV <sub>DD</sub> | | V | | Conversion time | 0.5 | - | - | μs | | Aperture delay | 2 | 3 | 8.5 | ns | | Aperture uncertainty | - | - | 1 | ns | | Input resistance | - | 25 | - | Kohm | | Input capacitance | - | 10 | - | pF | 1. 8-bit ADC only tested for 6-bit resolution. ## **ANALOG CHARACTERISTICS** (Continued) Table 8. 4-bit DAC (Temperature: -20/+70°C) | Parameter | Minimum | Typical | Maximum | Units | |-------------------------------------------------|----------------|---------------------------------------------|-----------------|-------| | Resolution | - | 4 | - | bit | | Integral non-linearity | - | 0.25 | 0.5 | LSB | | Differential non-linearity | - | 0.25 | 1 | LSB | | Settling time (1/2 LSB) | - | - | 22.5 | ns | | Zero error at 25°C | - | 1 | 2 | mV | | Conversion time (input change to output change) | 14 | 19 | 76 | ns | | Power dissipation, 25 pF load | 1.2<br>(70°C) | 20<br>(40°C) | 24.1<br>(-20°C) | mW | | Power dissipation, 25 pF load, Stop mode | 0.18<br>(70°C) | 1.0<br>(40°C) | 1.1<br>(-20°C) | mW | | Conversion time (input change to output change) | 14.5 | 19.1 | 75.8 | ns | | Rise time (full swing) | 11 | 15 | 71 | ns | | Output slew rate | 8 | 67 | 96 | V/µs | | Output voltage range | - | 0.2 AV <sub>DD</sub> to 0.6AV <sub>DD</sub> | - | V | | Supply Range (=AV <sub>DD</sub> ) | | | | | | Z87L01 | 2.9 | 3.3 | 3.6 | V | | Z87001 | 4.5 | 5.0 | 5.5 | V | | Output load resistance | | 330 | | Ohm | | Output load capacitance | - | 25 | - | pF | ## INPUT/OUTPUT PIN CHARACTERISTICS All digital pins (all pins except $V_{DD}$ , $AV_{DD}$ , GND, AGND, $V_{REF}$ , RX, TX, RSSI and PWLV) have an internal capacitance of 5 pF. The RX analog input pin has an input capacitance of 10 pF. The RSSI analog input pin has an input capacitance of 10 pF. ### **AC ELECTRICAL CHARACTERISTICS** ## Clock, Reset, RF Interface and External ROM Table 9. Clock, Reset, RF Interface and External ROM Timing | No. | Symbol | Parameter | Min | Max | Units | |-----|------------|------------------------------------------|-----|-----|-------| | 1 | ТрС | MCLK input clock period (1) | 61 | 61 | ns | | 2 | TwC | MCLK input clock pulse width | 20 | 40 | ns | | 3 | TrC, TfC | MCLK input clock rise/fall time | | 15 | ns | | 4 | TrCC, TfCC | CLKOUT output clock rise/fall time | 2 | 6 | ns | | 5 | TrCO, TfCO | CODCLK output clock rise/fall time | 2 | 6 | ns | | 6 | TwR | RESETB input low width | 18 | | ТрС | | 7 | TrRF, TfRF | RF output controls rise/fall time (2) | 2 | 6 | ns | | 8 | Trd | External ROM read cycle | 122 | 122 | ns | | 9 | Tacc | External ROM address to data access time | | 60 | ns | #### Notes: - 1. MCLK is 16.384 MHz $\pm$ 25 ppm - 2. RF Controls are PAON, TXSW, RFEON, SYLE. ## **ADPCM Processor Interface** The Z87001 is a peripheral device for the ADPCM Processor. The interface from the Z87001 perspective is composed of an input address bus, a bidirectional data bus, strobe and read/write input control signals and a ready/wait output control signal. READ CYCLES refer to data transfers from the Z87001 to the ADPCM Processor. WRITE CYCLES refer to data transfers from the ADPCM Processor to the Z87001. Table 10. Read Cycles | Signal Name | Function | Direction | |-------------|---------------------------|-----------------------| | VXADD[20] | Address Bus | ADPCM Proc. to Z87001 | | VXDATA[70] | Data Bus | Bidirectional | | VXSTRB | Strobe Control Signal | ADPCM Proc. to Z87001 | | VXRWB | Read/Write Control Signal | ADPCM Proc. to Z87001 | | VXRDYB | Ready Control Signal | Z87001 to ADPCM Proc. | Table 11. Write Cycles | No. | Symbol | Parameter | Min | Max | Units | |-----|--------|----------------------------------------------------|-----|--------|-------| | 8 | TsAS | Address, Read/Write setup time before Strobe falls | 10 | | ns | | 9 | ThSA | Address, Read/Write hold time after Strobe rises | 3 | | ns | | 10 | TaDrS | Data read access time after Strobe falls | | 30 (1) | ns | | 11 | ThDrS | Data read hold time after Strobe rises | 8.5 | 40 (2) | ns | | 12 | TwS | Strobe pulse width | 20 | | | | 13 | TsDwS | Data write setup time before Strobe rises | 10 | | ns | | 14 | ThDwS | Data write hold time after Strobe rises | 3 | | ns | | 15 | TaDrRY | Data read valid before Ready falls | 22 | | ns | | 16 | TdSRY | Strobe high after Ready falls | 0 | | ns | #### Notes: - 1. Requires wait state on ADPCM Processor read cycles - 2. Requires no write cycle directly following read cycle on ADPCM Processor ## **AC TIMING DIAGRAMS** Figure 6. Transceiver Output Signal ## **AC TIMING DIAGRAMS** (Continued) Figure 7. Read/Write Cycle TImings VADATA Write Cycle with Walt State Figure 8. Read/Write Cycle Timing with Wait StatE #### **PIN FUNCTIONS** **V**<sub>DD.</sub> Digital power supply. **GND.** Digital ground. AV<sub>DD</sub>. Analog power supply. **AGND.** Analog ground. **V**<sub>REF</sub> (analog reference). This signal is the reference voltage used by the high speed analog comparator to sample the RX input signal. **RX** (analog input). This is the RX IF receive signal from the RF module, input to the analog comparator and FSK demodulator. It is internally biased to the $V_{REF}$ DC voltage. The IF signal from the RF module should be AC coupled to the RX pin. **TX** (analog output). This is the IF transmit signal to the RF module, output from the FSK modulator and transmit 4-bit D/A converter. **RXSW** (output; active high or low programmable). This pin reflects the programming of the demodulator turn-on time. **TXSW** (output; active high or low programmable). Control for the receive switch on the RF module. Active during receive periods. **PAON** (output; active high or low programmable). Control for the transmit switch on the RF module. Active during transmit periods. **RFEON** (output; active high or low programmable). On/off control for the RF module. Active (on) during wake periods. Inactive (off) during sleep periods on the handset. **RSSI** (analog input). Receive signal strength indicator from RF module, input to the RSSI 8-bit ADC. **PWLV** (analog output). Power level control for RF module, output from the transmit power 4-bit DAC. **SYLE** (output). RF synthesizer load enable: latches new frequency hopping control word of external RF synthesizer. Programmable polarity. **ANT[1..0]** (output). Control for optional antenna diversity on the RF module. MCLK (input). Master clock input. **CLKOUT** (output). Clock output for external ADPCM processor. **CODCLK** (output). Clock output for external voice codec. /RESETB (input, active low). Reset signal. **VXADD[2..0]** (input). Address bus controlled by external ADPCM processor. The Z87001 acts as peripheral of the Z87010 ADPCM processor. **VXDATA[7..0]**(input/output). Read/write data bus controlled by external Z87010 ADPCM processor. **VXSTRB** (input). Data strobe signal for the VXDATA bus, controlled by external Z87010. **VXRWB** (input). Read/write control for the VXDATA bus, controlled by external Z87010. **VXRDYB** (output, active low). Ready control for the VXDA-TA bus. This signal is driven high (de-asserted) by the Z87001 to insert wait states in the Z87010 ADPCM processor accesses. **TEST** (input, active high). Main test mode control. Must be set to GND. **HBSW** (input with internal pull-up). Control for handset/base configuration. Must be driven high or not connected for handset, low for base. **P0[15..0]** (input/output). General-purpose I/O port. Direction is bit-programmable. Pins P0[3..0],when configured in input mode, can also be individually programmed as wake-up pins for the Z87001 (wake-up active low; signal internally debounced and synchronized to the bit clock). | P0 0 | WAKEUP0 | |------|---------| | P0 1 | WAKEUP1 | | P0 2 | WAKEUP2 | | P0 3 | WAKEUP3 | **P1[15..0]** (input/output).General-purpose I/O port. Direction is bit-programmable. Pins P114 and P115, when configured in input mode, also behave as individually maskable interrupt pins for the core processor (positive edge-triggered). | P1 14 | INT0 | |-------|------| | P1 15 | INT2 | #### **FUNCTIONAL DESCRIPTION** The functional partitioning of the Z87001 is shown in Figure 2. The chip consists of a receiver, a transmitter, and several additional functional blocks. The receiver consists of the following blocks: - Receive 1-bit ADC - Demodulator, including: - IF Downconverter - AFC (Automatic Frequency Control) - Limiter-Discriminator - Matched Filter - Bit Synchronizer - Bit Inversion - Frame Synchronizer (unique word detector) - SNR Detector - Receive Frame Timing Counter - Receive Buffer and Voice Interface The Transmitter Consists of the Following Blocks: - Transmit Buffer and Voice Interface - Transmit Frame Timing Counter (used on base station only) - Modulator, including: - NCO - Bit Inversion Transmit 4-Bit DAC In Addition, there are the following Shared Blocks. - Event Trigger Block, Controlling: - Transmit/Receive Switch - Power On/Off Switches (Modulator, Demodulator, RF Module) - Antenna Switch Control (used on Base Station only for Antenna Diversity) - 4-Bit DAC for Setting Transmit Power Level - 8-Bit ADC for Sampling the Received Signal Strength Indicator (RSSI) - DSP Core Processor - Two 16-Bit General-Purpose I/O Ports - Z87010 ADPCM Processor Interface ## **Basic Operation** The transmitter and receiver operate in time-division duplex (TDD): handset and base station transmit and receive alternately. The TDD duty cycle lasts 4 ms and consists of the following events: - At the beginning of the cycle, the frequency is changed (hopping) - The base station transmits a frame of 144 bits while the handset receives - The handset then transmits a frame of 148 bits while the base receives. Figure 9. Basic Time Duplex Timing ## **FUNCTIONAL DESCRIPTION** (Continued) #### Receive 1-Bit ADC The incoming receive signal at the RX analog input pin is sampled by a 1-bit analog-to-digital converter at 8.192 MHz. The receive signal is FSK-modulated (Frequency Shift Keying) with a carrier frequency of 10.7 MHz (Intermediate Frequency, or IF). The instantaneous frequency varies between 10.7 MHz plus or minus 32.58 kHz. Since the data rate is 93.09 kbps, there are 88 samples per data bit. This oversampled data is further processed by the demodulator to retrieve the baseband information. The 1-bit converter is implemented with a fast comparator, which determines whether the RX signal is larger or smaller than a reference signal (VREF). The Z87001 internally generates the DC level of both VREF and RX input pins. The received signal at 10.7 MHz should thus be AC coupled to the RX pin via a coupling capacitor. To ensure accurate operation of the converter, the user should also attach to the VREF pin a network whose impedance matches the DC impedance seen by the RX pin. #### Demodulator The demodulator includes a two-stage IF downconverter that brings the sampled receive signal to baseband. The narrow-band 10.7 MHz receive signal, sampled at 8.192 MHz by the 1-bit ADC, provides a 2.508 MHz useful image. The first local oscillator used to downconvert this IF signal is obtained from a Numerically Controlled Oscillator (NCO) internal to the Z87001, at the nominal frequency of 460 kHz. The resulting signal is thus at 2.048 MHz (= 2.508 MHz - 460 kHz). A second downconversion by a 2.048 MHz signal brings the receive signal to baseband. The exact frequency of the 460 kHz NCO is slightly adjusted by the Automatic Frequency Control (AFC) loop for exact downconversion of the end signal to the zero frequency. The AFC circuit detects any DC component in the output of the limiter-discriminator (see below) when receiving a known sequence of data (preamble). This DC component is called the "frequency bias". The bias estimate out of the AFC can be read by the DSP processor on every frame and subsequently filtered. The processor then adds or subtract this filtered bias to/from the NCO control word to correct the NCO frequency output. Figure 10. Demodulator Block Diagram The main element of the demodulator is its limiter-discriminator. The limiter-discriminator detects the frequency variations (ideally up to $\pm$ 32.58 kHz) and converts them to "0" or "1" information bits. First, the data is processed through low-pass filters to eliminate high frequency spurious components introduced by the 1-bit ADC. The resulting signal is then differentiated and fed to a matched filter. In the matched filter, an integrate-and-dump operation is performed to extract the digital information from its background noise. The symbol clock is provided by the bit synchronizer. The bit synchronizer circuit detects 0-to-1 and 1-to-0 transitions in the incoming data stream in order to synchronize a digital phase-lock loop (DPLL). The PLL output is the recovered bit clock, used to time the receiver on the base station, and both receiver and transmitter on the handset. To ensure enough transitions in the voice data stream, a pseudo-random bit inversion operation is performed on the outgoing voice data. The inversion is then reversed on the demodulated data. Since the data is packed in frames sent alternately from base and handset every 4 ms (TDD), additional synchronization means are necessary. This is realized in a frame synchronizer, based on detection of a "unique word" following the preamble. The receiver also features a signal-to-noise ratio detector, which allows the DSP software to detect noisy channels and eliminate them from the frequency hopping cycle. The SNR information is also used by the Z87001 software as a measure the current range between handset and base station. This information allows the adaptive power control algorithm to provide sufficient output power to the RF transmitter. #### **Receive Frame Counter** The receive frame counter is responsible to keep track of time within the frame. It is initialized by the frame synchronizer logic on detection of the unique word. It is then clocked by the recovered bit clock from the bit synchronizer On the base station, the receive frame counter is used as time base for the receiver. On the handset, it is used as time base for both receiver and transmitter. ### **Receive Rate Buffer and Voice Interface** The voice signal is generated at the fixed rate of 32 kips by the Z87010 processor, and transmitted/received in bursts of 93.09 kips across the air. Data buffers in the transmitter and receiver are thus necessary to absorb the rate differences over time. These buffers are called "rate buffers". They can store up to 144 data bits and are organized as an array of 36 4-bit nibbles. The receive rate buffer stores the received data from the demodulator. Incoming bits are arranged in 4-bit nibbles and transferred to successive locations of the rate buffer. When the last location is reached, transfers resume from the beginning (circular buffer). The system design guarantees that no buffer overrun nor enduring can occur. The receive rate buffer can be read by the DSP core processor of the Z87001 or by the Z87010 chip. On the Z87001 side, the buffer can be read as a random-access memory: the processor writes the nibble address in an address register and reads the 4-bit data from a data register. On the Z87010 side, a voice processor interface logic handles the addressing to automatically present the successive voice nibbles to the Z87010 in the order they were received. ## **Transmit Rate Buffer and Voice Interface** The transmit rate buffer stores the data to be modulated. The data is sourced from the Z87010 or the Z87001 core processor. As for the receive rate buffer, the Z87010 sees a unique pipe to write to, while the Z87001 DSP core accesses the rate buffer as random-access memory. The modulator reads from the rate buffer as from a circular buffer. ## **Transmit Frame Timing Counter** On the handset, transmission does not start until the receiver has synchronized itself to the signal received from the base station. The transmission timing is based on the recovered clock. No additional counter is necessary. On the base station, the situation is different. Transmission timing is based on a local clock, while the reception's timing is based on the clock recovered from the incoming received signal. Two counters, respectively clocked by local and recovered clocks, are necessary to track the transmit and receive signals. Note that the receive clock on the base station tracks the handset's transmit clock, which is also the handset's receive clock and tracks the transmit clock of the base station. As a result, receive and transmit clocks of the base station have exactly the same frequency; only their phases differ. #### Modulator The modulator consists of a numerically controlled oscillator (NCO) which generates an FSK (Frequency Shift Keying) signal at the carrier frequency of 2.508 MHz. The carrier frequency is shifted plus or minus 32.58 kHz for a "1" or a "0" data bit. To facilitate conformance to FCC regulations, the transitions from "1" to "0" or vice-versa are smoothed in order to decrease the amplitude of the side lobes of the transmit signal. In practice, the jump from one frequency to the next is performed in several smaller steps. The carrier frequency is adjustable by the DSP core processor in order to provide additional frequency adjustment between base and handset. This is provided in case of a frequency offset too large for possible correction by the AFC. The modulator also includes bit inversion logic as discussed in the receiver section. Figure 11. Modulator Block Diagram #### **Transmit 4-Bit DAC** The transmit DAC clocks one new NCO value out of the Z87001 every 8.192 MHz period. Only the 10.7 MHz alias frequency component of the transmit signal (2.508 + 8.192 MHz image) is filtered, amplified and upconverted to the 900 MHz ISM band by the companion RF module. ## **Event Trigger Block** The event trigger block is responsible for scheduling the different events happening at the bit and frame levels. The event trigger block receives input from the frame counters as well as the register interface of the DSP core processor. The event trigger schedules the following events: - Start of the 4 ms frame: a synthesizer load enable pulse is issued on the SYLE pin - Power-up of the modulator section and transmission of the frame on handset and base station - Use of the bit inversion as function of mode - Power-up of the demodulator section and reception of the frame on handset and base station - Control of PAON and TXSW output pins, to be used as TDD control signals for the T/R switch as well as the transmitter and receiver chains on the RF module - Control of RFEON pin, to be used as general on/off switch on the RF module - Control of the Z87001 sleep mode #### 4-Bit DAC for Setting Transmit Power Level In order to save battery life, the Z87001 only transmits the amount of RF power needed to reach the remote receiver with a sufficient SNR margin. The on-board transmit power 4-bit DAC provides 4 different voltage levels to the power amplifier in the RF module for that purpose. This DAC is di- rectly controlled by the Z87001 software through an output register. ## 8-Bit ADC for Sampling the Received Signal Strength Indicator (RSSI) RSSI information is typically generated from the last stage of the RF receiver. The RSSI is sampled once per frame by the 8-bit ADC and used by the Z87001 software to compute the necessary Transmit Power Level voltages. #### **DSP Core Processor** A DSP core processor constitutes the heart of the Z87001. The DSP runs the application software which performs the following functions: - Register initialization - Implementation of high-level phone features; control of phone user interface (keypad, Led, etc.) - Control of the Z87010 ADPCM Processor - Control of the phone line interface - Ring detection by DSP processing - Communication protocol between handset and base station supporting voice and signalling channels - Control of the RF synthesizer and adaptive frequency hopping algorithm - Control of the RF power and adaptive power algorithm - Control of the demodulator (bit synchronizer loop filter, AFC bias estimate filtering) - Control of the modulator (carrier frequency) and adaptive frequency alignment - Signalling between base and handset to support above features The DSP core is characterized by an efficient hardware architecture that allows fast arithmetic operations such as multiplication, addition, subtraction and multiply-accumulate of two 16-bit operands. Most instructions are executed in one clock cycle. The DSP core is operated at the internal speed of 8.192 MHz. It has an internal RAM memory of 512 16-bit words divided in two banks. Six register pointers provide circular buffering capabilities and dual operand fetching. Three vectored interrupts are complemented by a six-level stack. One interrupt is used by the transceiver, while the two remaining vectors are mapped into port P1. In the phone system, one of these interrupts is customarily reserved for the Z87010 ADPCM Processor. The other interrupt can be used for custom purposes. The Z87001 may access up to 64K 16 bit words of external ROM including 4 words for interrupt and reset vectors. The ROM is mapped at addresses 0000h to 3FFFh, as shown in Figure 13. Figure 12. ROM Mapping ## Two 16-Bit General-Purpose I/O Ports Two 16-bit general-purpose I/O ports are directly accessible by the DSP core. These input and output pins are typically used for: - Implementation of the phone's user interface (keypad, LED, optional display, etc.) - Control of phone line interface (on/off hook, ring detect) - Control of battery charging and detection of low battery conditions Implementation of additional features for customizing of the phone #### Z87010 Interface In addition to providing clock signals to the Z87010 processor, the Z87001 interfaces to the Z87010 through two different paths: #### A command/status interface #### A data interface The command/status interface consists of two dual-port registers accessible by both Z87001 and Z87010 DSP core processors. On the Z87001 side, the registers are mapped into the DSP core processor's register interface. To allow access by the Z87010, the internal command/status registers can also be decoded on the pinto of the Z87001. Arbitration logic resolves access contentions. The data interface allows the Z87010 processor direct access to the Z87001's receive and transmit rate buffers. The rate buffers are decoded on the pin to of the Z87001, and dedicated voice processor interface logic handles the addressing within the rate buffers. The physical interface between Z87001 and Z87010 consists of an 8-bit data bus, a 3-bit address bus and control signals, as summarized in the following: | VXDATA[7.0] | Data bus | |-------------|--------------------| | | | | VXADD[2.0] | Address bus | | VXSTRB | Data Strobe | | VXRWB | Read/Write Control | | VXRDYB | Read Control | | | | This bus is controlled by the Z87010. Although in the system the Z87010 is enslaved to the Z87001 master, at the physical level the Z87001 acts as a peripheral of the Z87010. The mapping of the command status and data interfaces from the Z87010 side is given below. | Interface | Address<br>(VXADD [2.0]) | Read<br>/Write | Data<br>(VXDATA[7.0]) | |----------------------|--------------------------|----------------|-----------------------| | Transmit rate buffer | 1 | W | 3210 | | Receive rate buffer | 1 | R | 3210 | | Command | 0 | R | 76543210 | | Status | 0 | W | 76543210 | #### **OPERATION** ## Automatic Frequency Control Loop (Receiver) and Modulator ## **AFC Loop** The AFC loop consists of a bias estimator block, which determines frequency offsets in the incoming signal, an adder, to add this bias to the 460 kHz frequency control word driving the NCO, and various interface points to the DSP core processor. In particular, the DSP can read the bias estimate data and substitute its own calculated bias value to the NCO. The bias estimator accumulates the discriminator output values (image of instantaneous frequency) that exceed a programmable threshold (BIAS\_THRESHOLD). The processor can freeze the bias calculation any time by resetting the BIAS\_ENABLE control bit. The accumulated bias, available in BIAS\_ERROR\_DATA, can be used directly to correct the NCO frequency. Alternately, the estimated bias can be read by the DSP, further processed, and written to the CORE\_BIAS\_DATA field. The DSP controls which value is used by setting the USE\_CORE\_BIAS field. The selected value is added to the 460 kHz signal which downconverts the receive IF signal. The CORE\_BIAS\_DATA and BIAS\_ERROR\_DATA are two's complement numbers in units of 125 Hz. In addition to correcting the difference in clock frequencies on the receiver using the AFC loop, a Z87001-base system can also modify the frequency of the remote transmit IF signals. The software has access to this frequency through the MOD FREQ register fields. Figure 13. AFC Loop and Processor Control #### **Modulator Control** The MOD\_FREQ fields specify the carrier center frequency (should be programmed to 2.508 MHz) and deviation for the FSK signal (should be programmed to $\pm$ 32.58 kHz). In addition, wave shaping is performed on bit transitions, in order to satisfy FCC regulations. Up to four different intermediate deviation values are programmable for each of the two FSK states. The MOD\_FREQ fields are programmable in units of 62.5 Hz. Table 12. AFC and Modulator Control Fields | Field | Register | Bank | EXT | |-----------------|------------|------|------| | BIAS_THRESHOLD | CONFIG1 | 3 | EXT0 | | BIAS_ENABLE | SSPSTATE | 3 | EXT2 | | BIAS_ERROR_DATA | BIAS_ERROR | 2 | EXT2 | | CORE_BIAS_DATA | CORE_BIAS | 2 | EXT4 | ## **Bit Synchronizer** The bit synchronizer circuit is an implementation of the Data-Transition-Tracking Loop (DTTL), best described in "Telecommunications Systems Engineering", by W. Lindsey and M. Simon (Dover 1973; oh. 9 p. 442). Its operation is summarized in the following block diagram. Figure 14. Bit Synchronizer Loop and Processor Control ## **OPERATION** (Continued) The loop filter is controlled by the DSP core processor. The DSP core can implement a first order loop by setting the SECOND\_ORDER field to zero. Typically, the BSYNC\_GAIN would then be set to "divide-by-1" operation to provide a wide closed loop bandwidth and thus a quick acquisition of the bit clock. When the bit clock is in phase with the input data, the loop bandwidth can be narrowed to maintain tracking of the receive clock with minimum impact from signal noise. To reduce the loop bandwidth, the BSYNC\_GAIN can be set to "divide-by-64" the first order gain, while the integrated tracking error (available to the DSP in fields INT\_SYM\_ERRO and INT\_SYM\_ERR1) can be used by the DSP software to adjust the SECOND\_ORDER term. The bit synchronizer relies on transitions in the received bit stream to operate. The bit inversion logic guarantees enough transitions for all transferred data. At the handset, the bit synchronizer must track both frequency and phase of the receive signal's data clock. At the base, only the phase must be tracked. The frequency is inherently correct since the base is the source of the system's data clock. **Table 13. Bit Synchronizer Control Fields** | Field | Register | Bank | EXT | |--------------|--------------|------|------| | BYSNC_GAIN | SSPSTATE | 3 | EXT2 | | INT_SYM_ERR1 | BIT_SYNC | 1 | EXT2 | | INT_SYM_ERR0 | INT_SYM-ERR0 | 0 | EXT6 | | SECOND_ORDER | BIT_SYNC | 1 | EXT2 | #### **Frame Counters** The handset only has one frame counter, which times all receive and transmit events. The base station has distinct transmit and receive frame counters. When used in this document without any explicit reference to either base or handset, the terms "receive frame counter" and "transmit frame counter" refer to both sides. For the handset, both terms refer to the same unique counter. The frame counters are clocked at the bit rate, or 93.09 kHz (2.048 MHz/22). Each count lasts one bit = $1000/93.09 = 10.74 \mu s$ . Each frame lasts 4 ms, which corresponds to (372 + 8/22) bits; the frame counters count from 0 to 371, with the last count lasting a bad longer than the other ones; at the end of count 371, the counters wrap around to 0. The "hop" command pulse is asserted to pin SYLE during count "0" of the frame counter (transmit frame counter on the base station). ## Frame Synchronizer, Timings and RF Interface The frame synchronizer tracks the received frames and resets the receive frame counter. The synchronization is performed by recognizing certain data patterns present in the receive bit stream: a comparison is done on the fly between the data pattern and the incoming bit stream; when the data match, the frame counter is reset. Two possible 16-bit data patterns are pre-programmed in the Z87001. One is named UW (Unique Word) and is used in acquisition mode for first-time synchronization to an incoming signal. UW can also be used to track an acquired signal. The second pattern is named SYNC\_D and is used to track the received data frames while voice is being transferred. The transition from tracking UW to tracking SYNC\_D is controlled by the DSP processor through the SYNC\_SEARCH\_WORD field. ## **UW Synchronization** When the Z87001 matches the UW, the receive frame counter is reset to the value of UW\_LOCATION. This value is programmable by the DSP processor. On the handset, where the receive frame counter is used to derive all timings, UW\_LOCATION actually defines the guard time between the frequency hop command and the beginning of data reception, which starts at FRAME\_COUNTER = (UW\_LOCATION - 84) as shown in the next figure. On the base station, data reception starts when the receive frame counter equals (UW\_LOCATION - 84), but this has less significance since the hop pulse is synchronized with the transmit frame counter and there is no fixed relationship between transmit and receive frame counters. On the base station, the UW\_LOCATION should be set to 301. Figure 15. Frame Counter and UW\_LOCATION on Handset Two modes of search are programmable through the SYNC\_SEARCH\_MODE field: "full search" and "window search". The full search is used by the handset when first acquiring the signal from the base station. In full search, the handset is in receive mode and continuously looks for a match with the UW. When a match is found and the time reference established (UW\_LOCATION is set), the DSP processor on the handset detects the synchronization (see below), switches to Time Division Duplex mode (TDD) and starts receiving and transmitting alternately. The search mode should also be switched to "window search" by the DSP software. The window search mode only searches for a match in a certain time window centered around the expected match time. The window size is programmable by the DSP processor in the WINDOW\_SIZE field. If the matching does not occur at the expected time, due to so-called "bit slips", the receive frame counter timing is adjusted. Note: although the bit synchronizer is meant to keep track of time and prevent bit slips when the phone is operating continuously in TDD mode, bit slips are still possible when the handset is in standby mode, and only receives once in a while (see description of sleep mode). ## **SYNC\_D Synchronization** When the DSP processor switches the Z87001 operation to voice mode, the frame synchronization parameters should be modified by the DSP software to: - SYNC SEARCH MODE = window search - SYNC\_SEARCH\_WORD = SYNC\_D pattern In this mode, the receiver searches for the SYNC\_D pattern in windows of the incoming data stream. The window size is determined by the WINDOW SIZE field. The transition to voice mode proceeds in two steps, through an intermediate mode. The mode is set by the DSP processor by programming the MULTIPLEX SWITCH field. The three modes are: - **SMUX: initial mode.** This mode allows acquisition, AFC operation, UW synchronization and signalling; ADPCM Processor access disabled; bit inversion disabled. - STMUX: intermediate mode. This mode allows SYNC\_D frame synchronization and signalling; ADPCM Processor access disabled; bit inversion enabled. - TMUX: voice mode. This mode allows voice transmission, SYNC\_D frame synchronization and signalling; ADPCM Processor access enabled; bit inversion enabled. In order to detect synchronizations, the software has access to the SYNC\_ACQ\_IND status field. This field is set by the Z87001 matching hardware every time a match is detected within the right time window. The software must reset the "IND" bit by setting the SYNC\_ACQ\_CLEAR field. In addition, the software can track the frame timing by reading the frame counter value, available in the FRAME\_COUNTER field. On the base station, where two frame counters are in use, this field returns the value of the transmit frame counter. Every time the frame counter wraps around to 0, a frame start indicator bit is set (FRAME\_START\_IND status field). The software must reset this "IND" bit by setting the FRAME\_START\_CLEAR field. If the FS\_INT\_ENABLE bit is set, frame starts also trigger interrupts to the DSP processor. ## **OPERATION** (Continued) The following table summarizes the fields allowing control of frame synchronization and basic frame timing. **Table 14. Frame Synchronizer Control Fields** | Field | Register | Bank | Ext | |-------------------|------------|------|------| | SYNC_SEARCH-MODE | SSPSTATE | 3 | EXT2 | | SYNC_SEARCH_WORD | SSPSTATE | 3 | EXT2 | | UW_LOCATION | RX_CONTROL | 2 | EXT1 | | WINDOW_SIZE | CONFIG1 | 3 | EXT0 | | MULTIPLEX_SWITCH | SSPSTATE | 3 | EXT2 | | SYNC_ACQ_IND | SSPSTATUS | 3 | EXT3 | | SYNC_ACQ_CLEAR | SSPSTATE | 3 | EXT2 | | FRAME_COUNTER | SSPSTATUS | 3 | EXT3 | | FS_INT_ENABLE | CONTROL | 1 | EXT6 | | FRAME_START_IND | SSPSTATUS | 3 | EXT3 | | FRAME_START_CLEAR | SSPSTATE | 3 | EXT2 | | SYNC_SEARCH-MODE | SSPSTATE | 3 | EXT2 | #### **RF** Interface Several control fields are available in the Z87001 register set to control the timing and polarity of the RF module interface signals. A first field, RFEON\_POLARITY, controls the polarity of the RFEON pin. This pin should be used to control the power of the RF module. It is asserted by the Z87001 when the RF module is in use, and de-asserted in sleep mode. The sleep mode is used by the handset to save battery life when no phone call is in process (See "Sleep mode", below). The SYLE pin (Synthesizer Load Enable), which carries a "load enable" pulse that tells an external RF synthesizer to generate the next RF channel, is controlled by two fields. The HOP\_ENABLE field is a global enable signal for the SYLE signals. The SYLE\_POLARITY field defines the polarity of the SYLE pin. The system designer should ensure that the leading edge of the SYLE pulse triggers channel hopping. In addition to the SYLE signal, the interface to the most RF synthesizers includes two more input lines, "data" and "clock", for serial programming of the data values defining the RF channel. In order to allow interfacing to various popular synthesizers, the Z87001 does not have dedicated clock and data lines with fixed timing. Instead, two general I/O pins from ports P0 and P1 can be controlled in software by the DSP core to realize any particular interface timing. This flexibility is made possible by the high speed, single-cycle architecture of the DSP core. The transmitter control includes a global enable signal for all transmit functions: TX\_ENABLE. The transmission start is controlled by the MOD\_PWR\_ON field. On the base station, the value programmed in MOD\_PWR\_ON is referenced to the transmit frame counter. Two additional fields, RFTX\_PWR\_ON and RFTX\_PWR\_OFF, define the duty cycle of the PAON output pin. On the base station, these fields are referenced to the transmit frame counter. The RFTX\_POLARITY bit defines the polarity of the PAON pin. This pin can be used to control the transmit section and power amplifier of the external RF module. On the receive side, two fields define the internal timing of the receiver. The start of reception is controlled by the DEMOD\_PWR\_ON field. Stop of reception (and receiver power down) is controlled by the DEMOD\_PWR\_OFF field. On the base station, these fields are referenced to the receive frame counter. The RXSW output pin follows the timing defined by the DEMOD\_PWR\_ON and OFF fields. Two additional fields, RFRX\_PWR\_ON and RFRX\_PWR\_OFF, define the duty cycle of the TXSW output pin. On the base station, these fields are referenced to the TRANSMIT (!) frame counter. The RFRX\_POLARITY bit defines the polarity of the TXSW and RXSW pins. The TXSW pin can be used to control the receive section of the external RF module. The various timing control registers reviewed in this paragraph should be programmed differently for handset and base station. If the same ROM code is used on base and handset, the software can determine which station it runs on by reading the HAND\_BASE\_SEL bit, which reflects the state of the HBSW pin. The following figure and table summarize the RF interface control fields. Figure 16. RF interface Control Table 15. Timing and RF Interface Control Fields | Field | Register | Bank | Ext | |------------------|----------------|------|------| | RFEON_POLARITY | RX_PWR_CTRL | 2 | EXT6 | | HOP_ENABLE | SSPSTATE | 3 | EXT2 | | SYLE_POLARITY | CONFIG1 | 3 | EXT0 | | TX_ENABLE | SSPSTATE | 3 | EXT2 | | MOD_PWR_ON | MOD_PWR_CTRL | 2 | EXT5 | | RFRX_PWR_ON/OFF | RFRX_PWR_CTRL | 0 | EXT7 | | DEMOD_PWR_ON/OFF | DEMOD_PWR_CTRL | 2 | EXT6 | | RFRX_POLARITY | RFRX_PWR_CTRL | 0 | EXT7 | | RFTX_PWR_ON/OFF | RFTX_PWR_CTRL | 2 | EXT7 | | RFTX_POLARITY | RFTX_PWR_CTRL | 2 | EXT7 | | HAND_BASE_SEL | SSP_STATUS | 3 | EXT3 | ### Sleep Mode To save the phone's battery life on the handset, the Z87001 can be operated in sleep mode while the phone is not in use. The sleep mode is entered by software command. The sleep mode first needs to be enabled by setting the SLEEP\_WAKE field. Then a GO\_TO\_SLEEP command puts the processor to sleep by temporarily stopping its clock. The sleep period can be set to last between 4 ms and 1.02 s by programming the SLEEP\_PERIOD field. In sleep mode, the RFEON pin is de-asserted. The processor comes out of sleep mode in one of two ways. Either the sleep counter counts down to zero, or one of the enabled pins from port P0 is asserted prior to normal expiration of the counter. Four port pins (P0[0..4]) can be individually enabled to provide the wake-up function by setting the appropriate bits in P0\_WAKE\_ENABLE. Typically, these port pins are connected to the telephone keypad. When the processor core wakes up, the software needs to know how much time it was actually asleep, in order to restore synchronization to the base station's hopping sequence. For that purpose, the current value of the sleep counter is available to the processor in SLEEP\_REMAINING. A value of zero indicates normal expiration of the sleep counter. In order to guarantee a good operation of the wake-up pins, the wake-up signals are hardware-denounced by the Z87001. Furthermore, these signals are internally synchronized to the bit clock. This ensures that the processor has enough time (one bit time = 10.74 ms) to read a stable value of the remaining sleep time and synchronize correctly to the base station's hopping sequence. Table 16. Sleep Mode Control Fields | Field | Register | Bank | Ext | |------------------|----------|------|------| | SLEEP_EAKE | SSPSTATE | 3 | EXT2 | | GO_TO_SLEEP | SSPSTATE | 3 | EXT2 | | SLEEP_PERIOD | CONFIG2 | 3 | EXT1 | | SLEEP_REMAINING | CONFIG2 | 3 | EXT1 | | P0_WAKEUP_ENABLE | CONTROL | 1 | EXT6 | #### **ADPCM Processor Interface and Rate Buffers** The interface to the ADPCM Processor (Z87010) consists of clock control, command/status interface and data interface. The data interface gives the ADPCM Processor access to the rate buffers. #### **Clock Interface** The Z87001 generates the Z87010 clock at 16.384 or 8.192 MHz, as set in VP\_CLOCK. In addition, the clock can be stopped and restarted with the VP\_STOP\_CLOCK field in order to reduce power consumption (Note: a software handshaking between Z87001 and Z87010 is necessary before stopping and after restarting the clock). In addition to providing the Z87010 main clock, the Z87001 generates a CODCLK signal which will be used by the codec and by the Z87010 to synchronize its data transfers with the Z87001. On the base station, the CODCLK is simply obtained by dividing the 16.384 MHz input clock. On the handset, the CODCLK is synchronized to the base station's CODCLK signal through the receive bit sync logic. This ensures that production and consumption of voice data is happening at identical rates on handset and base, eliminating buffer overrun and underrun situations. ## **Command/Status Interface** The Z87001 sends commands to the Z87010 through the VP\_COMMAND write-only field. It reads the Z87010 status in the VP\_STATUS read-only field. Both fields are located at the same address in the Z87001 register interface. A communication protocol should be established in software to ensure correct reception of all commands. Dedicated hardware ensures data integrity when both Z87001 and Z87010 simultaneously access the same register. **Table 17. ADPCM Processor Control Fields** | Field | Register | Bank | Ext | |-----------------|----------|------|------| | VP_CLOCK | CONFIG1 | 3 | EXT0 | | VP_STOP_CLCOCKS | SSPSTATE | 3 | EXT2 | | VP_COMMAND | VP_INOUT | 2 | EXT0 | | VP_STATUS | VP_INOUT | 2 | EXT0 | ## **Data Interface and Rate Buffers** The digitized voice data is communicated between the Z87001 and Z87010 through the rate buffers and ADPCM Processor data interface. The transmit and receive rate buffers each contain 36 4-bit nibbles. To write to the transmit rate buffer, the Z87001 core processor must first set the nibble address in the TX\_BUF\_ADDR register field, then write the nibble data through TX\_BUF\_DATA. If the TX\_AUTO\_INCREMENT bit is set, the address is automatically incriminated (modulo 51 = the number of nibbles in rate buffer + 15 additional data words accessible through TX\_BUF\_DATA; for more information, see Register Description) after each data write. This allows the DSP core to write successive nibbles without resetting the address each time. The operation of the receive rate buffer is identical. The Z87001 core processor must set the nibble address in RX\_BUF\_ADDR, then read the nibble from RX\_BUF\_DATA. If the RX\_AUTO\_INCREMENT bit is set, the read address is automatically incriminated (modulo 36 = number of nibbles in rate buffer) after each data read. This allows the DSP core to read successive nibbles without resetting the address each time. Through its register interface, the Z87001 also controls which rate buffer addresses the Z87010 ADPCM Processor can access. The nibble addresses are contained in the TX\_BUF\_VP\_ADDR and RX\_BUF\_VP\_ADDR register fields. After the Z87010 writes or reads a nibble to or from transmit or receive rate buffer, the corresponding "VP\_ADDR" is automatically incriminated (modulo 36) to the next accessible address. The locations of accessible addresses are individually controlled by the Z87001 in the three TX\_RX\_NIBBLE\_MARKER register fields. A marker bit equal to "1" enables the Z87010 to access the corresponding address; a bit equal to "0" causes the Z87010's read or write access to skip to the next nibble that has a marker bit equal to "1". Figure 17. Rate Buffers Access and ADPCM Processor Interface Table 18. Data and Control Access to Rate Buffers | Field | Register | Bank | Next | |---------------------|---------------|------|------| | RX_AUTO_INCREMENT | RATE_BUF_ADDR | 1 | EXT0 | | RX_BUF_ADDR | RATE_BUF_ADDR | 1 | EXT0 | | TX_AUTO_INCREMENT | RATE_BUF_ADDR | 1 | EXT0 | | TX_BUF_ADDR | RATE_BUF_ADDR | 1 | EXT0 | | RX_BUF_DATA | RATE_BUF_DATA | 1 | EXT0 | | TX_BUF_DATA | RATE_BUF_ADDR | 1 | EXT1 | | TX_BUF_DATA | RATE_BUF_DATA | 1 | EXT1 | | RX_BUF_VP_ADDR | RATE_BUF_DATA | 1 | EXT1 | | TX_BUF_VP_ADDR | RATE_BUF_DATA | 1 | EXT1 | | TX_RX_NIBBLE_MARKER | RATE_BUF_DATA | 1 | EXT1 | #### **ADDITIONAL FEATURES** #### Power Control The Z87001 features several means of measuring and controlling power levels. One input pin (RSSI) connects an external "receive signal strength indicator" to a half flash 8-bit ADC in the Z87001. This ADC is sampled once per frame during the receive portion of the TDD cycle. The RSSI value can be accessed in software in the RSSI\_DATA register field. With external multiplexing, the 8-bit ADC can be used for additional purposes. The RSSI data is used by the software to implement adaptive power control. In order to determine whether the RSSI information is made of signal or noise, the Z87001 includes logic to measure the signal-to-noise ratio (SNR) of the receive signal. This SNR value is available at the end of every frame in the SNR\_ESTIMATE register field. It is also used by the adaptive frequency hopping algorithm to determine and avoid the noisy channels. Finally, a 4-bit DAC (resistive ladder) is provided to control RF power output level. The DAC is under software control through register field TX\_PWR\_DAC\_DATA. **Table 19. Power Control** | Field | Register | Bank | Ext | |-----------------|------------|------|------| | RSSI_DATA | RSSI | 2 | EXT3 | | SNR_ESTIMATE | RX_CONTROL | 2 | EXT1 | | TX_PWR_DAC_DATA | CONTROL | 1 | EXT6 | | RSSI_DATA | RSSI | 2 | EXT3 | | SNR_ESTIMATE | RX_CONTROL | 2 | EXT3 | ## **General-Purpose I/O Ports** The Z87001 includes two general-purpose input/output ports, P0 and P1, of 16 bit each. The direction of each bit is independently programmable by setting the register fields DIRECTION0 and DIRECTION1. Then, the software can access the input and output values by accessing DATA0 and DATA1. Two pins of port P1 (pins 14 and 15), when configured in input mode, also behave as interrupt pins for the core processor. The software can enable or disable each interrupt by setting the INTERRUPT\_0\_ENABLE and INTERRUPT\_2\_ENABLE fields. The interrupts are positive edge-triggered. | Pin<br>Number | Interrupt<br>Number | DSP Interrupt<br>Vector | |---------------|---------------------|-------------------------| | P1 14 | INT0 | 3FFFh | | P1 15 | INT2 | 3FFDh | Table 20. General-Purpose I/O Ports | Field | Register | Bank | Ext | |--------------------|-----------|------|------| | DIRECTION0 | GPI00DIR | 3 | EXT4 | | DATA0 | GPI00DATA | 3 | EXT5 | | DIRECTION1 | GPI0IDIR | 3 | EXT6 | | DATA1 | GPI0IDATA | 3 | EXT7 | | INTERRUPT_0_ENABLE | CONTROL | 1 | EXT6 | | INTERRUPT_1_ENABLE | CONTROL | 1 | EXT6 | Four pins of port P0 (pins 0 to 3), when configured in input mode, can also be individually programmed as wake-up pins for the Z87001 (See "Sleep mode", above). ## **REGISTER DESCRIPTION** The Z87001 DSP core processor has four banks of eight registers mapped in the core processor's "external register" space, as summarized in the following table. **Table 21. Register Summary** | BANK | ADDRESS | REGISTER | READ DESCRIPTION | WRITE DESCRIPTION | TABLE # | |--------|---------|----------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------| | Bank 3 | EXT0 | CONFIG1 | | Clock Dividers, Use Core Bias,<br>SYLE polarity, search window<br>size, Bias Threshold | Table 25 | | | EXT1 | CONFIG2 | Remaining Sleep time | ANT0/1 control, Sleep Period | Table 26 | | | EXT2 | SSPSTATE | Stop VP clock, Absent gain, B<br>Search control, Hop Enable, F<br>control, Sleep | Table 27 | | | | EXT3 | SSPSTATUS | Frame Counter, Handset/Base,<br>Sync Search control, Frame<br>Start control | | Table 28 | | | EXT4 | GPIO0DIR | General-Purpose I/O p | ort 0 direction control | Table 29 | | | EXT5 | GPIO0DATA | General-Purpose | I/O port 0 data | Table 30 | | | EXT6 | GPIO1DIR | General-Purpose I/O p | ort 1 direction control | Table 31 | | | EXT7 | GPIO1DATA | General-Purpose | I/O port 1 data | Table 32 | | Bank 2 | EXT0 | VP_INOUT | ADPCM Processor Status | ADPCM Processor Command | Table 33 | | | EXT1 | RX_CONTROL | SNR estimate | UW location | Table 34 | | | EXT2 | BIAS_ERROR | FCW value | | Table 35 | | | EXT3 | RSSI | 8-bit ADC data (RSSI) | | Table 36 | | | EXT4 | CORE_BIAS | | Core Bias data | Table 37 | | | EXT5 | MOD_PWR_CTRL | | MOD_PWR control | Table 38 | | | EXT6 | DEMOD_PWR_CTRL | | RXSW, RFEON pin control | Table 39 | | | EXT7 | RFTX_PWR_CTRL | | PAON pin control | Table 40 | | Bank 1 | EXT0 | RATE_BUF_ADDR | | Rate Buffer address | Table 41 | | | EXT1 | RATE_BUF_DATA | Re Rate Buffer data | Tx Rate Buffer data, control data | Table 42 | | | EXT2 | BIT_SYNC | Bit Sync monitoring | Bit Sync control | Table 43 | | | EXT3 | RESERVED | | | Table 44 | | | EXT4 | RESERVED | | | Table 44 | | | EXT5 | RESERVED | | | Table 44 | | | EXT6 | CONTROL | INT, WAKEUP pin control, | 4-bit DAC data (PWLV) | Table 45 | | | EXT7 | RESERVED | | | Table 46 | | Bank 0 | EXT0 | RESERVED | | | Table 47 | | | EXT1 | RESERVED | | | Table 47 | | | EXT2 | RESERVED | | | Table 47 | | | EXT3 | RESERVED | | | Table 47 | | | EXT4 | RESERVED | | | Table 47 | | | EXT5 | RESERVED | | | Table 47 | | | EXT6 | INT_SYM_ERR0 | Bit Sync monitoring | | Table 47 | | | EXT7 | RFRX_PWR_CTRL | | TXSW, RXSW pin control | Table 49 | ## **REGISTER DESCRIPTION** (Continued) The bank is selectable in software by writing to the core's status register (see Table 24). Once a bank is selected, each of the eight external registers (EXT0 through EXT7) can be accessed by a single-cycle software instruction. Table 22. Bank Switching | Bank | Status Register | Bank Function | |--------|-----------------------|----------------------------------------------------------------| | Bank 0 | xxxx xxxx x00x xxxx b | Test point access, TDD switching control | | Bank 1 | xxxx xxxx x01x xxxx b | Rate buffer access, miscellaneous | | Bank 2 | xxxx xxxx x10x xxxx b | ADPCM processor interface, RF interface, etc. | | Bank 3 | xxxx xxxx x11x xxxx b | Configuration, status, general-purpose port data and direction | ## **Bank 3 Registers** Table 23. Bank 3 Registers | Config 1<br>Field | Bank 3<br>Bit Position | EXT0<br>R/W | Data | Description | |-------------------|------------------------|-------------|------|--------------------------------------------------------------------------------------------------------------------| | RESERVED | f | R | | Returns 0 | | | | W | | Must be set to 1 | | VP_CLOCK | -e | | | Controls CLKOUT output pin (clock for ADPCM Processor). Returns 0 | | | | | 0 | CLOCKOUT=16.384 MHz | | | | | 1 | CLOCKOUT = 8.192 | | USE_CORE_BIAS | d | | | Controls which bias value is used by the downconverter's NCO as part of the automatic frequency control loop (AFC) | | | | R | | Returns 0 | | | | W | 0* | Uses BIAS_ERROR_DATA value from AFC hardware | | | | | 1 | Uses CORE_BIAS_DATA value from DSP core | | SYLE_POLARITY | C | | | Controls the polarity of the SYLE output pin (hop pulse) | | | | R | | Returns 0 | | | | W | 0 | SYLE is a positive pulse | | | | | 1 | SYLE is a negative pulse | | WINDOW_SIZE | ba98 | | | Defines the search window size (in bits) for windowed search mode (for Unique Word or SYNC_D words). | | | | R | | Returns 0 | | | | W | 0000 | Window size=1 | | | | | 0001 | Window size =3 $(1\pm1)$ | | | | | ••• | | | | | | 1111 | Window size = 31 (1 $\pm$ 15) | | BIAS_THRESHOL | 76543210 | | | Bias estimator threshold value | | D | | R | | Returns 0 | | | | W | XXh | Sets the bias value | #### Notes: - 1. VP\_CLOCK. Internally synchronized to avoid glitches. Changes to this bit take effect immediately. - 2. SYLE\_POLARITY. Changes to this bit take effect immediately. - 3. BIAS\_THRESHOLD. The bias threshold must be coded as a negative value (opposite of the threshold value) coded in 2's complement. The nominal value for the threshold is -46 (=D3h). Internally, this value is sign-extended to 13 bits. Table 24. Bank 3 Register EXT1 | Config 2<br>Field | Bank 3<br>Bit Position | EXT1<br>R/W | Data | Description | |-------------------|------------------------|-------------|------|-------------------------------------------------------| | ANTENNA_SW_DEFEAT | f | | | Controls optional antenna switching | | | | _ | | (ANT0 and ANT1 pins) | | | | R | • | Returns 0 | | | | W | 0 | 3 | | | | | 1 | Disables antenna switching | | ANTENNA_SW_OFFSET | -edcba98 | | | Controls antenna switching time advancement Returns 0 | | | | R | | Offset in number of 2.048 MHz clock cycles | | | | W | xXh | (<108) | | SLEEP_PERIOD | 76543210 | W | 00h | Programs sleep duration in sleep mode Illegal | | | | | 01h | Sleep period=1 frame (4 ms) | | | | | FFh | Sleep period = 255 frames (1.020s) | | SLEEP_REMAINING | 76543210 | | | Returns value of sleep counter when sleep mode | | | | _ | 001 | is interrupted by a "wake" signal | | | | R | | Normal expiration of sleep counter | | | | | 01h | One frame left before normal expiration | | | | | FFh | 255 frames left before normal expiration | #### Notes: - 1. SLEEP\_PERIOD. In sleep mode, the RFEON pin is active. Changes to this bit take effect immediately. - 2. SLEEP\_REMAINING. A non-zero value indicates that the Z87001 was awakened by a key press activating one of the wake-up pins on port 0. In this case, the processor should immediately reset the SLEEP\_WAKE field in SSPSTATE to prevent the process from going back to sleep when the user key press ceases. ## **REGISTER DESCRIPTION** (Continued) Table 25. Bank 3 Register Description | SSPSTATE<br>Field | Bank 3<br>Bit Position | EXT2<br>R/W | 2<br>Data | Description | |-------------------|------------------------|-------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SW_SYLE | f | R/W | 0*<br>1 | Controls accelerated synthesizer programming after sleep<br>Not Active<br>Active | | STOP_CODCLK | -e | R/W | 0*<br>1 | Inhibits toggling of codec clock output during sleep CODCLK is free running CODCLK is frozen high | | DBP_STOP_CLOCK | d | R/W | 0*<br>1 | Controls toggling of CLKOUT output pin (clock for ADPCM Processor). CLKOUT is free running CLKOUT is frozen high | | BSYNC_GAIN | c | R/W | 0*<br>1 | Selects gain for first order loop of the bit synchronizer<br>Nominal gain<br>Gain divided by 64 | | BIAS_ENABLE | b | R/W | 0*<br>1 | Controls closed-loop AFC circuit No new bias estimation is performed (latest estimate used) Enables BIAS_ERROR_DATA updates | | TX_ENABLE | a | R/W | 0*<br>1 | Global enable for all transmit functions Transmitter disabled Transmitter enabled | | SYNC_SEARCH_WORD | 9 | R/W | 0*<br>1 | Controls the word searched for in search mode<br>Search for UW pattern (Unique Word)<br>Search for SYNC_D pattern | | SYNC_SEARCH_MODE | <b>-</b> 87 | R/W | 00*<br>01<br>10<br>11 | Controls the search mode (and frame synchronization) No search Window search (<= UW_LOCATION & WINDOW_SIZE) Full search (during whole frame) Not used | | HOP_ENABLE | 6 | R/W | | Enables transmission of the hop pulse on SYLE pin Hop pulse disabled Hop pulse enabled | | SYNC_ACQ_CLEAR | 5 | R<br>W | 1->0 | Clears the SYNC_ACQ_IND flag. Returns last value written A transition from 1 to 0 clears the flag | | FRAME_START_CLEAR | | R<br>W | 1->0 | Clears the FRAME_START_IND flag Returns last value written A transition from 1 to 0 clears the flag | | SLEEP_WAKE | 3 | R/W | 0<br>1 | Enable bit for entering sleep mode Wake mode only Sleep mode can be activated by GO_TO_SLEEP command | | MULTIPLEX_SWITCH | <del>2</del> 1- | R/W | 00*<br>01<br>10<br>11 | Controls operation of the transceiver SMUX (bit inversion and ADPCM Processor access disabled) STMUX (bit inv. enabled; ADPCM Proc. access disabled) Reserved TMUX (bit inversion and ADPCM Processor access enabled) | ### Table 25. Bank 3 Register Description | SSPSTATE<br>Field | Bank 3<br>Bit Position | EXT2<br>R/W | 2<br>Data | Description | |-------------------|------------------------|-------------|-----------|----------------------------------------------------------| | GO_TO_SLEEP | 0 | | | Command bit to place the Z87001 in sleep mode | | | | R | | Returns last value written | | | | W | 0->1 | A transition from 0 to 1 causes Z87001 sleep mode | | TX_ENABLE | a | | | Global enable for all transmit functions | | | | R/W | 0* | Transmitter disabled | | | | | 1 | Transmitter enabled | | SYNC_SEARCH_WORD | 9 | | | Controls the word searched for in search mode | | | | R/W | 0* | Search for UW pattern (Unique Word) | | | | | 1 | Search for SYNC_D pattern | | SYNC_SEARCH_MODE | <b>-</b> 87 | | | Controls the search mode (and frame synchronization) | | | | R/W | 00* | No search | | | | | 01 | Window search (<= UW_LOCATION & WINDOW_SIZE) | | | | | 10 | Full search (during whole frame) | | | | | 11 | Not used | | HOP_ENABLE | 6 | | | Enables transmission of the hop pulse on SYLE pin | | | | R/W | 0 | Hop pulse disabled | | | | | 1 | Hop pulse enabled | | SYNC_ACQ_CLEAR | 5 | | | Clears the SYNC_ACQ_IND flag. | | | | R | | Returns last value written | | | | W | 1->0 | A transition from 1 to 0 clears the flag | | FRAME_START_CLEAR | 4 | | | Clears the FRAME_START_IND flag | | | | R | | Returns last value written | | | | W | 1->0 | A transition from 1 to 0 clears the flag | | SLEEP_WAKE | 3 | | | Enable bit for entering sleep mode | | | | R/W | 0 | Wake mode only | | | | | 1 | Sleep mode can be activated by GO_TO_SLEEP command | | MULTIPLEX_SWITCH | 21- | | | Controls operation of the transceiver | | | | R/W | 00* | SMUX (bit inversion and ADPCM Processor access disabled) | | | | | 01 | STMUX (bit inv. enabled; ADPCM Proc. access disabled) | | | | | 10 | Reserved | | | | | 11 | TMUX (bit inversion and ADPCM Processor access enabled) | | GO_TO_SLEEP | 0 | | | Command bit to place the Z87001 in sleep mode | | | | R | | Returns last value written | | | | W | 0->1 | A transition from 0 to 1 causes Z87001 sleep mode | - 1. DBP\_STOP\_CLOCK. When this bit is set to 1, the ADPCM Processor clock (CLKOUT) is stopped within two clock periods. When this bit is set to 0, the ADPCM Processor clock restarts within two clock periods; in every case, the ADPCM Processor clock minimum specifications for high time and low time are respected. - 2. BSYNC\_GAIN. Changes to this bit take effect immediately. BIAS\_ENABLE. This bit is a global enable for the Automatic Frequency Control. When the bit is set, the AFC hardware updates the current BIAS\_ERROR\_DATA during specific time windows, controlled by the event trigger hardware and suitable for a good operation of the AFC. When the bit is reset, the AFC operation is suspended. However, the current BIAS\_ERROR\_DATA, resulting from previous bias estimations, can still be used to bias the downconverter NCO. Changes to the BIAS\_ENABLE bit take effect at the beginning of the frame following the change. - 3. TX\_ENABLE. Global control for all system transmit functions, including PAON pin control (timing set by the RFTX\_PWR\_ON/OFF register fields) and power to the modulator and NCO (timing set by MOD\_PWR\_ON and the wake/sleep modes). - 4. Changes to this bit take effect immediately. - 5. HOP\_ENABLE. Changes to this bit take effect immediately. - 6. SLEEP\_WAKE. This bit must be set to enable the core to put itself to sleep via the GO\_TO\_SLEEP command. The SLEEP\_WAKE bit must be reset to prevent the core to fall back to sleep after it is awaken by one of the Port 0 Wake-up pins when the sleep period has not expired. If the bit is not reset, the core will fall right back to sleep when the wake-up input is de-asserted (note that by design, a wake-up input has a minimum of 10 ms duration, to allow the software enough time to safely reset the SLEEP\_WAKE bit). - 7. SYNC\_AQC\_CLEAR. This bit must be set to "1" again after every "clear" operation to allow for the next "clear". - 8. FRAME\_START\_CLEAR. This bit must be set to "1" again after every "clear" operation to allow for the next?"clear". # **REGISTER DESCRIPTION** (Continued) Table 26. Bank 3 Register Description | SSPSTATUS<br>Field | Bank 3<br>Bit Position | EXT3<br>R/W | Data | Description | |--------------------|------------------------|-------------|----------|---------------------------------------------------------------------------------------------| | FRAME_COUNTER | fedcba987 | | | Current frame counter value | | | | R | 00h | First value at beginning of frame (0) | | | | | <br>173h | Last value at end of frame (371) | | | | | | Illegal values | | | | W | | No effect | | RESERVED | 65 | R | | Returns 0 | | | | W | | No effect | | HAND_BASE_SEL | 4 | | | Reflects status of Handset/Base select pin (HBSW) | | | | R | 0 | Base (HBSW = 0) | | | | | 1 | Handset (HBSW = 1) | | | | W | | No effect | | SYNC_ACQ_IND | 3 | | | Indicates detection of a Sync word (UW or SYNC_D depending on SYNC_SEARCH_WORD search mode) | | | | R | 0 | No sync word detected | | | | W | 1 | Sync word detected | | | | | | No effect | | FRAME_START_IND | 2 | | | Indicates start of a new frame | | | | R | 0 | No start of new frame (1 written to | | | | | 1 | FRAME_START_CLR) | | | | W | | New frame started | | | | | | No effect | | RESERVED | 10 | R | | Returns 0 | | | | W | | No effect | ### Notes: FRAME\_COUNTER. Read the double-buffered current value of the Frame Counter. On the handset, a single frame counter is used to clock transmit and receive events. On the base station, the transmit frame counter value is returned Table 27. Bank 3 Register Description | GPIO0DIR<br>Field | Bit 3<br>Bit Position | EXT4<br>R/W | Data | Description | |-------------------|-----------------------|-------------|----------|--------------------------------------------------------------------------------------------------| | DIRECTION0 | fedcba9876543210 | R/W | 0.<br>1. | Independent control of Port 0 pin direction<br>Sets pin in input mode<br>Sets pin in output mode | # Table 28. Bank 3 Register Description | GPIO0DATA | Bank 3 | EXT5 | | | |-----------|------------------|------|-------|--------------------------| | Field | Bit Position | R/W | Data | Description | | DATA0 | fedcba9876543210 | | | Access to Port 0 data | | | | R | XXXXh | Reads pin values | | | | W | XXXXh | Writes output pin values | ### Notes: DATA0. The read value returns the actual pin values and does not depend on the pin directions (i.e. for output pins, the output value is returned unless a contention occurs). # Table 29. Bank 3 Register Description | GPIO1DIR<br>Field | Bank 3<br>Bit Position | EXT6<br>R/W | Data | Description | |-------------------|------------------------|-------------|------|---------------------------------------------| | DIRECTION1 | fedcba9876543210 | | | Independent control of Port 1 pin direction | | | | R/W | 0. | Pin in input mode | | | | | 1. | Pin in output mode | ## Table 30. Bank 3 Register Description | GPIO1DATA<br>Field | Bank 3<br>Bit Position | EXT7<br>R/W | Data | Description | |--------------------|------------------------|-------------|-------|--------------------------| | DATA1 | fedcba9876543210 | | | Access to Port 1 data | | | | R | XXXXh | Reads pin values | | | | W | XXXXh | Writes output pin values | #### Notes: DATA1. The read value returns the actual pin values and does not depend on the pin directions (i.e. for output pins, the output value is returned unless a contention occurs) # **Bank 2 Registers** Table 31. Bank 2 Register Description | VP_INOUT<br>Field | Bank 2<br>Bit Position | EXT0<br>R/W | Data | Description | |-------------------|------------------------|-------------|------|----------------------------------------------------| | RESERVED | fedcba98 | R | | Returns 0 | | | | W | | No effect | | VP_STATUS | 76543210 | | | Access to ADPCM Processor's Command/Status mailbox | | | | R | XXh | Reads Status byte from ADPCM Processor | | VP_COMMAND | 76543210 | | | Access to ADPCM Processor's Command/Status mailbox | | | | W | XXh | Writes Command byte to ADPCM Processor | ## Table 32. Bank 2 Register Description | RX_CONTROL<br>Field | Bank 2<br>Bit Position | EXT1<br>R/W | Data | Description | |---------------------|------------------------|-------------|-------|----------------------------------------------------------------------------------------------------------------------------------| | SNR_ESTIMATE | fedcba9876543210 | | | Access to channel measurement (SNR) estimate Returns the SNR value | | | | R | XXXXh | | | UW_LOCATION | 876543210 | W | XXXXh | Location of the Unique Word<br>Initializes the value that the receive frame counter<br>is set to on detection of the Unique Word | ### Notes: SNR\_ESTIMATE. This value is updated every frame. It should be read by the software during the frequency hopping guard time of the next frame. # Table 33. Bank 2 Register Description | BIAS_ERROR<br>Field | Bank 2<br>Bit Position | EXT2<br>R/W | Data | Description | |---------------------|------------------------|-------------|-------|------------------------------------------------| | BIAS_ERROR_DATA | fedcba9876543210 | | | Access to the bias estimate from the AFC loop. | | | | R | XXXXh | Current bias estimate value | | | | W | | No effect | | - | | | | | #### Notes BIAS\_ERROR\_DATA. This value is used to bias the downconverter's NCO if the USE\_CORE\_BIAS register field is reset. It is encoded as a 2's complement number. The unit is 125 Hz 1-40 PRELIMINARY DS96WRL0801 ## Table 34. Bank 2 Register Description | Bank 2<br>Bit Position | EXT3<br>R/W | Data | Description | |------------------------|-----------------------|---------------------------------------------------------------------------------------------------------|----------------------------------------------------------| | fedcba98 | R | | Returns 0 | | | W | | No effect | | 76543210 | | | Access to 8-bit ADC (can be used for RSSI data) | | | R | XXh | Returns latest value on 8-bit DAC | | | W | | No effect | | | Bit Position fedcba98 | Bit Position R/W fedcba98 R W 76543210 R R | Bit Position R/W Data fedcba98 | #### Note: RSSI\_DATA. This value is sampled once per frame (4ms) approximately at bit 72 (middle) of the received data. Table 35. Bank 2 Register Description | Bank 2<br>Bit Position | EXT4<br>R/W | Data | Description | |------------------------|--------------|----------------------------------------|---------------------------------------------------------------------------------------| | fed | R | | Returns 0<br>No effect | | cba9876543210 | R | VVVh | Stores bias value for correction of downconverter's NCO. Returns 0 Updates bias value | | | Bit Position | Bit Position R/W fed | Bit Position R/W Data fed | #### Notes: CORE\_BIAS\_DATA. This value is used if the USE\_CORE\_BIAS register field is set. It is encoded as a 2's complement number. The unit is 125 Hz. Table 36. Bank 2 Register Description | MOD_PWR_CTRL<br>Field | Bank 2<br>Bit Position | EXT5<br>R/W | Data | Description | |-----------------------|------------------------|-------------|------|-----------------------------------------------------| | RESERVED | f | R | | Returns 0 | | | | W | | No effect | | MOD_PWR_ON | -edcba98 | | | Determines modulator turn-on time referenced to the | | | | | | transmit frame counter | | | | R | | Returns 0 | | | | W | xXh | Bits 6-0 of turn-on time (=(x modulo 128) -1) | | RESERVED | 76543210 | R | | Returns 0 | | | | W | | No effect | - 1. MOD\_PWR\_ON. Controls the turn-on time for the internal modulator and NCO. Only the 7 LSBits of the 9-bit value necessary to encode an event (from frame counter 0 to 371) are programmable. The two MSBits have fixed values which depend on whether base station or handset is selected: "00" on the base and "01" on the handset. The modulator's turn-off time occurs a fixed time (number of bits) after the turn-on time: 144 bits on the base station, 148 bits on the handset. - 2. Changes to this value take effect immediately. - 3. To disable the modulator continuously, clear TX\_ENABLE # **REGISTER DESCRIPTION** (Continued) Table 37. Bank 2 Register Description | DEMOD_PWR_CTRL<br>Field | Bank 2<br>Bit Position | EXT6<br>R/W | Data | Description | |-------------------------|------------------------|-------------|------|---------------------------------------------------------------------------------------------------------------------| | RFEON_POLARITY | f | | | Controls the polarity of the RFEON output pin | | | | R | | Returns 0 | | | | W | 0 | Active high | | | | | 1 | Active Low | | DEMOD_PWR_ON | -edcba98 | | | Determines internal power up of demodulator and turn on time of RXSW pin, referenced to the receive frame counter | | | | R | | Returns 0 | | | | W | xXh | Bits 6-0 of turn-on time (=(x modulo 128) -1) | | RESERVED | 7 | R | | Returns 0 | | | | W | | No effect | | DEMOD_PWR_OFF | 6543210 | | | Determine internal power down of demodulator and turn off time of RXSW pin, referenced to the receive frame counter | | | | R | | Returns 0 | | | | W | XXh | Bits 6-0 of turn-off time (=(x modulo 128) -1) | #### Notes: - 1. DEMOD\_PWR\_ON, DEMOD\_PWR\_OFF. Controls internal receive hardware and the RXSW output pin. The turn-on and off times are given in number of received bit periods and are referenced to the Receive Frame Counter. Only the 7 LSBits of the 9-bit value are programmable. The two MSBits have fixed values which depend on whether base station or handset is selected. For DEMOD\_PWR\_ON, the two bits are "01" on the base and "00" on the handset. For DEMOD\_PWR\_OFF, the two bits are "10" on the base and "01" on the handset - 2. Changes to these values take effect immediately. - 3. To enable receive power continuously, clear TX\_ENABLE and set SYNC\_SEARCH\_MODE to FULL\_SEARCH (this is the case in acquisition mode). - 4. The polarity of the RXSW output pin is controlled by the RFRX\_POLARITY bit in the RFRX\_PWR\_CTRL register 1-42 PRELIMINARY DS96WRL0801 # Table 38. Bank 2 Register Description | RFTX_PWR_CTRL | Bank 2 | EXT7 | Data | Description | |---------------|--------------|------|------|------------------------------------------------| | Field | Bit Position | R/W | Data | Description | | RFTX_POLARITY | f | | | Controls the polarity of the PAON output pin | | | | R | | Returns 0 | | | | W | 0 | Active high | | | | | 1 | Active Low | | RFTX_PWR_ON | -edcba98 | | | Determines PAON output pin turn-on time | | | | | | referenced to the transmit frame counter | | | | R | | Returns 0 | | | | W | xXh | Bits 6-0 of turn-on time (=(x modulo 128) -1) | | RESERVED | | R | | Returns 0 | | | | W | | No effect | | RFTX_PWR_OFF | 6543210 | | | Determine PAON output pin turn-off time | | | | | | referenced to the transmit frame counter | | | | R | | Returns 0 | | | | W | xXh | Bits 6-0 of turn-off time (=(x modulo 128) -1) | - 1. RFTX\_PWR\_ON, RFTX\_PWR\_OFF. Controls the PAON output pin, and thereby the external RF module's transmitter. The turn-on and off times are given in number of transmitted bit periods and are referenced to the transmit Frame Counter. Only the 7 LSBits of the 9-bit value are programmable. The two MSBits have fixed values which depend on whether base station or handset is selected. For RFTX\_PWR\_ON, the two bits are "00" on the base and "01" on the handset. For RFTX\_PWR\_OFF, the two bits are "01" on the base and "10" on the handset. - 2. Changes to these values take effect immediately. - 3. To disable the transmitter continuously, clear TX\_ENABLE in SSP\_STATE. # **Bank 1 Registers** Table 39. Bank 1 Register Description | RATE_BUF_ADDR<br>Field | Bank 1<br>Bit Position | EXT0<br>R/W | Data | Description | |------------------------|------------------------|-------------|------------|----------------------------------------------------| | RESERVED | f | R | | Returns 0 | | | | W | | No effect | | RX_AUTO_INCREMENT | -e | | | Controls the auto-increment feature of the Rx rate | | | | R | | buffer | | | | W | 0 | Returns 0 | | | | | 1 | Disables auto-increment | | | | | | Enables auto-increment | | RX_BUF_ADDR | dcba98 | | | Access to Rx rate buffer address | | | | R | | Returns 0 | | | | W | 00h | Address 0 | | | | | | | | | | | 23h | Address $23h = 35$ | | | | | | Illegal | | RESERVED | 7 | R | | Returns 0 | | | | W | | No effect | | TX_AUTO_INCREMENT | 6 | | | Controls the auto-increment feature of the Tx rate | | | | R | | buffer | | | | W | 0 | Returns 0 | | | | | 1 | Disables auto-increment | | | | | | Enables auto-increment | | TX_BUF_ADDR | 543210 | | | Access to Tx rate buffer address | | | | R | | Returns 0 | | | | W | 00h | Address 0 | | | | | | | | | | | | Address 23h = 35 | | | | | 24h | Tx/Rx rate buffer address for ADPCM Processor | | | | | 25h | accesses | | | | | | Tx/Rx Nibble Marker bits [150] | | | | | | Tx/Rx Nibble Marker bits [3116] | | | | | 28h<br>29h | Tx/Rx Nibble Marker bits [3532] | | | | | | MOD_FREQ_DEV 0<br>MOD_FREQ_DEV 1 | | | | | 2Bh | MOD_FREQ_DEV 1<br>MOD_FREQ_DEV 2 | | | | | | MOD_FREQ_DEV 2<br>MOD_FREQ_DEV 3 | | | | | | MOD_FREQ_DEV 3 MOD_FREQ_DEV 4 | | | | | 2Eh | MOD_FREQ_DEV 4 MOD_FREQ_DEV 5 | | | | | 2Fh | MOD_FREQ_DEV 5 MOD_FREQ_DEV 6 | | | | | 30h | MOD_FREQ_DEV 7 | | | | | 31h | MOD_FREQ_DEV 8 | | | | | 32h | MOD_FREQ_DEV 9 | | | | | | MOD_TREQ_DEV 3 MOD CENTER FREQ | | | | | • • • • | MOD_OLITICINES | # Table 40. Bank 1 Register Description | RATE_BUF_DATA Field | Bank 1<br>Bit Position | EXT1<br>R/W | Data | Description | |---------------------|------------------------|-------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------| | RX_BUF_DATA | 3210 | R | Xh | Access to the Rx rate buffer data Reads value at current RX_BUF_ADDR address (0 to 23h) | | TX_BUF_DATA | 3210 | W | XXXXh | Access to the Tx rate buffer data Writes value at current TX_BUF_ADDR address (0 to 23h) | | TX_BUF_VP_ADDR | dcba98 | W | XXh | Sets the initialization value of the Tx rate buffer address used for ADPCM Processor accesses Writes initialization value (TX_BUF_ADDR address= 24h) | | RX_BUF_VP_ADDR | 543210 | W | XXh | Sets the initialization value of the Rx rate buffer address used for ADPCM Processor accesses Writes initialization value (TX_BUF_ADDR address= 24h) | | TX_RX_NIBBLE_MARKER | fedcba9876543210 | W | XXXXh | Sets the Nibble Marker register for Tx and Rx rate buffer accesses by ADPCM Processor Write nibble marker value (TX_BUF_ADDR= 25h to 27h) | | MOD_FREQ | fedcba9876543210 | W | XXXXh | Access to modulator settings Writes modulator setting value (TX_BUF_ADDR=28h to 32h) | ### Note: The meaning and address for any RATE\_BUF\_DATA is set in the RATE\_BUF\_ADDR register. MOD\_FREQ. The unit for center frequency and frequency deviation words is 62.5 Hz. These words are encoded as 2's complement numbers. The meaning and address for any RATE\_BUF\_DATA is set in the RATE\_BUF\_ADDR register. MOD\_FREQ. The unit for center frequency and frequency deviation words is 62.5 Hz. These words are encoded as 2's complement numbers. Table 41. Bank 1 Register Description | BIT_SYNC<br>Field | Bank 1<br>Bit Position | EXT2<br>R/W | Data | Description | |-------------------|------------------------|-------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------| | INT_SYM_ERR1 | fedcba9876543210 | R | XXXXh | Read access to the integrated symbol error from the bit synchronizer's second order loop Reads error data bits [238] (bits [70] are in bank 0, EXT6) | | SECOND_ORDER | fedcba9876543210 | W | XXXXh | Write access to the bit synchronizer's second-order loop Writes second order loop's 16-bit value | Table 42. Bank 1 Register Description | RESERVED<br>Field | Bank 1<br>Bit Position | EXT3<br>EXT4<br>EXT5R/W | Data | Description | |-------------------|------------------------|-------------------------|-------|---------------------------------------------------------------------------------------| | RESERVED | fedcba9876543210 | R<br>W | 0000h | Returns 0 Must be left alone or written to 0000h (or unpredictable results may occur) | Table 43. Bank 1 Register Description | CONTROL<br>Field | Bank 1<br>Bit Position | EXT6<br>R/W | Data | Description | |--------------------|------------------------|-------------|----------|-----------------------------------------------| | RESERVED | fedcb | R | | Returns 0 | | | | W | | No effect | | FS_INT_ENABLE | a | | | Controls frame start interrupt (INT1) | | | | R/W | 0* | Disables frame start interrupt | | | | | 1 | Enables frame start interrupt | | INTERRUPT_0_ENABLE | 9 | | | Controls interrupt 0 (INT0 on P114) | | | | R/W | 0* | Disables interrupt 0 | | | | | 1 | Enables interrupt 0 | | INTERRUPT_2_ENABLE | 8 | | | Controls interrupt 2 (INT2 on P115) | | | | R/W | 0* | Disables interrupt 2 | | | | | 1 | Enables interrupt 2 | | P0_WAKEUP_ENABLE | 7654 | | | Controls wake-up pins (P0[30]) | | | | R/W | 0000* | Disables all wake-up pins | | | | | 1xxx | Enables P03 as wake-up pin (if in input mode) | | | | | x1xx | Enables P02 as wake-up pin (if in input mode) | | | | | xx1x | Enables P01 as wake-up pin (if in input mode) | | | | | xxx1 | Enables P00 as wake-up pin (if in input mode) | | TX_PWR_DAC_DATA | 3210 | <u> </u> | <u> </u> | Access to Tx power 4-bit DAC output data | | | | R/W | Xh | Sets output value | ### Note: P0\_WAKEUP\_ENABLE. When enabled, pins P0[3..0] are active low wake-up pins for the Z87001 sleep mode. The input signal is internally debounced and synchronized to the bit clock. It is internally given a minimum duration of one bit to allow the software to exit sleep mode safely. Table 44. Bank 1 Register Description | RESERVED<br>Field | Bank 1<br>Bit Position | EXT7<br>R/W | Data | Description | |-------------------|------------------------|-------------|------------------------|-------------| | RESERVED | fedcba9876543210 | R<br>W | Returns 0<br>No effect | | # **Bank 0 Registers** Table 45. Bank 0 Register Description | RESERVED | Bank 0 | EXT0<br>EXT1<br>EXT2<br>EXT3<br>EXT4<br>EXT5 | | | | |----------|------------------|----------------------------------------------|-----------|-------------|--| | Field | Bit Position | R/W | Data | Description | | | RESERVED | fedcba9876543210 | R | Returns 0 | | | | | | W | No effect | | | Table 46. Bank 0 Register Description | INT_SYM_ERR0<br>Field | Bank 0<br>Bit Position | EXT6<br>R/W | Data | Description | |-----------------------|------------------------|-------------|------|------------------------------------------------------------------------------------------| | RESERVED | fedcba98 | R | | Returns 0 | | | | W | | No effect | | INT_SYM_ERR0 | 76543210 | | | Read access to the integrated symbol error from the bit synchronizer's second order loop | | | | R | XXh | Reads error data bits [70] (bits [238] are in bank1, EXT2) | | | | W | | No effect | Table 47. Bank 0 Register Description | RFRX_PWR_CTRL<br>Field | Bank 0<br>Bit Position | EXT7<br>R/W | Data | Description | |------------------------|------------------------|-------------|------|------------------------------------------------| | RFRX_POLARITY | f | | | Controls the polarity of the TXSW (and RXSW) | | | | | | output pins | | | | R | | Returns 0 | | | | W | 0 | TXSW active Low and RXSW active High | | | | | 1 | TXSW active High and RXSW active Low | | RFRX_PWR_ON | -edcba98 | | | Determines TXSW output pin turn-on time | | | | | | referenced to the transmit frame counter | | | | R | | Returns 0 | | | | W | xXh | Bits 6-0 of turn-on time (=(x modulo 128) -1) | | RESERVED | | R | | Returns 0 | | | | W | | No effect | | RFRX_PWR_OFF | 6543210 | | | Determine TXSW output pin turn-off time | | | | | | referenced to the transmit frame counter | | | | R | | Returns 0 | | | | W | xXh | Bits 6-0 of turn-off time (=(x modulo 128) -1) | - 1. RFRX\_POLARITY. Caution: notice the inverse polarity of the TXSW pin. - 2. RFRX\_PWR\_ON, RFRX\_PWR\_OFF. Controls the TXSW output pin. The turn-on and off times are given in number of transmitted bit periods and are referenced to the TRANSMIT (!) Frame Counter. Only the 7 LSBits of the 9-bit value are programmable. The two MSBits have fixed values which depend on whether base station or handset is selected. For RFRX\_PWR\_ON, the two bits are "00" on the base and "01" on the handset. For RFRX\_PWR\_OFF, the two bits are "01" on the base and "10" on the handset. - 3. Changes to these values take effect immediately. - 4. To disable transmit power continuously, clear TX\_ENABLE. # **INSTRUCTION SET DESCRIPTION** Refer to Zilog's Z89C00 User's Manual, Chapter 5 (Instruction Set Features) and Chapter 6 (Assembly Lan- guage Instruction Set), for a complete description of the core processor's instruction set. **Table 48. Instruction Set Summary** | | | | | | # | # | | |-------------|------------------|--------------|-------------------------------------|------------------------------------------|----------|--------|------------------------| | Instruction | Description | Opcode | Synopsis | Operands | | Cycles | Example | | ABS | Absolute Value | | ABS[ <cc>,]<src></src></cc> | | | | | | | | 1001000 | | <cc>,A</cc> | 1 | 1 | ABS NC,A | | | | 1001000 | | Α | 1 | 1 | ABS A | | ADD | Addition | | ADD <dest>,<src></src></dest> | | | | | | | | 1001001 | | A, <pregs></pregs> | 1 | 1 | ADD A,P0:0 | | | | 1000001 | | A, <dregs></dregs> | 1 | | ADD A,D0:0 | | | | 1000100 | | A, <limm></limm> | 2 | | ADD A,#%1234 | | | | 1000101 | | A, <memind></memind> | 1 | 3 | ADD A,@@P0:0 | | | | 1000011 | | A, <direct></direct> | 1 | 1 | ADD A,%F2 | | | | 1000001 | | A, <regind></regind> | 1 | 1 | ADD A, @P1:1 | | | | 1000000 | | A, <hwregs></hwregs> | 1 | 1 | ADD A,X | | AND | Bitwise AND | | AND <dest>,<src></src></dest> | | | | | | | | 1011001 | , | A, <pregs></pregs> | 1 | 1 | AND A,P2:0 | | | | 1010001 | | A, <dregs></dregs> | 1 | 1 | AND A,D0:1 | | | | 1010100 | | A, <limm></limm> | 2 | | AND A,#%1234 | | | | 1010101 | | A, <memind></memind> | 1 | 3 | AND A,@@P1:0 | | | | 1010001 | | A, <direct></direct> | 1 | 1 | AND A,%2C | | | | 1010001 | | A, <regind></regind> | 1 | 1 | AND A,@P1:2+LOOP | | | | 1010000 | | A, <hwregs></hwregs> | 1 | 1 | AND A, EXT3 | | CALL | Subroutine call | | CALL | | | | | | | | 0010100 | [ <cc>,]<address></address></cc> | <cc>,<direct></direct></cc> | 2 | 2 | CALL sub1 | | | | 0010100 | | <direct></direct> | 2 | | CALL Z,sub2 | | CCF | Clear carry flag | | CCF | | | | · | | | | 1001010 | | None | 1 | 1 | CCF | | CIEF | Clear Carry Flag | | CIEF | | | | | | 0.2. | oloui ourry riag | ,<br>1001010 | 0.2. | None | 1 | 1 | CIEF | | COPF | Clear OP flag | 1001010 | COPF | 110110 | <u>'</u> | | 0.2. | | 0011 | Oleai Oi Ilag | 1001010 | 0011 | None | 1 | 1 | COPF | | CP | Comparison | 1001010 | CP <src1>,<src2></src2></src1> | None | ! | ' | 0011 | | CF | Comparison | 0111001 | CP<5101>,<5102> | A sprogo | 1 | 1 | CP A,P0:0 | | | | 0111001 | | A, <pregs><br/>A,<dregs></dregs></pregs> | 1 | | CP A,P0.0<br>CP A,D3:1 | | | | 0110001 | | A, <memind></memind> | 1 | 3 | CP A,@@P0:0 | | | | 0110101 | | A, <direct></direct> | 1 | | CP A,%FF | | | | 0110011 | | A, <regind></regind> | 1 | | CP A,@P2:1+ | | | | 0110001 | | A, <hwregs></hwregs> | 1 | | CP A,STACK | | | | 0110100 | | A, <limm></limm> | 2 | 2 | CP A,#%FFCF | | DEC | Dogramant | 0110100 | DEC Izona Izdoeta | 7 (, \( \text{intime} \) | | _ | 01 71,11 701 1 01 | | DEC | Decrement | 1001000 | DEC [ <cc>,]<dest></dest></cc> | <cc>A,</cc> | 1 | 1 | DEC NZ,A | | | | 1001000 | | I. | 1 | | DEC NZ,A | | INC | Ingramant | 1001000 | INC Lage 1 adopt | A | + ' | 1 | DLO A | | INC | Increment | 1001000 | INC [ <cc>,] <dest></dest></cc> | 100x A | 1 | 4 | INC DL A | | | | | | <cc>,A</cc> | 1 | | INC PL,A | | <u> </u> | | 1001000 | | Α | 1 | 1 | INC A | | JP | Jump | 0400440 | JP [ <cc>,]<address></address></cc> | l e | | | ID AUG. 1 | | | | 0100110 | | <cc>,<direct></direct></cc> | 2 | | JP NIE,Label | | | | 0100110 | | <direct></direct> | 2 | 2 | JP Label | **Table 48. Instruction Set Summary** | | | | | | # | # | | |-------------|---------------------|---------|----------------------------------|-----------------------------------------------------------------------------------------------------|---------|---------|------------------| | Instruction | Description | Opcode | Synopsis | Operands | | Cycles | Example | | LD | Load destination | | LD <dest>,<src></src></dest> | o por unido | 1101010 | , , , , | | | LU | | 0000000 | LD<06312,<3102 | A, <hwregs></hwregs> | 1 | 1 | LD A,X | | | | 0000001 | | A, <dregs></dregs> | 1 | 1 | LD A,D0:0 | | | | 0000001 | | A, <pregs></pregs> | 1 | 1 | LD A,P0:1 | | | | 0001001 | | | | | | | | | | | A, <regind></regind> | 1 | 1 | LD A,@P1:1 | | | | 0000101 | | A, <memind></memind> | 1 | 3 | LD A,@D0:0 | | | | 0000011 | | A, <direct></direct> | 1 | 1 | LD A, 124 | | | | 0000111 | | <direct>,A</direct> | 1 | 1 | LD 124, A | | | | 0000100 | | <dregs>,<hwregs></hwregs></dregs> | 1 | 1 | LD DO:0, EXT7 | | | | 0001100 | | <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> | 1 | 1 | LD P1:1,#%FA | | | | 0001010 | | <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> | 1 | 1 | LD P1:1,EXT1 | | | | 0000110 | | <regind>,<limm></limm></regind> | 1 | 1 | LD @P1:1,#%1234 | | | | 0000010 | | <regind>,<hwregs></hwregs></regind> | 1 | 1 | LD @P1:1+,X | | | | 0001001 | | <hwregs>,<pregs></pregs></hwregs> | 1 | 1 | LD Y,P0:0 | | | | 0000001 | | <hwregs>,<dregs></dregs></hwregs> | 1 | 1 | LD SR,D0:0 | | | | 0000001 | | <hwregs>,<limm></limm></hwregs> | 2 | 2 | LD PC,#%1234 | | | | 0100100 | | <hwregs>,<accind></accind></hwregs> | 1 | | LD X,@A | | | | | | | | 3 | | | | | 0000101 | | <hwregs>,<memind></memind></hwregs> | 1 | 3 | LD Y,@D0:0 | | | | 0000001 | | <hwregs>,<regind></regind></hwregs> | 1 | 1 | LD A,@P0:0-LOOP | | | | 0000000 | | <hwregs>,<hwregs></hwregs></hwregs> | 1 | 1 | LD X, EXT6 | | MLD | Multiply | | | | | | | | | | 1010010 | MLD <srcl>,<srcl></srcl></srcl> | <hwregs>,<regind></regind></hwregs> | 1 | 1 | MLD A,@P0:0+LOOP | | | | 1010010 | [, <bank switch="">]</bank> | <pre><hwregs>,<regind>,<ban< pre=""></ban<></regind></hwregs></pre> | 1 | | MLD A,@P1:0,OFF | | | | 1011011 | , | k switch> | 1 | | MLD @P1:1,@P2:0 | | | | 1011011 | | <regind>,<regind></regind></regind> | 1 | | MLD@P0:1,@P1:0,O | | | | | | <regind>,<regind>,<bank< td=""><td>' '</td><td>'</td><td>N</td></bank<></regind></regind> | ' ' | ' | N | | | | | | switch> | | | | | MPYA | Multiply and add | | MPYA <srcl>,<src2></src2></srcl> | | | | | | IVIF TA | lividitiply and add | 1010010 | [, <bank switch="">]</bank> | <hwregs>,<regind></regind></hwregs> | 1 | 1 | MPYA A@P0:0 | | | | | [, <balik switch="">]</balik> | | | | - | | | | 1010010 | | <hwregs>,<regind>,<ban< td=""><td>1</td><td></td><td>MPYA A,@P1:0,OFF</td></ban<></regind></hwregs> | 1 | | MPYA A,@P1:0,OFF | | | | 1011011 | | k switch> | 1 | | MPYA @P1:1,@P2:0 | | | | 1011011 | | <regind>,<regind></regind></regind> | 1 | | MPYA@P0:1,@P1:0, | | | | | | <regind>,<regind>,<bank< td=""><td></td><td></td><td>ON</td></bank<></regind></regind> | | | ON | | | | | | switch> | | | | | MPYS | Multiply and | | MPYS <src1>,<src2></src2></src1> | | | | | | | | 0010010 | [, <bank switch="">]</bank> | <pre><hwregs>,<regind></regind></hwregs></pre> | 1 | | MPYS A,@P0:0 | | | | 0010010 | | <pre><hwregs>,<regind>,<ban< pre=""></ban<></regind></hwregs></pre> | 1 | 1 | MPYS A,@P1:0,OFF | | | | 0011011 | | k switch> | 1 | 1 | MPYS @P1:1,@P2:0 | | | | 0011011 | | <regind>,<regind></regind></regind> | 1 | 1 | MPYS@P0:1,@P1:0, | | | | | | <regind>,<regind>,<bank< td=""><td></td><td></td><td>ON</td></bank<></regind></regind> | | | ON | | | | | | switch> | | | | | NEG | Negate | | NEG <cc>,A</cc> | | | | | | 1120 | riogaio | 1001000 | 1120 1002 ;7 1 | <cc>, A</cc> | 1 | 1 | NEG NZ,A | | | | 1001000 | | A | 1 | | NEG A | | NOD | NI | 1001000 | NOD | <u>^</u> | ' | ' | NLG A | | NOP | No operation | 0000000 | NOP | Name | , | , | NOD | | OR | | 0000000 | 0.0 | None | 1 | 1 | NOP | | | Bitwise OR | | OR <dest>,<src></src></dest> | | | | | | | | 1101001 | | A, <pregs></pregs> | 1 | | OR A, P0:1 | | | | 1100001 | | A, <dregs></dregs> | 1 | 1 | OR A, D0:1 | | | | 1100100 | | A, <limm></limm> | 2 | 2 | OR A,#%202 | | | | 1100101 | | A, <memind></memind> | 1 | 3 | OR A,@@P2:1+ | | | | 1100011 | | A, <direct></direct> | 1 | | OR A,%2C | | | | 1100001 | | A, <regind></regind> | 1 | | OR A, @P1:0-LOOP | | | | 1100000 | | A, <hwregs></hwregs> | 1 | 1 1 | OR A, EXT6 | | | | 1 | | , | | | , | **Table 48. Instruction Set Summary** | Instruction | Description | Opcode | Synopsis | Operands | # | #<br>Cycles | Example | |-------------|--------------------|---------|-------------------------------|------------------------------------------------------------------------------------------|---|-------------|-------------------| | | | | | | | | | | POP | Pop value | | POP <dest></dest> | | | | | | | from stack | 0001010 | | <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> | 1 | 1 | POP P0:0 | | | | 0000100 | | <regs></regs> | 1 | 1 | POP D0:1 | | | | 0000010 | | <regind></regind> | 1 | 1 | POP @P0:0 | | | | 0000000 | | <hwregs></hwregs> | 1 | | POP A | | PUSH | Push value | | PUSH <src></src> | | | | | | | onto stack | 0001001 | | <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> | 1 | 1 | PUSH P0:0 | | | | 0000001 | | <dregs></dregs> | 1 | 1 | PUSH D0:1 | | | | 0000001 | | <regind></regind> | 1 | 1 | PUSH @P0:0 | | | | 0000000 | | <hwregs></hwregs> | 1 | 1 | PUSH BU5 | | | | 0000100 | | <li><li><li></li></li></li> | 2 | 2 | PUSH #12345 | | | | 0100101 | | <accind></accind> | 1 | | PUSH @A | | | | 0000101 | | <memind></memind> | 1 | | PUSH @@P0:0 | | RET | Return from | | RET | | | | | | | subroutine | 0000000 | | None | 1 | 2 | RET | | RL | Rotate Left | | RL <cc>,A</cc> | | | | | | | | 1001000 | , | <cc>,A</cc> | 1 | 1 | RL NZ,A | | | | 1001000 | | A | 1 | | RL A | | RR | Rotate Right | | RR <cc>,A</cc> | | | | | | | ] | 1001000 | | <cc>,A</cc> | 1 | 1 | RR C,A | | | | 1001000 | | A | 1 | | RR A | | SCF | Set C flag | | SCF | | | | | | | l and a many | 1001010 | | None | 1 | 1 | SCF | | SIEF | Set IE flag | | SIEF | | | | | | | | 1001010 | | None | 1 | 1 | SIEF | | SLL | Shift left logical | | SLL | | | | | | | | 1001000 | | [ <cc>,]A</cc> | 1 | 1 | SLL NZ,A | | | | 1001000 | | Α | 1 | 1 | SLL A | | SOPF | Set OP flag | | SOPF | | | | | | | | 1001010 | | None | 1 | 1 | SOPF | | SRA | Shift right | | SRA <cc>,A</cc> | | | | | | | arithmetic | 1001000 | | <cc>,A</cc> | 1 | 1 | SRA NZ,A | | | | 1001000 | | A | 1 | 1 | SRA A | | SUB | Subtract | | SUB <dest>,<src></src></dest> | | | | | | | | 0011001 | | A, <pregs></pregs> | 1 | 1 | SUB A,P1:1 | | | | 0010011 | | A, <dregs></dregs> | 1 | | SUB A,D0:1 | | | | 0010100 | | A, <limm></limm> | 2 | 2 | SUB A,#%2C2C | | | | 0010101 | | A, <memind></memind> | 1 | | SUB A,@D0:1 | | | | 0010011 | | A, <direct></direct> | 1 | | SUB A,%15 | | | | 0010001 | | A, <regind></regind> | 1 | | SUB A, @P2:0-LOOP | | | | 0010000 | | A, <hwregs></hwregs> | 1 | 1 | SUB A, STACK | | XOR | Bitwise | | XOR <dest>,<src></src></dest> | | | | | | | exclusive | 1111001 | | A, <pregs></pregs> | 1 | 1 | XOR A, P2:0 | | | OR | 1110001 | | A, <dregs></dregs> | 1 | | XOR A,D0:1 | | | | 1110100 | | A, <limm></limm> | 2 | | XOR A,#13933 | | | | 1110001 | | A, <memind></memind> | 1 | | XOR A,@P2:1+ | | | | 1110011 | | A, <direct></direct> | 1 | | XOR A,%2F | | | | 1110001 | | A, <regind></regind> | 1 | | XOR A, @P2:0 | | | | 1110000 | | A, <hwregs></hwregs> | 1 | | XOR A, BUS | © 1997 by Zilog, Inc. All rights reserved. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Zilog, Inc. The information in this document is subject to change without notice. Devices sold by Zilog, Inc. are covered by warranty and patent indemnification provisions appearing in Zilog, Inc. Terms and Conditions of Sale only. ZILOG, INC. MAKES NO WARRANTY, EXPRESS, STATUTORY, IMPLIED OR BY DESCRIPTION, REGARDING THE INFORMATION SET FORTH HEREIN OR REGARDING THE FREEDOM OF THE DESCRIBED DEVICES FROM INTELLECTUAL PROPERTY INFRINGEMENT. ZILOG, INC. MAKES NO WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PURPOSE. Zilog, Inc. shall not be responsible for any errors that may appear in this document. Zilog, Inc. makes no commitment to update or keep current the information contained in this document. Zilog's products are not authorized for use as critical components in life support devices or systems unless a specific written agreement pertaining to such intended use is executed between the customer and Zilog prior to use. Life support devices or systems are those which are intended for surgical implantation into the body, or which sustains life whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. Zilog, Inc. 210 East Hacienda Ave. Campbell, CA 95008-6600 Telephone (408) 370-8000 FAX 408 370-8056 Internet: http://www.zilog.com