# **Z89140**CALLER ID DSP CHIP #### **FEATURES** | Device | ROM | RAM* | I/O | Voltage | |--------|------|---------|-------|--------------| | | (KB) | (Bytes) | Lines | Range | | Z89140 | 24 | 256 | 27 | 4.5V to 5.5V | Note: \*General-Purpose - Watch-Dog Timer and Power-On Reset - Improved Low-Power Stop Mode - On-Chip Oscillator that Accepts a Crystal or External Clock Drive - Improved Global Power-Down Mode - Low-Power Consumption—200 mW (typical) - Two Comparators - RAM and ROM Protect - Clock Speeds of 20.48 or 29.49 MHz - 16-Bit Digital Signal Processor (DSP) - 6K Word DSP Program ROM - 512 Words On-Chip DSP RAM - 8-Bit A/D Converter with up to 16 kHz Sample Rate - 10-Bit PWM D/A Converter - Six Vectored, Prioritized Z8 Interrupts - Three Vectored, Prioritized DSP Interrupts - Two DSP Timers to Support Different A/D and D/A Sampling Rates - IBM<sup>®</sup> PC-Based Development Tools - Developer's Toolbox for T.A.M. Applications IBM is a registered trademark of IBM Corporation. #### **GENERAL DESCRIPTION** The Z89140 is a fully integrated, dual-processor controller designed for Caller ID type I and type II applications. The I/O control processor is a Z8<sup>®</sup> MCU with 24 KB of program memory, two 8-bit counter/timers, and up to 27 I/O pins. The DSP is a 16-bit processor with a 24-bit ALU and accumulator, 512x16 bits of RAM, single-cycle instructions, and 6K words of program ROM. The chip also contains a half-flash 8-bit A/D converter with up to 16 kHz sample rate and a 10-bit PWM D/A converter. The sampling rates for the converters are programmable. The precision of the 8-bit A/D can be extended by resampling the data at a lower rate in software. The Z8 and DSP processors are coupled by mailbox registers and an interrupt system. DSP or Z8 programs can be directed by events in each other's domain. **Note:** All Signals with an overline, " $\overline{}$ ", are active Low, for example, $\overline{B/W}$ (WORD is active Low); $\overline{B/W}$ (BYTE is active Low, only). Power connections follow conventional descriptions below: | Connection | Circuit | Device | |------------|-----------------|-----------------| | Power | V <sub>CC</sub> | $V_{DD}$ | | Ground | GND | V <sub>SS</sub> | #### **Z8 Core Processor** The on-chip Z8 is Zilog's 8-bit microcontroller core with an Expanded Register File to allow access to register-mapped peripheral and I/O circuits. The Z8 offers a flexible I/O scheme, an efficient register and address space structure and a number of ancillary features, which makes it ideally suited for high-volume processing, peripheral controllers, and consumer applications. For applications demanding powerful I/O capabilities, the Z89140 provides 27 pins dedicated to input and output. These I/O lines are grouped into four ports. Each port is configurable under software control to provide timing, status signals and parallel I/O with or without handshake. Four basic memory resources for the Z8 are available to support a wide range of configurations: Program Memory, Register File, Data Memory, and Expanded Register File. The Z8 core processor is supported by an efficient register file that allows any of 256 onboard data and control registers to be either the source and/or the destination of almost any instruction. This unique architecture eliminates traditional microprocessor Accumulator bottlenecks and permits rapid content switching. The Register File is composed of 236 bytes of general-purpose registers, four I/O port registers, and 15 control and status registers. The Expanded Register File consists of mailbox registers, WDT mode register, DSP Control register, Stop-Mode Recovery register, Port Configuration register, and the control and data registers for Port 4 and Port 5. Some of these registers are shared with the DSP. To unburden the software from supporting real-time problems such as counting/timing and data communication, the Z8 offers two on-chip counter/timers with a large number of user-selectable modes. Watch-Dog Timer and Stop-Mode Recovery features are software-driven by setting specific bits in control registers. STOP and HALT instructions support reduced power operation. The low-power Stop Mode allows parameter infor- mation to be stored in the register file if power fails. An external capacitor or battery will retain device memory and power the 32 kHz timer. #### **DSP Coprocessor** The DSP coprocessor is a second generation, 16-bit two's-complement CMOS Digital Signal Processor (DSP). Most instructions, including multiply and accumulate, are accomplished in a single clock cycle. The processor contains two on-chip data RAM blocks of 256 words, a 6K word program ROM, 24-bit ALU, 16x16 multiplier, 24-bit Accumulator, shifter, six-level stack, three vectored interrupts, and two inputs for conditional program jumps. Each RAM block contains a set of four pointers which can be incremented or decremented automatically to affect hardware looping without software overhead. The data RAMs can be simultaneously addressed and loaded to the multiplier for true single-cycle scalar multiplying. Four external DSP registers are mapped into the expanded register file of the Z8. Communication between the Z8 and the DSP occurs through common registers that form the mailbox registers. The analog output is generated by a 10-bit resolution Pulse Width Modulator (PWM). The PWM output is a digital signal with CMOS output levels. The output signal has a resolution of 1 in 1024 with a sampling rate of 16 kHz (XTAL = 20.48 MHz). The sampling rate can be changed under software control and can be set at 10 and 16 kHz. The dynamic range of the PWM is from 0 to 4V. An 8-bit resolution half-flash A/D converter is provided. The conversion is conducted with a sampling frequency of 16 kHz. (XTAL = 20.48 MHz) in order to provide oversampling. The input signal is 4V peak to peak. Two additional timers (Timer2 and Timer3) have been added to support different sampling rates for the A/D and D/A converters. These timers are free-running counters that divide the crystal frequency to the appropriate sampling of frequency. Two DSP I/O pins: DSP0, DSP1 are provided for application. Figure 1. Z89140 Functional Block Diagram #### PIN DESCRIPTION Figure 2. Z89140 44-Pin PLCC Pin Configuration Table 1. Z89140 44-Pin PLCC Pin Identification | I/O Port | Pin | Direction | Function | |----------|--------|--------------|-------------------------------------| | Symbol | Number | Direction | Function | | GND | 18,36 | | Digital Ground | | $V_{DD}$ | 7,28 | | Digital $V_{CC} = +5V$ | | P55,P54 | 1,2 | Input/Output | Port 5, Bit 5,4 | | XTAL2 | 3 | Output | Crystal Output (20.48 or 29.49 MHz) | | XTAL1 | 4 | Input | Crystal Input (20.48 or 29.49 MHz) | | P53,P52 | 5,6 | Input/Output | Port 5, Bit 3,2 | | P37-P34 | 8–11 | Output | Port 3, Bit 7–4 | | P33-P31 | 12–14 | Input | Port 3, Bit 3–1 | | RESET | 15 | Input/output | Reset pin | | P20,P21 | 16,17 | Input/Output | Port 2, Bit 0,1 | | P22-P27 | 19–24 | Input/Output | Port 2, Bit 2-7 | | P40-P42 | 25-27 | Input/Output | Port 4, Bit 0-2 | | P43-P47 | 29-33 | Input/Output | Port 4, Bit 3–7 | | P50,P51 | 34,35 | Input/Output | Port 5, Bit 0,1 | | ANGND | 37 | | Analog GND | | VREF- | 38 | Input | Analog Voltage Ref– | | ANIN | 39 | Input | Analog Input | | VREF+ | 40 | Input | Analog Voltage Ref+ | | $ANV_DD$ | 41 | | Analog V <sub>DD</sub> | | PWM | 42 | Output | PWM Output | | P57,P56 | 43,44 | Input/Output | Port 5, Bit 7,6 | Figure 3. Z89140 44-Pin QFP Pin Configuration Table 2. Z89140 44-Pin QFP Pin Identification | Pin Number | I/O Port Symbol | Direction | Function | |------------|-----------------|--------------|-------------------------------------| | 10, 23 | GND | | Digital Ground | | 7, 28 | $V_{DD}$ | | Digital V <sub>CC</sub> = +5V | | 1 | VREF+ | Input/Output | Analog Voltage Ref+ | | 2 | $ANV_DD$ | | Analog V <sub>DD</sub> | | 3 | PWM | Output | PWM Output | | 4–7 | P57-P54 | Input/Output | Port 5, Bit 4–7 | | 8 | XTAL2 | Output | Crystal Output (20.48 or 29.49 MHz) | | 9 | XTAL1 | Input | Crystal Input (20.48 or 29.49 MHz) | | 11 | P53 | Input/output | Port 5, Bit 3,2 | | 13–16 | P37-P34 | Output | Port 3, Bit 7–4 | | 17–19 | P33-P31 | Input | Port 3, Bit 3–1 | | 20 | RESET | Input/Output | Reset Pin | | 21, 22 | P20, P21 | Input/Output | Port 2, Bit 0,1 | | 24–29 | P22-P27 | Input/Output | Port 2, Bit 2–7 | | 30–32 | P40-P42 | Input/Output | Port 4, Bit 0–2 | | 34–38 | P43-P47 | Input/Output | Port 4, Bit 3–7 | | 39–41 | P50-P52 | Input/Output | Port 5, Bit 0–2 | | 42 | ANGND | | Analog GND | | 43 | VREF- | Input | Analog Voltage Ref- | | 44 | ANIN | Input | Analog Input | #### **ABSOLUTE MAXIMUM RATINGS** Stresses greater than those listed under Absolute Maximum Ratings can cause permanent damage to the device. This rating is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for an extended period can affect device reliability. | Sym | Description | Min | Max | Units | |-----------|---------------------|------|-------|-------| | $V_{CC}$ | Supply Voltage (*) | -0.3 | +7.0 | V | | $T_{STG}$ | Storage Temp | –65° | +150° | С | | $T_A$ | Oper. Ambient Temp. | | † | С | #### Notes: #### STANDARD TEST CONDITIONS The characteristics listed below apply for standard test conditions as noted. All voltages are referenced to GND. Positive current flows into the referenced pin (Figure 4). Figure 4. Test Load Diagram #### **CAPACITANCE** $T_A$ = 25°C, $V_{CC}$ = GND = 0V, f = 1.0 MHz, unmeasured pins returned to GND. | Parameter | Min | Max | |--------------------|-----|-------| | Input capacitance | 0 | 12 pF | | Output capacitance | 0 | 12 pF | | I/O capacitance | 0 | 12 pF | <sup>\*</sup>Voltage on all pins with respect to GND. <sup>†</sup>See Ordering Information. ## DC ELECTRICAL CHARACTERISTICS | | | $V_{CC}$ | $V_{CC}$ $T_A = 0^{\circ}C \text{ to } +55^{\circ}C$ | | | | | |---------------------|-----------------------------|----------|------------------------------------------------------|----------------------|---------------------|-------|----------------------------------------| | Sym | Parameter | [Note 1] | Min | Max | Typical<br>@ 25°C | Units | Conditions | | I <sub>CC</sub> | Supply Current | 5.0V | | 65 | 40 | mA | | | I <sub>CC1</sub> | Halt Mode Current | 5.0V | | 20 | 6 | mA | | | I <sub>CC2</sub> | Stop Mode Current | 5.0V | | 20 | 6 | μΑ | See Note 2 | | V <sub>MAX</sub> | Max Input Voltage | 5.0V | | 7 | | | | | V <sub>CH</sub> | Clock Input High<br>Voltage | 5.0V | 0.9 V <sub>CC</sub> | V <sub>CC</sub> +0.3 | 2.5 | V | Driven by External Clock Generator | | $V_{CL}$ | Clock Input Low<br>Voltage | 5.0V | GND -0.3 | 0.1 V <sub>CC</sub> | 1.5 | V | Driven by External Clock Generator | | V <sub>IH</sub> | Input High Voltage | 5.0V | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +0.3 | 2.5 | V | | | V <sub>IL</sub> | Input Low Voltage | 5.0V | GND -0.3 | 0.2 V <sub>CC</sub> | 1.5 | V | | | V <sub>OH</sub> | Output High Voltage | 5.0V | V <sub>CC</sub> -0.4 | | 4.8 | V | $I_{OH} = -2.0 \text{ mA}$ | | V <sub>OL1</sub> | Output Low Voltage | 5.0V | | 0.4 | 0.1 | V | $I_{OL} = +4.0 \text{ mA}$ | | V <sub>OL2</sub> | Output Low Voltage | 5.0V | | 1.2 | 0.3 | V | I <sub>OL</sub> = +12 mA, 3<br>Pin Max | | V <sub>RH</sub> | Reset Input High<br>Voltage | 5.0V | .8 V <sub>CC</sub> | V <sub>CC</sub> | 2.1 | V | | | $V_{RI}$ | Reset Input Low<br>Voltage | 5.0V | GND -0.3 | | 0.2 V <sub>CC</sub> | 1.7 | | | V <sub>OFFSET</sub> | Comparator Input<br>Offset | 5.0V | | | 25 | 10 | mV | | | Voltage | | | | | | | | I <sub>IL</sub> | Input Leakage | 5.0V | -10 | | 10 | 10 | μΑ | | I <sub>OL</sub> | Output Leakage | 5.0V | -10 | | 10 | 10 | μΑ | | I <sub>IR</sub> | Reset Input Current | 5.0V | | | <b>-</b> 55 | -30 | μΑ | #### Notes: <sup>1. 5.0</sup>V ±0.5V <sup>2.</sup> When a 32 kHz crystal is used, additional value must be added to the Stop Mode current ICC2. The sum will be 200 $\mu$ A/max, 150 $\mu$ A/typical. ## DC ELECTRICAL CHARACTERISTICS (Continued) ## Z89140 A/D Converter | $T_A = 0^\circ C \text{ to } +55^\circ C$ | | | | | | | | | | |-------------------------------------------|-------------------------------|----------|-----|-------|-------|-------------------|-----------|------|---| | Sym | Parameter | $V_{DD}$ | Min | Max | Units | | Condition | ons | | | I <sub>IL</sub> | Input Leakage<br>Analog Input | 5.5V | | 1.00 | μΑ | $ANV_DD$ | = | 5.50 | V | | | | | | | | V <sub>IN</sub> | = | 0.00 | V | | | | | | | | $V_{REFH}$ | = | 5.50 | V | | | | | | | | V <sub>REFL</sub> | = | 0.00 | V | | I <sub>IH</sub> | Input Leakage<br>Analog Input | 5.5V | | 2.00 | μΑ | ANV <sub>DD</sub> | = | 5.50 | V | | | | | | | | V <sub>IN</sub> | = | 5.50 | V | | | | | | | | $V_{REFH}$ | = | 5.50 | V | | | | | | | | V <sub>REFL</sub> | = | 0.00 | V | | I <sub>VREFH</sub> | Input Current | 5.5V | | 1.00 | mA | V <sub>IN</sub> | = | 5.50 | V | | | | | | | | V <sub>REFL</sub> | = | 0.00 | V | | | | | | | | $ANV_DD$ | = | 5.50 | V | | I <sub>VREFL</sub> | Input Current | 5.5V | | 2 | μΑ | V <sub>IN</sub> | = | 5.50 | V | | | | | | | | V <sub>REFL</sub> | = | 5.50 | V | | | | | | | | $ANV_DD$ | = | 5.50 | V | | I <sub>VEFL</sub> | Input Current | 5.5V | | -2.00 | mA | V <sub>IN</sub> | = | 0.00 | V | | | | | | | | $V_{REFH}$ | = | 5.50 | V | | | | | | | | $ANV_DD$ | = | 0.00 | V | | I <sub>VREFL</sub> | Input Current | 5.5V | | 2 | μΑ | V <sub>IN</sub> | = | 0.00 | V | | | | | | | | $V_{REFH}$ | = | 5.50 | V | | | | | | | | ANV <sub>DD</sub> | = | 5.50 | V | ## 21 Other Non-Regular I/O | | $T_A = 0^{\circ} C \text{ to } +55^{\circ}C$ | | | | | | | | | | |-------------------|-----------------------------------------------|----------|------|------|-------|----------------------------|--|--|--|--| | Sym | Parameter | $V_{DD}$ | Min | Max | Units | Conditions | | | | | | I <sub>IRH</sub> | Input Current ROMless Pin | 5.5V | | 6.00 | μΑ | V <sub>IN</sub> = 5.50 V | | | | | | I <sub>IR1</sub> | Input Current ROMless Pin | 5.5V | | 6.00 | μΑ | $V_{IN} = 0.00 V$ | | | | | | I <sub>IR</sub> | Input Current ROMless Pin During Reset Active | 5.5V | | 1.00 | mA | $V_{IN} = 5.50 \text{ V}$ | | | | | | IHX2 | Input Current<br>XTAL2 pin in STOP mode | 5.5V | | 1.00 | μΑ | $V_{IN} = 0.00 \text{ V}$ | | | | | | ILX2 | Input Current<br>XTAL2 Pin in STOP mode | 5.5V | | 1.00 | μΑ | $V_{IN} = 5.50 \text{ V}$ | | | | | | IHX1 | Input current<br>XTAL1 Pin | 5.5V | | 30 | μΑ | $V_{IN} = 0.00 V$ | | | | | | ILX1 | Input Current<br>XTAL1 Pin | 5.5V | | 30 | μΑ | V <sub>IN</sub> = 5.50 V | | | | | | / <sub>OLXR</sub> | Output Low<br>Voltage XTAL2 Reset Inactive | 5.5V | | 1.20 | V | $I_{OL} = 4.00 \text{ mA}$ | | | | | | / <sub>OLX</sub> | Output Low<br>Voltage XTAL2 Reset Inactive | 5.5V | | 0.60 | V | I <sub>OL</sub> =1.00 mA | | | | | | V <sub>OHXR</sub> | Output High<br>Voltage XTAL2 Reset Inactive | 5.5V | 4.00 | | V | I <sub>OH</sub> = 4.00 mA | | | | | | VOHX | Output High Voltage XTAL2 Reset Inactive | 5.5V | 4.00 | | V | I <sub>OH</sub> =1.00 mA | | | | | | IH | Input Current<br>P31, P32, P33 | 5.5V | | 1.00 | μΑ | $V_{IN} = 5.50 \text{ V}$ | | | | | | IL | Input Current<br>P31, P32, P33 | 5.5V | | 1.00 | μΑ | $V_{IN} = 0.00 \text{ V}$ | | | | | ## AC ELECTRICAL CHARACTERISTICS Additional Timing Diagram Figure 5. Additional Timing ## **Additional Timing Table** | | | | V <sub>CC</sub> | T <sub>A</sub> = 0°C | to +55°C | | | |----|--------------|-------------------------------|-----------------|----------------------|----------|-------|--------------------| | No | Sym | Parameter | [Note 5] | Min | Max | Units | Notes | | 1 | ТрС | Input Clock Period | 5.0V | 48.83 | | ns | 1, 6 | | 2 | TrC,TfC | Clock Input Rise & Fall Times | 5.0V | | 6 | ns | 1 | | 3 | TwC | Input Clock Width | 5.0V | 17 | | ns | 1,7 | | 4 | TwTinL | Timer Input Low Width | 5.0V | 70 | | ns | | | 5 | TwTinH | Timer Input High Width | 5.0V | 3ТрС | | | 1 | | 6 | TpTin | Timer Input Period | 5.0V | 8TpC | | | 1 | | 7 | TrTin, TfTin | Timer Input Rise & Fall Timer | 5.0V | | 100 | ns | 1 | | 8a | TwIL | Int. Request Low Time | 5.0V | 70 | | ns | 1,2 | | 8b | TwIL | Int. Request Low Time | 5.0V | 3ТрС | | | 1 | | 9 | TwlH | Int. Request Input High Time | 5.0V | 3ТрС | | | 1 | | 10 | Twsm | Stop-Mode Recovery Width Spec | 5.0V | 12 | | ns | 1 | | 11 | Tost | Oscillator Start-up Time | 5.0V | 5TpC | | | 3 | | 12 | Twdt | Watch-Dog Timer | 5.0V | 5 | | ms | D1 = 0, D0 = 0 [4] | | | | | 5.0V | 15 | | ms | D1 = 0, D0 = 1 [4] | | | | | 5.0V | 25 | | ms | D1 = 1, D0 = 0 [4] | | | | | 5.0V | 100 | | ms | D1 = 1, D0 = 1 [4] | #### Notes: - 1. Timing Reference uses 0.9 $\rm V_{CC}$ for a logic 1 and 0.1 $\rm V_{CC}$ for a logic 0. - 2. Interrupt request via Port 3 (P31–P33). - 3. SMR-D5 = 0 - 4. Reg. WDT - 5. 5.0V ±0.5 V - 6. For 29.49 MHz, it will be 30.53 ns. - 7. For 29.49 MHz, it will be 9 ns. ## AC ELECTRICAL CHARACTERISTICS (Continued) ## **Handshake Timing Diagrams** Figure 6. Input Handshake Timing Figure 7. Output Handshake Timing ## **Handshake Timing Table** | | | | V <sub>CC</sub> | T <sub>A</sub> = 0°C t | :o +55°C | | Data | |-------|--------------|-------------------------------|-----------------|------------------------|----------|-------|-----------| | No | Symbol | Parameter | See Note | Min | Max | Units | Direction | | 1 | TsDI(DAV) | Data In Setup Time | 5.0V | 0 | | ns | IN | | 2 | ThDI(RDY) | RDY to Data Hold Time | 5.0V | 0 | | ns | IN | | 3 | TwDAV | Data Available Width | 5.0V | 40 | | ns | IN | | 4 | TdDAVI(RDY) | DAV Fall to RDY Fall Delay | 5.0V | | 70 | ns | IN | | 5 | TdDAVId(RDY) | DAV Rise to RDY Rise<br>Delay | 5.0V | | 40 | ns | IN | | 6 | TdDO(DAV) | RDY Rise to DAV Fall Delay | 5.0V | 0 | | ns | IN | | 7 | TcLDAV0(RDY) | Data Out to DAV Fall Delay | 5.0V | ТрС | | ns | OUT | | 8 | TcLDAV0(RDY) | DAV Fall to RDY Fall Delay | 5.0V | 0 | | ns | OUT | | 9 | TdRDY0(DAV) | RDY Fall to DAV Rise Delay | 5.0V | | 70 | ns | OUT | | 10 | TwRDY | RDY Width | 5.0V | 40 | | ns | OUT | | 11 | TdRDY0d(DAV) | RDY Rise to DAV Fall Delay | 5.0V | | 40 | ns | OUT | | Note: | 5.0V ±0.5V | | | | | | | #### **PIN FUNCTIONS** **RESET** (input, active Low). This pin initializes the MCU. Reset is accomplished either through Power-On Reset (POR), Watch-Dog Timer (WDT) reset, Stop-Mode Recovery, or external reset. During POR and WDT Reset, the internally generated reset signal is driving the reset pin Low for the POR time. Any devices driving the reset line must be open-drain to avoid damage from a possible conflict during reset conditions. A RESET will reset both the Z8 and the DSP. For the Z8: After the POR time, RESET is a Schmitt-triggered input. To avoid asynchronous and noisy reset problems, the Z8 is equipped with a reset filter of four external clocks (4TpC). If the external reset signal is less than 4TpC in duration, no reset occurs. On the fifth clock after the RESET is detected, an internal RST signal is latched and held for an internal register count of 18 external clocks, or for the duration of the external reset, whichever is longer. Program execution begins at location 000CH (hexadecimal), 5–10 TpC cycles after RESET is released. The Z8 does not reset WDT, SMR, P2M, and P3M registers on a Stop-Mode Recovery operation. For the DSP: After POR, the DSP is in RUN mode. The Z8 controls the DSP commands to HALT, RUN or RESET. When the DSP is in HALT mode, it cannot be woke up with WDT or SMR. **XTAL1** Crystal 1 (time-based input). This pin connects a parallel-resonant crystal, ceramic resonator, LC, RC network, or an external single-phase clock to the on-chip oscillator input. **XTAL2** Crystal 2 (time-based output). This pin connects a parallel-resonant, crystal, ceramic resonant, or LC network to the on-chip oscillator output. **PWM** Pulse Width Modulator (Output). The PWM is a 10-bit resolution D/A converter. This output is a digital signal with CMOS output levels. **ANIN** (input). Analog input for the A/D converter. **ANV**<sub>DD</sub>. Analog power supply for the A/D converter. **VREF+** (input). Reference voltage (High) for the A/D converter. **V<sub>DD</sub>.** Digital power supply for the Z89140. GND. Digital ground for the Z89140. **Port 2** (P27–P20). Port 2 is an 8-bit, bidirectional, CMOS compatible I/O port. These eight I/O lines are configured under software control independently as inputs or outputs. Port 2 is always available for I/O operation. The input buffers are Schmitt-triggered. Bits programmed as outputs can be globally programmed as either push-pull or open-drain. Port 2 can be placed under handshake control. In this configuration, Port 3 lines P31 and P36 are used as the handshake controls lines DAV2 and RDY2. The handshake sig- nal assignment for Port 3 lines P31 and P36 is dictated by the direction (input or output) assigned to bit 7, Port 2 (Figure 8). The Auto Latch on Port 2 puts valid CMOS levels on all CMOS inputs which are not externally driven. Whether this level is 0 or 1, cannot be determined. A valid CMOS level, rather than a floating node, reduces excessive supply current flow in the input buffer. Figure 8. Port 2 Configuration #### **PIN FUNCTIONS** (Continued) **Port 3** (P37–P31). Port 3 is a 7-bit, CMOS compatible port with three fixed inputs (P33–P31) and four fixed outputs (P37–P34). It is configured under software control for input/output, counter/timers, interrupt, and port handshakes. Pins P31, P32, and P33 are standard CMOS inputs; outputs are push-pull. Two onboard comparators can process analog signals on P31 and P32 with reference to the voltage on P33. The analog function is enabled by programming bit 1 of the Port 3 Mode Register. Port 3, pin 3 is a falling edge interrupt input. P31 and P32 are programmable as rising, falling or both edge-triggered interrupts (IRQ register bits 6 and 7). P33 is the comparator reference voltage input. Access to counter/timer1 is made through P31 ( $T_{\rm IN}$ ) and P36 ( $T_{\rm OLIT}$ ). Handshake lines for ports 0, 1, and 2 are available on P31 through P36. Port 3 also provides the following control functions: handshake for Ports 0, 1, and 2 ( $\overline{DAV}$ and RDY); three external interrupt request signals (IRQ3–IRQ1); timer input and output signals ( $T_{IN}$ and $T_{OUT}$ ) (Figure 9). Comparator Inputs. Port 3, pins P31 and P32 all have a comparator front end. The comparator reference voltage, pin P33, is common to both comparators. In analog mode, P31 and P32 are the positive inputs to the comparators and P33 is the reference voltage supplied to both comparators. In digital mode, pin P33 can be used as a P33 register input or IRQ1 source. Table 3. Port 3 Pin Assignments | Pin | I/O | CTC1 | AN IN | Int. | P0 HS | P1 HS | P2 HS | EXT | |-----|-----|------|-------|------|-------|-------|-------|-----| | P31 | IN | TIN | AN1 | IRQ2 | | | D/R | | | P32 | IN | | AN2 | IRQ0 | D/R | | | | | P33 | IN | | REF | IRQ1 | | D/R | | | | P34 | OUT | | | | | R/D | | DM | | P35 | OUT | | | | R/D | | | | | P36 | OUT | TOUT | | | | | R/D | | | P37 | OUT | | | | | | | | #### Notes: HS = Handshake Signals D = DAV R = RDY Figure 9. Port 3 Configuration #### **PIN FUNCTIONS** (Continued) **Port 4** (P47–P40). Port 4 is an 8-bit, bidirectional, CMOS compatible I/O port (Figure 10). These eight I/O lines are configured under software control independently as inputs or outputs. Port 4 is always available for I/O operation. The input buffers are Schmitt-triggered. Bits programmed as outputs can be globally programmed as either push-pull or open-drain. Port 4 is a bit programmable general-purpose I/O port. The control registers for Port 4 are mapped into the expanded register file (Bank F) of the Z8. **Auto Latch.** The Auto Latch on Port 4 puts valid CMOS levels on all CMOS inputs which are not externally driven. Whether this level is 0 or 1 cannot be determined. A valid CMOS level, rather than a floating node, reduces excessive supply current flow in the input buffer. Figure 10. Port 4 Configuration **Port 5** (P53–P50). Port 5 is a 4-bit, bidirectional, CMOS compatible I/O port (Figure 11). These four I/O lines are configured under software control independently as inputs or outputs. Port 5 is always available for I/O operation. The input buffers are Schmitt-triggered. Bits programmed as outputs can be globally programmed as either push-pull or open-drain. Port 5 is a bit programmable general-purpose I/O port. The control registers for Port 5 are mapped into the expanded register file (Bank F) of the Z8. **Auto Latch.** The Auto Latch on Port 5 puts valid CMOS levels on all CMOS inputs which are not externally driven. Whether this level is 0 or 1 cannot be determined. A valid CMOS level, rather than a floating node, reduces excessive supply current flow in the input buffer. Figure 11. Port 5 Configuration #### **Z8® FUNCTIONAL DESCRIPTION** The Z8 core of the Z89140 incorporates special functions to enhance the Z8's application in a variety of voice-processing applications. **Reset.** The device is reset in one of the following conditions: - Power-On Reset - Watch-Dog Timer - Stop-Mode Recovery Source - External Reset **Program Memory.** The Z8 addresses up to 24 KB of internal program memory and 40 KB external memory (Figure 12). The first 12 bytes of program memory are reserved for the interrupt vectors. These locations contain six 16-bit vectors which correspond to the five user interrupts and one DSP interrupt. Byte 12 to byte 24575 consist of on-chip mask-programmed ROM. At addresses 24576 and greater the Z8 executes external program memory. In ROMless mode, the Z8 will execute external program memory beginning at byte 12 and continuing through byte 65535. Figure 12. Program Memory Register File. The standard Z8<sup>®</sup> register file consists of four I/O port registers, 236 general-purpose registers, and 15 control and status registers (R0–R3, R4–R239, and R241–R255, respectively). The instructions access registers directly or indirectly through an 8-bit address field. This field allows a short, 4-bit register address using the Register Pointer (Figure 13). In the 4-bit mode, the register file is divided into 16 working register groups, each occupying 16 continuous locations. The Register Pointer addresses the starting location of the active working register group (Figure 14). **Note:** Register Group E (Registers EF–E0) is only accessed through a working register and indirect addressing modes. **RAM Protect.** The upper portion of the Z8's RAM address spaces 80H to EFH (excluding the control registers) is protected from reading and writing. The RAM Protect bit option is mask-programmable and is selected by the customer when the ROM code is submitted. After the mask option is selected, the user activates the RAM Protect from the internal ROM code by loading a bit D6 in the IMR register to either a 0 (OFF) or a 1 (ON). A 1 in D6 indicates RAM Protect enabled. **Stack.** The Z8's external data memory or the internal register file is used for the stack. The 16-bit Stack Pointer (R255–R254) is used for the external stack which can reside only from 24576 to 65535 in ROM mode or 0 to 65535 in ROMless mode. An 8-bit Stack Pointer (R255) is used for the internal stack residing within the 236 general-pur- pose registers (R239–R4). SPH can be used as a general-purpose register when using internal stack only. **Expanded Register File.** The register file on the Z8 has been expanded to allow for additional system control registers and for mapping of additional peripheral devices along with I/O ports into the register address area. The Z8 register address space has been implemented as 16 banks of 16 register groups per bank (Figure 14). These register banks are known as the ERF (Expanded Register File). Bits 7–4 of register RP (Register Pointer) select the working register group. Bits 3–0 of register RP select the Expanded Register bank (Figure 15). The SMR register, WDT Register, control and data registers for Port 4 and Port 5, and the DSP control register are located in Bank F of the Expanded Register File. Bank B of the Expanded Register File consists of the Mailbox Interface through which the Z8 and the DSP communicate. The rest of the Expanded Register is not physically implemented and is open for future expansion. Figure 13. Register Pointer Register ## **Z8**® **FUNCTIONAL DESCRIPTION** (Continued) Figure 14. Register Pointer Figure 15. Expanded Register File Architecture ## **Z8® FUNCTIONAL DESCRIPTION** (Continued) **Interrupts.** The Z8 has six different interrupts from six different sources. The interrupts are maskable and prioritized (Figure 16). The six sources are divided as follows; three sources are claimed by Port 3 lines P33–P31, two by counter/timers, and one by the DSP (Table 4). The Interrupt Mask Register globally or individually enables or disables the six interrupt requests. Figure 16. Interrupt Block Diagram Table 4. Interrupt Types, Sources, and Vectors | Name | Source | <b>Vector Location</b> | Comments | |------|---------------------|------------------------|----------------------------------------------------------| | IRQ0 | DAV0, P32, AN2 | 0, 1 | External (P32), Programmable Rise or Fall Edge Triggered | | IRQ1 | DAV1, P33 | 2, 3 | External (P33), Fall Edge Triggered | | IRQ2 | DAV2, P31, TIN, AN2 | 4, 5 | External (P31), Programmable Rise or Fall Edge Triggered | | IRQ3 | IRQ3 | 6, 7 | Internal (DSP activated), Fall Edge Triggered | | IRQ4 | T0 | 8, 9 | Internal | | IRQ5 | TI | 10, 11 | Internal | When more than one interrupt is pending, priorities are resolved by a programmable priority encoder controlled by the Interrupt Priority Register. An interrupt machine cycle is activated when an interrupt request is granted. This request disables all subsequent interrupts, pushes the Program Counter and Status Flags to the stack, and then branches to the program memory vector location reserved for that interrupt. All Z8 interrupts are vectored through locations in the program memory. This memory location and the next byte contain the 16-bit address of the interrupt service routine for that particular interrupt request. To accommodate polled interrupt systems, interrupt inputs are masked and the Interrupt Request Register can be polled to determine which of the interrupt requests requires service. An interrupt resulting from AN1 is mapped into IRQ2, and an interrupt from AN2 is mapped into IRQ0. Interrupts IRQ2 and IRQ0 can be rising, falling or both edge triggered, and are programmable by the user. The software can poll to identify the state of the pin. Programming bits for the Interrupt Edge Select are located in the IRQ Register (R250), bits D7 and D6 . The configuration is shown in Table 5. Table 5. IRQ Register | IRQ | | Interrupt Edge | | | |-----|----|----------------|-----|--| | D7 | D6 | P31 | P32 | | | 0 | 0 | F | F | | | 0 | 1 | F | R | | | 1 | 0 | R | F | | | 1 | 1 | R/F | R/F | | #### Notes: F = Falling Edge R = Rising Edge **Clock.** The Z89140 on-chip oscillator has a high-gain, parallel-resonant amplifier for connection to a crystal, LC, ceramic resonator, or any suitable external clock source (XTAL1 = Input, XTAL2 = Output). The crystal should be AT cut, 20.48 MHz maximum, with a series resistance (RS) less than or equal to 100 Ohms. The system clock (SCLK) is one half the crystal frequency. The crystal is connected across XTAL1 and XTAL2 using capacitors from each pin to Ground (Figure 17). Figure 17. Oscillator Configuration **Counter/Timers.** There are two 8-bit programmable counter/timers (T1,T0), each driven by its own 6-bit programmable prescaler. The T1 prescaler is driven by internal or external clock sources. However, the T0 prescaler is driven by the internal clock only (Figure 18). The 6-bit prescalers can divide the input frequency of the clock source by any integer number from 1 to 64. Each prescaler drives its counter, which decrements the value (0 to 256) that has been loaded into the counter. When the counter reaches the end of the count, a timer interrupt request, IRQ4 (T0) or IRQ5 (T1), is generated. The counters can be programmed to start, stop, restart to continue, or restart from the initial value. The counters can also be programmed to stop after reaching zero (single pass mode) or to automatically reload the initial value and continue counting (modulo-n continuous mode). ## **Z8® FUNCTIONAL DESCRIPTION** (Continued) The counters, but not the prescalers, are read at any time without disturbing their value or count mode. The clock source for T1 is user-definable and is either the internal microprocessor clock divided by four, or an external signal in- put via Port 31. The Timer Mode register configures the external timer input (P31) as an external clock, a trigger input that can be retriggerable or non-retriggerable Figure 18. Counter/Timer Block Diagram **Port Configuration Register** (PCON). The PCON register configures the comparator output on Port 3. The PCON register (Figure 19) is located in the Expanded Register File at Bank F, location 00H. **Comparator Output Port 3** (D0). Bit 0 controls the comparator use in Port 3. A 1 in this location brings the comparator outputs to P34 and P35, and a 0 releases the Port to its standard I/O configuration. Figure 19. Port Configuration Register (PCON) **Port 4 and 5 Configuration Register** (P45CON). The P45CON register configures Port 4 and Port 5, individually, to open-drain or push-pull active. This register is located in the Expanded Register File at Bank F, location 06H (Figure 16). **Port 4 Open-Drain** (D0). Port 4 can be configured as an open-drain by resetting this bit (D0 = 0) or configured as push-pull active by setting this bit (D0 = 1). The default value is 1. **Port 5 Open-Drain** (D4). Port 5 can be configured as an open-drain by resetting this bit (D4 = 0) or configured as push-pull active by setting this bit (D4 = 1). The default value is 1. **Power-On Reset** (POR). A timer circuit clocked by a dedicated onboard RC oscillator is used for the Power-On Reset (POR) timer function. The POR time allows $V_{CC}$ and the oscillator circuit to stabilize before instruction execution begins. The POR timer circuit is a one-shot timer triggered by one of three conditions: - 1. Power fail to Power OK status: - 2. Stop-Mode Recovery (if D5 of SMR=1); - 3. WDT time-out. The POR time is a nominal 5 ms. Bit 5 of the STOP mode register determines whether the POR timer is bypassed after Stop-Mode Recovery (typical for external clock, RC/LC oscillators). **HALT.** HALT turns off the internal CPU clock, but not the XTAL oscillation. The counter/timers and external interrupts IRQ0, IRQ1, IRQ2, and IRQ3 remain active. The devices are recovered by interrupts, either externally or internally generated. **STOP.** This instruction turns off the internal clock and external crystal oscillation. It reduces the standby current to 20 $\mu$ A or less. The STOP mode is terminated by a reset only, either by WDT time-out, POR, SMR, or external reset. This causes the processor to restart the application program at address 000CH. In order to enter STOP (or HALT) mode, it is necessary to first flush the instruction pipeline to avoid suspending execution in mid-instruction. To perform this operation, the user must execute a NOP (opcode=FFH) immediately before the appropriate Sleep instruction, i.e., | FF | NOP | ; clear the pipeline | |----|------|----------------------| | 6F | STOP | ; enter Stop mode | | | | or | | FF | NOP | ; clear the pipeline | | 7F | HALT | ; enter Halt mode | ## **Z8® FUNCTIONAL DESCRIPTION** (Continued) **Stop-Mode Recovery Register** (SMR). This register selects the clock divide value and determines the mode of Stop-Mode Recovery (Figure 20). All bits are Write-Only except bit 7, which is Read-Only. Bit 7 is a flag bit that is hardware set on the condition of STOP recovery and reset by a power-on cycle. Bit 6 controls whether a low level or a high level is required from the recovery source. Bit 5 controls the reset delay after recovery. Bits 2, 3, and 4, or the SMR register, specify the source of the Stop-Mode Recovery signal. Bits 0 and 1 determine the time-out period of the WDT. The SMR is located in Bank F of the Expanded Register group at address 0BH. Figure 20. Stop-Mode Recovery Register (SMR) **SCLK/TCLK** divide-by-16 Select (D0). D0 of the SMR controls a divide-by-16 prescaler of SCLK/TCLK. The purpose of this control is to selectively reduce device power consumption during normal processor execution (SCLK control) and/or HALT mode (where TCLK sources counter/timers and interrupt logic). **Stop-Mode Recovery Source** (D4–D2). These three bits of the SMR specify the wake-up source of the STOP recovery (Figure 21 and Table 6). Figure 21. Stop-Mode Recovery Source Table 6. Stop-Mode Recovery Source | | SMR:432 | | Operation | |----|---------|----|------------------------------------| | D4 | D3 | D2 | Description of Action | | 0 | 0 | 0 | POR and/or external reset recovery | | 0 | 0 | 1 | No effect | | 0 | 1 | 0 | P31 transition | | 0 | 1 | 1 | P32 transition | | 1 | 0 | 0 | P33 transition | | 1 | 0 | 1 | HSEC | | 1 | 1 | 0 | Logical NOR of P20 through P23 | | 1 | 1 | 1 | Logical NOR of P20 through P27 | | | | | | **Stop-Mode Recovery Delay Select** (D5). When Low, this bit disables the 5 ms RESET delay after Stop-Mode Recovery. The default configuration of this bit is 1. If the "fast" wake up is selected, the Stop-Mode Recovery source is kept active for at least 5 TpC. **Stop-Mode Recovery Edge Select** (D6). A 1 in this bit position indicates that a high level on any one of the recovery sources wakes the Z89140 from STOP mode. A 0 indicates low level recovery. The default is 0 on POR (Table 6). **Cold or Warm Start** (D7). This bit is set by the device after entering STOP mode. It is active High, and is 0 (cold) on POR/WDT RESET. This bit is Read-Only. It is used to distinguish between a cold or warm start. **DSP Control Register** (DSPCON). The DSPCON register controls various aspects of the Z8 and the DSP. It can configure the internal system clock (SCLK) or the Z8, RESET, and HALT of the DSP, and control the interrupt interface between the Z8 and the DSP (Table 7). ## **Z8® FUNCTIONAL DESCRIPTION** (Continued) Table 7. DSP Control Register (F) OCH [Read/Write] | Field<br>DSPCON (F)0CH | Position | Attrib | Value | Label | |------------------------|----------|--------|-------|--------------| | Z8_SCLK | 76 | R/W | 00 | (OSC/8) | | | | | 01 | (OSC/4) | | | | | 1x | (OSC/2) | | DSP_Reset | 5 | R | | Return "0" | | | | W | 0 | No effect | | | | | 1 | Reset DSP | | DSP_Run | 4 | R/W | 0 | Halt_DSP | | | | | 1 | Run_DSP | | Reserved | 32 | W | | No effect | | | | R | | Return "0" | | | | | | No effect | | DSP_INT2 | 1- | R | | FB_DSP_INT2 | | | | W | 1 | Set DSP_INT2 | | | | | 0 | No effect | | Z8_IRQ3 | 0 | R | | FB_Z8_IRQ3 | | | | W | 1 | Clear IRQ3 | | | | | 0 | No effect | **Z8 IRQ3** (D0). When read, this bit indicates the status of the Z8 IRQ3. The Z8 IRQ3 is set by the DSP by writing to D9 of DSP External Register 4 (ICR). By writing a 1 to this bit, Z8 IRQ3 is Reset. **DSP INT2** (D1). This bit is linked to DSP INT2. Writing a 1 to this bit sets the DSP INT2. Reading this bit indicates the status of the DSP INT2. **DSP RUN** (D4). This bit defines the HALT mode of the DSP. If this bit is set to 0, then the DSP clock is turned off to minimize power consumption. After this bit is set to 1, then the DSP will continue code execution from where it was halted. After a hardware reset, this bit is reset to 1. **DSP RESET** (D5). Setting this bit to 1 will reset the DSP. If the DSP was in HALT mode, this bit is automatically preset to 1. Writing a 0 has no effect. **Z8 SCLK** (D7–D6). These bits define the SCLK frequency of the Z8. The oscillator can be divided by 8, 4, or 2. After a reset, both bits default to 00. Watch-Dog Timer Mode Register (WDTMR). The WDT is a retriggerable one-shot timer that resets the Z8 if it reaches its terminal count. The WDT is initially enabled by executing the WDT instruction and refreshed on subsequent executions of the WDT instruction. The WDT circuit is driven by an onboard RC oscillator or external oscillator from the XTAL1 pin. The POR clock source is selected with bit 4 of the WDT register (Figure 22). The WDTMR register is accessible only within 64 Z8 clock cycles after POR. Figure 22. Watch-Dog Timer Mode Register Half-Second Timer Status Register (HSEC). The half-second timer status register (Figure 23) is a free-running timer clocked by the external 32.768 kHz crystal. In normal operation mode, every half-second, the timer will time-out and set bit 0 (D0) of the HSEC register to 1. The user can reset this bit for real timing. In Stop mode, this timer can be used as a Stop-Mode Recovery source. Every half-second, the timer will recover the Stop mode and bit 0 of the HSEC register will be set to 1. Therefore, in Stop mode, the user can keep real time. Figure 23. Half-Second Timer Status Register ## **Z8® FUNCTIONAL DESCRIPTION** (Continued) **WDT Time Select** (D0, D1). These bits selects the WDT time period. The configuration is shown in Table 8. Table 8. WDT Time Select | D1 | D0 | Time-out of Internal RC OSC | Time-out of XTAL Clock | |----|----|-----------------------------|------------------------| | 0 | 0 | 5 ms min | 256 TpC | | 0 | 1 | 15 ms min | 512 TpC | | 1 | 0 | 25 ms min | 1024 TpC | | 1 | 1 | 100 ms min | 4096 TpC | #### Notes: TpC = XTAL clock cycle. Tolerance = $\pm 10\%$ **WDT During HALT** (D2). This bit determines whether or not the WDT is active during HALT mode. A 1 indicates active during HALT. The default is 1. **WDT During STOP** (D3). This bit determines whether or not the WDT is active during STOP mode. Since XTAL clock is stopped during STOP mode, the onboard RC must be selected as the clock source to the POR counter. A 1 indicates active during STOP. The default is 1. Clock Source for WDT (D4). This bit determines which oscillator source is used to clock the internal POR and WDT counter chain. If the bit is a 1, the internal RC oscillator is bypassed and the POR and WDT clock source is driven from the external pin, XTAL1. The default configuration of this bit is 0 which selects the RC oscillator. Figure 24. Resets and WDT #### **DSP REGISTERS DESCRIPTION** **General.** The DSP is a high-performance second generation CMOS Digital Signal Processor with a modified Harvard-type architecture with separate program and data ports. The design has been optimized for processing power and saving silicon space. **Registers.** The DSP has eight internal registers and seven external registers. The external registers are for the A/D and D/A converters, and the mailbox and interrupt interfacing between DSP to the Z8. External registers are accessed in one machine cycle, the same as internal registers. #### **DSP Registers** There are 15 internal and extended 16-bit registers which are defined in Table 9. Table 9. DSP Registers | Register | Attribute | Register Definition | |----------|------------|-----------------------------------------| | BUS | Read | Data-Bus | | X | Read/Write | X Multiplier Input, 16-Bit | | Y | Read/Write | Y Multiplier Input, 16-Bit | | A | Read/Write | Accumulator, 24-Bit | | SR | Read/Write | Status Register | | SP | Read/Write | Stack Pointer | | PC | Read/Write | Program Counter | | P | Read | Output of MAC, 24-Bit | | EXT0 | Read | Z8 ERF Bank B, Register 00–01 (from Z8) | | | Write | Z8 ERF Bank B, Register 08–09 (to Z8) | | EXT1 | Read | Z8 ERF Bank B, Register 02–03 (from Z8) | | | Write | Z8 ERF Bank B, Register 0A–0B (to Z8) | | EXT2 | Read | Z8 ERF Bank B, Register 04–05 (from Z8) | | | Write | Z8 ERF Bank B, Register 0C-0D (to Z8) | | EXT3 | Read | Z8 ERF Bank B, Register 06–07 (from Z8) | | | Write | Z8 ERF Bank B, Register 0E-0F (to Z8) | | EXT4 | Read/Write | DSP Interrupt Control Register | | EXT5 | Read | A/D Converter | | | Write | D/A Converter | | EXT6 | Read/Write | Analog Control Register | **EXT3–EXT0** (External Registers 3–0). These are the Mailbox Registers used by the DSP and Z8 to communicate. These four 16-bit registers correspond to the eight outgoing and eight incoming 8-bit registers in Bank B of the Z8's Expanded Register File. **EXT4** (DSP Interrupt Control Register (ICR)). This register controls the interrupts in the DSP as well as the interrupts in common between the DSP and the Z8. It is accessible by the DSP only, except for bit F and bit 9. **EXT5** (D/A and A/D Data Register). This register is used by both D/A and A/D converters. The D/A converter is loaded by writing to this register, while the A/D converter is addressed by reading from this register. The Register EXT5 is accessible only by the DSP. **EXT6** (Analog Control Register). This register controls the D/A and A/D converters. It is a read/write register accessible only by the DSP. #### **DSP Z8 Mail Box** To receive information from the DSP, the Z8 uses eight incoming registers which are mapped in the Z8 extended Register File (Bank B, 08 to 0F). The DSP treats these as four 16-bit registers that correspond to the eight incoming Z8 registers (Figure 25). #### **DSP REGISTERS DESCRIPTION** (Continued) The Z8 can supply the DSP with data through eight outgoing registers mapped into both the Z8 Expanded Register File (Bank B, Registers 00 to 07) and the external register interface of the DSP. These registers are Read/Write and can be used as general-purpose registers of the Z8. The DSP can only read information from these registers. Since the DSP uses a 16-bit data format and the Z8 an 8-bit data format, eight outgoing registers of the Z8 correspond to four DSP registers. The DSP can only read information from the outgoing registers. Both the outgoing registers and the incoming registers share the same DSP address (EXT3–EXT0). **Note:** The Z8 can read and write to ERF Bank B R00–R07, Registers 08–0F are Read-Only from the Z8. Figure 25. Z8-DSP Interface Table 10. Z8 Outgoing Registers (Read-Only from DSP) | Field | Position | Attrib | Value | Label | |--------------------|----------|--------|-------|-------------------| | Outgoing [0] (B)00 | 76543210 | R/W | %NN | (B)00/DSP_ext0_hi | | Outgoing [1] (B)01 | 76543210 | R/W | %NN | (B)01/DSP_ext0_lo | | Outgoing [2] (B)02 | 76543210 | R/W | %NN | (B)02/DSP_ext1_hi | | Outgoing [3] (B)03 | 76543210 | R/W | %NN | (B)03/DSP_ext1_lo | | Outgoing [4] (B)04 | 76543210 | R/W | %NN | (B)04/DSP_ext2_hi | | Outgoing [5] (B)05 | 76543210 | R/W | %NN | (B)05/DSP_ext2_lo | | Outgoing [6] (B)06 | 76543210 | R/W | %NN | (B)06/DSP_ext3_hi | | Outgoing [7] (B)07 | 76543210 | R/W | %NN | (B)07/DSP_ext3_lo | Table 11. Z8 Incoming Registers (Write-Only from DSP) | Field | Position | Attrib | Value | Label | |--------------------|----------|--------|-------|-------------| | Incoming [8] (B)08 | 76543210 | R | %NN | DSP_ext0_hi | | | | W | | No Effect | | Incoming [9] (B)09 | 76543210 | R | %NN | DSP_ext0_lo | | | | W | | No Effect | | Incoming [a] (B)0A | 76543210 | R | %NN | DSP_ext1_hi | | | | W | | No Effect | | Incoming [b] (B)0B | 76543210 | R | %NN | DSP_ext1_lo | | | | W | | No Effect | | Incoming [c] (B)0C | 76543210 | R | %NN | DSP_ext2_hi | | | | W | | No Effect | | Incoming [d] (B)0D | 76543210 | R | %NN | DSP_ext2_lo | | | | W | | No Effect | | Incoming [e] (B)0E | 76543210 | R | %NN | DSP_ext3_hi | | | | W | | No Effect | | Incoming [f] (B)0F | 76543210 | R | %NN | DSP_ext3_lo | | | | W | | No Effect | **Table 12. DSP Incoming Registers** | Field | Position | Attrib | Value | Label | |----------|------------------|--------|-------|--------------| | DSP_ext0 | fedcba9876543210 | R | %NNNN | (B)00, (B)01 | | Mail Box | | W | | (B)08, (B)09 | | DSP_ext1 | fedcba9876543210 | R | %NNNN | (B)02, (B)03 | | Mail Box | | W | | (B)0A, (B)0B | | DSP_ext2 | fedcba9876543210 | R | %NNNN | (B)04, (B)05 | | Mail Box | | W | | (B)0C, (B)0D | | DSP_ext3 | fedcba9876543210 | R | %NNNN | (B)06, (B)07 | | Mail Box | | W | | (B)0E, (B)0F | #### **DSP REGISTERS DESCRIPTION** (Continued) ## **DSP Interrupts** The DSP processor has three interrupt sources (INT2, INT1, INT0) (Figure 26). These sources have different priority levels (Figure 27). The highest priority, the next lower and the lowest priority level are assigned to INT2, INT1 and INTO, respectively (Figure 28). The DSP does not allow interrupt nesting (interrupting service routines that are currently being executed). When two interrupt requests occur simultaneously the DSP starts servicing the interrupt with the highest priority level. Figure 26. DSP Interrupts Figure 27. DSP Interrupt Priority Structure Figure 28. Interprocessor Interrupts Structure ### **DSP REGISTERS DESCRIPTION** (Continued) Table 13. EXT4 DSP Interrupt Control Register (ICR) Definition | Field | Position | Attrib | Value | Label | |--------------|----------|--------|----------|---------------| | DSP_IRQ2 | f | R | 1 | Set_IRQ2 | | | | | 0 | Reset_IRQ2 | | | f | W | | No effect | | DSP_IRQ1 | -e | R | 1 | Set_IRQ1 | | | | | 0 | Reset_IRQ1 | | | -e | W | | No effect | | DSP_IRQ0 | d | R | 1 | Set_IRQ0 | | | | | 0 | Reset_IRQ0 | | | d | W | | No effect | | DSP_MaskINT2 | c | R/W | 1 | Enable_INT2 | | | | | 0 | Disable_INT2 | | DSP_MaskINT1 | b | R/W | 1 | Enable_INT1 | | | | | 0 | Disable_INT1 | | DSP_MaskINT0 | a | R/W | 1 | Enable_INT0 | | | | | 0 | Disable_INT0 | | '8_IRQ3 | 9 | R | | Return "0" | | | 9 | W | 1 | Set_Z8_IRQ3 | | | | | 0 | Reset_Z8_IRQ3 | | SPintEnable | 8 | R/W | 1 | Enable | | | | | 0 | Disable | | DSP_IPR2 | 7 | R/W | Binary | IPR2 | | SP_IPR1 | 6 | R/W | Binary | IPR1 | | OSP_IPR0 | 5 | R/W | Binary | IPR0 | | Clear_IRQ2 | 4 | R | <u> </u> | Return "0" | | | 4 | W | 1 | Clear_IRQ2 | | | | | 0 | Has_no_effect | | Clear_IRQ1 | 3 | R | | Return "0" | | | 3 | W | 1 | Clear_IRQ1 | | | | | 0 | No effect | | Clear_IRQ0 | 2 | R | | Return "0" | | | 2 | W | 1 | Clear_IRQ0 | | | | | 0 | No effect | | Reserved | 10 | W | | No effect "0" | | | | R | | | **Interrupt Control Register** (ICR). The ICR is mapped into EXT4 of the DSP (Table 13). The bits are defined as follows: **DSP\_IRQ2** (Z8 Interrupt). This bit is read by both Z8 and DSP and is set only by writing to the Z8 expanded Register File (Bank F, ROC, bit 0). This bit asserts IRQ2 of the DSP and is cleared by writing to the Clear\_IRQ2 bit. **DSP\_IRQ1** (A/D Interrupt). This bit is read by the DSP only and is set when valid data is present at the A/D output reg- ister (conversion done). This bit asserts IRQ1 of the DSP and is cleared by writing to the Clear\_IRQ1bit. **DSP\_IRQ0** (D/A Interrupt). This bit is read by DSP only and is set by Timer3. This bit assists IRQ0 of the DSP and is cleared by writing to the Clear\_IRQ0 bit. **DSP\_MaskIntX.** These bits are accessed by the DSP only. Writing a 1 to these locations allows the INT to be serviced, while writing a 0 masks off the corresponding INT. **Z8\_IRQ3.** This bit can be read by both the Z8 and the DSP but can only be set by the DSP. Addressing this location accesses bit D3 of the Z8 IRQ register, hence, this bit is not implemented in the ICR. During the interrupt service routine executed on the Z8 side, the User must reset the Z8\_IRQ3 bit by writing a 1 to bit D0 of the DSPCON. The hardware of the Z89140 automatically resets Z8\_IRQ3 bit three instructions of the Z8 after 1 is written to its location in register bank 0F. This delay provides the timing synchronization between the Z8 and the DSP sides during interrupts. In summary, the interrupt service routine of the Z8 for IRQ3 should be finished by: LD ; RP,#%0F OR ; r12,#%01 POP ; RP IRET ; **DSP Enable\_INT.** Writing a 1 to this location enables global interrupts of the DSP while writing 0 disables them. A system Reset globally disables all interrupts. **DSP\_IPRX.** This three-bit group defines the Interrupt Selection logic as shown in Table 14. **Clear\_IRQX.** These bits are accessed by the DSP only. Writing a 1 to these locations resets the corresponding DSP\_IRQX bits to 0. Clear\_IRQX are virtual bits and are not implemented. **Table 14. DSP Interrupt Selection** | DSP_IPR[2-0]<br>2 1 0 | | A/D_INT is switched to | _ | |-----------------------|----------|------------------------|----------| | 0 0 0 | INT2 | INT1 | INT0 | | 0 0 1 | INT1 | INT2 | INT0 | | 0 1 0 | INT2 | INT0 | INT1 | | 011 | INT1 | INT0 | INT2 | | 100 | INT0 | INT2 | INT1 | | 1 0 1 | INT0 | INT1 | INT2 | | 110 | Reserved | Reserved | Reserved | | 111 | Reserved | Reserved | Reserved | Z89140 Caller ID DSP Chip # **DSP REGISTERS DESCRIPTION** (Continued) # **DSP Analog Data Registers** The D/A conversion is DSP driven by sending 10-bit data to the EXT5 of the DSP. The six remaining bits of EXT5 are not used (Figure 29). A/D supplies 8-bit data to the DSP through the register EXT5 of the DSP. From the 16 bits of EXT5, only bits 2 through 9 are used by the A/D (Figure 30). Bits 0 and 1 are padded with zeroes. Figure 29. EXT5 Register D/A Mode Definition Figure 30. EXT5 Register A/D Mode Definition # **Analog Control Register (ACR)** The Analog Control register is mapped to register EXT6 of the DSP (Table 15). This read/write register is accessible by the DSP only. The 16-bit field of EXT6 defines modes of both the A/D and the D/A. The High Byte configures the D/A while the Low Byte controls the A/D mode. Table 15. EXT6 Analog Control Register (ACR) | Field | Position | Attrib | Value | Label | 20.48 MHz | 29.49 MHz | |-----------------------|----------|--------|-------|--------------------------|-----------|-----------| | MPX_DSP_INT0 | f | R/W | 1 | P26 | | | | | | | 0 | Timer3 | | | | Reserved | -edcba | R | | Return "0" | | | | | | W | | No effect | | | | Reserved | 9 | R | | Return "1" | | | | | | W | | No effect | | | | D/A_SamplingRate | 8 | R/W | 0 | | 16 kHz | 8.04 kHz | | | | | 1 | | 10 kHz | 9.6 kHz | | DSP_port (DSP1, DSP0) | 76 | R/W | | User-defined DSP outputs | | | | Enable A/D | 5 | R/W | 1 | A/D Enabled | | | | | | | 0 | A/D Disabled | | _ | | ConversionDone | 4 | W | | No effect | | | | | | R | 1 | Done | | | | | | | 0 | Not Done | | | | StartConversion | 3 | R/W | 1 | Start | | | | | | | 0 | Wait Timer | | | | Reserved | 2 | R | | Return "0" | | | | | | W | | No effect | | | | 20/29 MHz Select | 1- | R/W | 1 | 29.49 MHz* | | | | | | | 0 | 20.48 MHz† | | | | A/D_SamplingRate | 0 | R/W | 1 | | 16 kHz | 16 kHz | | AvD_SamplingNate | O O | , | | | | | #### Notes: **DSP IRQ0.** This bit defines the source of the DSP IRQ0 interrupt. **D/A\_Sampling Rate.** This field defines the sampling rate of the D/A output. It changes the period to Timer3 interrupt and the maximum possible accuracy of the D/A Sampling Rate (Table 16). Table 16. D/A Data Accuracy | D/A_Sampling Rate | Sampling Rate | | | | |-------------------|---------------|-----------|--|--| | Bit 8 | 20.48 MHz | 29.49 MHz | | | | 0 | 16 kHz | 8.04 kHz | | | | 1 | 10 kHz | 9.6 kHz | | | <sup>\*</sup> Default value <sup>†</sup> Optional feature #### **DSP REGISTERS DESCRIPTION** (Continued) **DSP0.** DSP0 is a general-purpose output pin connected to Bit 6. This bit has no special significance and can be used to output data by writing to bit 6. **DSP1.** DSP1 is a general-purpose output pin connected to Bit 7. This bit has no special significance and can be used to output data by writing to bit 7. **Enable A/D.** Writing a 0 to this location disables the A/D converter, a 1 will enable it. A hardware reset forces this bit to 0. **Conversion Done.** This Read-Only flag indicates that the A/D conversion is complete. After reading EXT5 (A/D data), the Conversion Done flag is cleared. **Start A/D Conversion.** Writing a 1 to this location immediately starts one conversion cycle. If this bit is reset to 0 the input data is converted after successive Timer2 time-outs. A hardware reset forces this bit to 1. **A/D\_Sampling Rate.** This field defines the sampling rate of the A/D. It changes the period of Timer2 interrupt (Table 19). Table 17. A/D Sampling Rate | A/D_Sampling Rate<br>Bit 0 | Sampling Rate<br>20.48 MHz | 29.49 MHz | |----------------------------|----------------------------|-----------| | 1 | 16 kHz | 16 kHz | | 0 | 8 kHz | 9.6 kHz | Zilog Zaller ID DSP Chip #### **DSP TIMERS** Timer2 is a free running counter that divides the XTAL frequency (20.48 MHz) to support different sampling rates for the A/D converter. The sampling rate is defined by the Analog Control Register. After reaching the end of a count, the timer generates an interrupt request to the DSP. Analogous to Timer2, Timer3 generates the different sampling rates for the D/A converter. Timer3 also generates an interrupt request to the DSP after reaching its final count value (Figure 31). Figure 31. Timer2 and Timer3 #### **DSP TIMERS** (Continued) # **Pulse Width Modulator (PWM)** The PWM supports two different sampling rates (10 and 16 kHz), according to the settings of bit 8 of the ACR. The output of the PWM can be assigned to logic 1 only during the active region (which is 4/5 of the output signal period). The output will be at logic 0 for the rest of the time. An exception occurs in 10 kHz PWM, where the active region covers the whole output signal period (Figure 32). The active region is divided into 1024 time slots. In each of these time slots, the output can be set to logic 1 or logic 0. In order to increase the effective sampling rate, the PWM employs a special technique of distributing the "logic 1" period over the active region. The 10-bit PWM data is divided into two parts: the upper five bits (High\_Val) and the lower five bits (Low\_Val). The 1024 time slots in the active region are divided into 32 equal groups, with 32 time slots in each group. The first slot of each of the 32 groups represents Low\_Val, while High\_Val is represented by the remaining 31 time slots in each group. For example, a value of %13a is loaded into PWM data register EXT 5: $$High_Val = 01001B = 9$$ 26 out of 32 groups will then have their first slots set to logic 1. The remaining one slot in each group has nine time slots set to logic 1. For 10 kHz PWM, the effective output frequency is 10K x 32 = 320 kHz. Figure 33 illustrates the waveform by using a 6-bit PWM data (3-bit High\_Val and 3-bit Low\_Val). Figure 32. PWM Waveform (shaded area indicates the active region) Figure 33. PWM Waveform of the Active Region (for a 6-bit PWM data) # A/D CONVERTER (ADC) Analog to Digital Converter The A/D converter is an 8-bit half flash converter which uses two reference resistor ladders for its upper four bits (MSBs) and lower four bits (LSBs) conversion (Figure 34). Two reference voltage pins, VREF+ (High) and VREF- (Low), are provided for external reference voltage supplies. During the sampling period, the converter is auto-ze- roed before starting the conversion time depending on the external clock frequency and the selection of the A/D sampling rate (Figure 35). The sampling rates are 10 or 16 kHz (XTAL = 20.48 MHz) in order to provide oversampling. The rates are software controlled by the ACR (DSP External Register 6). Timer2 supports the ADC. The maximum conversion time is 2 $\mu$ s. Figure 34. A/D Converter Conversion begins by writing to the appropriate bit in the Analog Control Register (ACR). The start commands are implemented in such a way as to begin a conversion at any time. If a conversion is in progress and a new start command is received, then the conversion in progress is aborted and a new conversion initiated, allowing the programmed values to be changed without affecting a conversion in progress. The new values take effect only after a new start command is received. The ADC can be disabled (for low power) or enabled by an analog Control Register bit. Though the ADC functions for a smaller input voltage and voltage reference, the noise and offsets remain constant over the specified electrical range. The errors of the converter will increase and the conversion time can also take slightly longer due to smaller input signals. Figure 35. ADC Timing Diagram Figure 36 indicates the input circuit of the ADC. When conversion starts, the analog input voltage from the input is connected to the MSB and LSB flash converter inputs as shown in the Input Impedance CKT diagram. Shunting 31 parallel internal resistances of the analog switches and simultaneously charging 31 parallel 1 pF capacitors is equivalent to a 400 Ohms input impedance in parallel with a 31 pF capacitor. Other input stray capacitance adds about 10 pF to the input load. Input source resistances up to 2 kO-hms can be used under normal operating conditions without any degradation of the input settling time. For larger input source resistance, longer conversion cycle times can be required to compensate the input settling time problem. $V_{REF}$ is set using the $V_{REF}$ + pin. Figure 36. Input Impedance of ADC # **Z8® EXPANDED REGISTER FILE REGISTERS** #### **Expanded Register Bank B** Figure 37. Outgoing Register to DSP EXT0 (High Byte) (B) 00H [Read/Write] Figure 38. Outgoing Register to DSP EXT0 (Low Byte) (B) 01H [Read/Write] Figure 42. Outgoing Register to DSP EXT2 (Low Byte) (B) 05H [Read/Write] Figure 39. Outgoing Register to DSP EXT1 (High Byte) (B) 02H [Read/Write] Figure 43. Outgoing Register to DSP EXT3 (High Byte) (B) 06H [Read/Write] Figure 40. Outgoing Register to DSP EXT1 (Low Byte) (B) 03H [Read/Write] Figure 44. Outgoing Register to DSP EXT3 (Low Byte) (B) 07H [Read/Write] Figure 45. Incoming Register from DSP EXT0 (High Byte) (B) 08H [Read-Only] Figure 46. Incoming Register from DSP EXT0 (Low Byte) (B) 09H [Read-Only] Figure 50. Incoming Register from DSP EXT2 (Low Byte) (B) 0DH [Read-Only] Figure 47. Incoming Register from DSP EXT1 (High Byte) (B) 0AH [Read-Only] Figure 51. Incoming Register from DSP EXT3 (High Byte) (B) 0EH [Read-Only] Figure 48. Incoming Register from DSP EXT1 (Low Byte) (B) 0BH [Read-Only] Figure 52. Incoming Register from DSP EXT3 (Low Byte) (B) 0FH [Read-Only] # **Z8® EXPANDED REGISTER FILE REGISTERS** (Continued) #### **Expanded Register Bank F** Figure 53. Port Configuration Register (PCON) (F) 00H [Write-Only] Figure 54. Port 4 Data Register (F) 02H [Read/Write] Figure 55. Port 4 Mode Register (F) 03H [Write-Only] Figure 56. Port 5 Data Register (F) 04H [Read/Write] Figure 57. Port 5 Mode Register (F) 05H [Write-Only] Figure 58. Port 4 and 5 Configuration Register (F) 06H [Write-Only] Figure 59. Stop-Mode Recovery Register (SMR) (F) 0BH [Read/Write] # **Z8**® **EXPANDED REGISTER FILE REGISTERS** (Continued) Table 18. DSP Control Register (F) OCH [Read/Write] | Field<br>DSPCON (F) 0CH | Position | Attributes | Value | Label | |-------------------------|----------|------------|-------|--------------| | Z8_SCLK | 76 | R/W | 00 | OSC/8 | | | | | 01 | OSC/4 | | | | | 1x | OSC/2 | | DSP_Reset | 5 | R | | Return "0" | | | | W | 0 | No effect | | | | | 1 | Reset DSP | | DSP_Run | 4 | R/W | 0 | Halt_DSP | | | | | 1 | Run_DSP | | Reserved | 32 | | XX | | | | | | | Return "0" | | | | | | No effect | | ntFeedback | 1- | R | | FB_DSP_INT2 | | | | W | 1 | Set DSP_INT2 | | | | | 0 | No effect | | | 0 | R | | FB_Z8_IRQ3 | | | | W | 1 | Clear IRQ3 | | | | | 0 | No effect | Figure 60. Watch-Dog Timer Mode Register (F) 0FH [Read/Write] # **Z8® CONTROL REGISTERS** Figure 61. Reserved (F0H) Figure 62. Timer Mode Register (F1H: Read/Write) Figure 63. Counter/Timer 1 Register (F2H: Read/Write) Figure 64. Prescaler 1 Register (F3H: Write-Only) Figure 65. Counter/Timer 0 Register (F4H: Read/Write) Figure 66. Prescaler 0 Register (F5H: Write-Only) # **Z8® CONTROL REGISTERS** (Continued) \* Default Setting After Reset Figure 67. Port 2 Mode Register (F6H: Write-Only) Figure 68. Port 3 Mode Register (F7H: Write-Only) Figure 69. Port 0 Mode Register (F8H: Write-Only) Figure 70. Interrupt Priority Register (F9H: Write-Only) Figure 71. Interrupt Request Register (FAH: Read/Write) Figure 72. Interrupt Mask Register (FBH: Read/Write) Figure 73. Flag Register (FCH: Read/Write) Figure 74. Register Pointer (FDH: Read/Write) Figure 75. Stack Pointer High (FEH: Read/Write) Figure 76. Stack Pointer Low (FFH: Read/Write) #### **PACKAGE INFORMATION** Figure 77. 44-Pin PLCC Package Diagram Figure 78. 44-Pin QFP Package Diagram #### ORDERING INFORMATION | Z89140 | (20 MHz) | Z89140 (29 MHz) | | | |-------------|-------------|-----------------|-------------|--| | 44-Pin PLCC | 44-Pin QFP | 44-Pin PLCC | 44-Pin QFP | | | Z8914020VSC | Z8914020FSC | Z8914029VSC | Z8914029FSC | | For fast results, contact your local Zilog sales office for assistance in ordering the part(s) required. #### Codes #### **Packages** F = Quad Flatpack (QFP) V = PLCC #### **Temperature** $S = 0^{\circ}C$ to $+ 55^{\circ}C$ #### **Speeds** 20 = 20.48 MHz 29 = 29.49 MHz #### **Environmental** C = Plastic Standard © 1998 by Zilog, Inc. All rights reserved. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Zilog, Inc. The information in this document is subject to change without notice. Devices sold by Zilog, Inc. are covered by warranty and patent indemnification provisions appearing in Zilog, Inc. Terms and Conditions of Sale only. ZILOG, INC. MAKES NO WARRANTY, EXPRESS, STATUTORY, IMPLIED OR BY DESCRIPTION, REGARDING THE INFORMATION SET FORTH HEREIN OR REGARDING THE FREEDOM OF THE DESCRIBED DEVICES FROM INTELLECTUAL PROPERTY INFRINGEMENT. ZILOG, INC. MAKES NO WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PURPOSE. Zilog, Inc. shall not be responsible for any errors that may appear in this document. Zilog, Inc. makes no commitment to update or keep current the information contained in this document. Zilog's products are not authorized for use as critical components in life support devices or systems unless a specific written agreement pertaining to such intended use is executed between the customer and Zilog prior to use. Life support devices or systems are those which are intended for surgical implantation into the body, or which sustains life whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. Zilog, Inc. 210 East Hacienda Ave. Campbell, CA 95008-6600 Telephone (408) 370-8000 FAX 408 370-8056 Internet: http://www.zilog.com