# Z80S188 # GENERAL-PURPOSE INTEGRATED MICROPROCESSOR PRELIMINARY PRODUCT SPECIFICATION PS001500-ZMP0999 ©1999 by ZiLOG, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZiLOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZiLOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. Except with the express written approval of ZiLOG, use of information, devices, or technology as critical components of life support systems is not authorized. No licenses are conveyed, implicitly or otherwise, by this document under any intellectual property rights. ii Z80S188 PS001500-ZMP0999 # **PRELIMINARYTable of Contents** # **TABLE OF CONTENTS** | Table of Contents | 3 | |--------------------------------------------------------|-----| | LIST OF FIGURES | 5 | | LIST OF TABLES | 7 | | Overview | 1 | | FEATURES | 1 | | GENERAL DESCRIPTION | 1 | | Block Diagram | 3 | | PIN DESCRIPTIONS | 4 | | OPERATIONAL DESCRIPTION | 12 | | Processor Description | 12 | | SECURITY FEATURES AND ROM OPTIONS | 15 | | Interrupts | | | MEMORY (ROM AND RAM) | | | INPUT/OUTPUT | | | CLOCKING | | | Reset Conditions | | | Parallel I/O (PIOs) | | | DMA CHANNELS | | | WATCH-DOG TIMER | | | COUNTER/TIMER CHANNELS (CTCs) | | | PROGRAMMABLE RELOAD TIMERS (PRTS) | | | Serial I/O Channels (SIOs) | | | ASYNC SERIAL COMMUNICATIONS INTERFACES (ASCIS) | | | CLOCKED SERIAL INPUT/OUTPUT MODULE (CSI/O) | | | I/O Registers | 109 | | Registers Summary | | | Basic Device Registers | | | Interrupt Registers | 116 | | MMU REGISTERS | | | CHIP SELECT AND WAIT REGISTERS | 123 | | I/O PORT (PIO) REGISTERS | 128 | | DMA Registers | 132 | | WATCH-DOG TIMER REGISTERS | 143 | | COUNTER/TIMER (CTC) REGISTERS | 144 | | Programmable Reload Timer (PRT) Registers | | | Serial I/O (SIO) Registers | | | ASYNC SERIAL COMMUNICATIONS INTERFACE (ASCI) REGISTERS | | | CLOCKED SERIAL I/O (CSI/O) REGISTERS | 176 | | Instruction Set | 177 | | Classes of Instructions | | | Processor Flags | | | CONDITION CODES | | | Notation | | | ASSEMBLY LANGUAGE SYNTAX | 184 | | nstruction Summary | |-------------------------------------| | OP CODE MAP | | ELECTRICAL CHARACTERISTICS | | ABSOLUTE MAXIMUM RATINGS200 | | Standard Test Conditions | | DC Characteristics | | AC Characteristics | | CAPACITANCE | | Timing Diagrams215 | | Characteristic Curves | | System Design Considerations | | ERRATA | | APPLICATION NOTES/DEVELOPMENT TOOLS | | ZILOG DEBUG INTERFACE228 | | Ordering Information | | PART Number Description | | DISCLAIMER | | Precharacterization Product | | OCCUMENT INFORMATION | | Change Log | ELIMINARY LIST OF FIGURES # **LIST OF FIGURES** | FIGURE 1. | Functional Block Diagram | |------------|-----------------------------------------------------------| | FIGURE 2. | Z80S188 PIN DIAGRAM 5 | | FIGURE 3. | AN INTERRUPT ACKNOWLEDGE DAISY CHAIN 20 | | Figure 4. | INTO MODE O TIMING 23 | | FIGURE 5. | INTO MODE 1 TIMING 24 | | FIGURE 6. | INTO MODE 2 TIMING 26 | | Figure 7. | RETI Instruction with M1E=0 | | FIGURE 8. | 3-CLOCK REFRESH CYCLE | | FIGURE 9. | I/O CYCLE TIMING | | FIGURE 10. | FUNDAMENTAL MODE CRYSTAL CIRCUIT < 20 MHz 42 | | FIGURE 11. | THIRD-OVERTONE CRYSTAL > 20 MHz 42 | | FIGURE 12. | MODE 0 OUTPUT TIMING 47 | | FIGURE 13. | MODE 1 INPUT TIMING | | FIGURE 14. | MODE 2 BIDIRECTIONAL TIMING 48 | | FIGURE 15. | MODE 3 BIT CONTROL TIMING, BIT MODE READ 49 | | FIGURE 16. | PROCESSOR/DMA OPERATION WITH LEVEL-SENSE REQUEST 59 | | FIGURE 17. | PROCESSOR/DMA OPERATION WITH EDGE-SENSE REQUEST 59 | | FIGURE 18. | Residue Values vs. Last Characters of Frame (8 Bits/Char) | | FIGURE 19. | Residue Values vs. Last Characters of Frame (7 Bits/Char) | | Figure 20. | Residue Values vs. Last Characters of Frame (6 Bits/Char) | | Figure 21. | Residue Values vs. Last Characters of Frame (5 Bits/Char) | | FIGURE 22. | An Asynchronous Character | | | CSI/O OPERATION | | | TEST LOAD CIRCUIT 201 | | | Basic Timing | | FIGURE 26. | MEMORY READ TIMING (ONE WAIT STATE) | | | MEMORY WRITE TIMING (NO WAIT STATES) | | FIGURE 28. | I/O READ TIMING (AUTO WAIT STATE) | | FIGURE 29. | I/O WRITE TIMING (AUTO AND ONE WAIT STATE) 218 | | FIGURE 30. | Bus Exchange Timing | | FIGURE 31. | INTERRUPT TIMING | | FIGURE 32. | INTERRUPT ACKNOWLEDGE TIMING | | FIGURE 33. | Refresh Timing (2-clock cycle) | | | DMA REQUEST TIMING | | FIGURE 35. | DMA Termination Timing | | FIGURE 36. | HALT TIMING | 221 | |------------|---------------------------------------|-----| | FIGURE 37. | SLEEP TIMING | 222 | | FIGURE 38. | PRT TIMING | 222 | | FIGURE 39. | ASCI TIMING | 222 | | FIGURE 40. | CSI/O TIMING | 223 | | FIGURE 41. | WATCH-DOG TIMER TIMING | 223 | | FIGURE 42. | PIO MODE 0 (OUTPUT) TIMING | 223 | | FIGURE 43. | PIO MODE 1 (INPUT) TIMING | 224 | | FIGURE 44. | PIO Mode 2 (Bidirectional) Timing | 225 | | FIGURE 45. | PIO Mode 3 (Bit Control) Timing | 225 | | FIGURE 46. | CTC TIMING | 226 | | FIGURE 47. | SIO TIMING | 226 | | FIGURE 48. | CAPACITIVE LOAD CL VS. SWITCHING TIME | 227 | | FIGURE 49. | 7DI CONNECTOR ON TARGET BOARD | 227 | 6 Z80S188 PS001500-ZMP0999 LIST OF TABLES # **LIST OF TABLES** | TABLE 1. | PIN DESCRIPTIONS 6 | |-------------------|-------------------------------------------------------------| | TABLE 2. | INTERRUPT OFFSETS AND PRIORITIES | | TABLE 3. | SIZE/ENABLE VALUES FOR MEMCSO-1 35 | | TABLE 4. | MEMCSO-1 WAIT STATES | | TABLE 5. | REFRESH CYCLE CONTROL 37 | | TABLE 6. | A7-5 DECODING FOR IOCS PIN | | TABLE 7. | LOW POWER MODES 44 | | TABLE 8. | SAROB VALUE FOR A SOURCE IN I/O SPACE 60 | | TABLE 9. | DAROB VALUE FOR A DESTINATION IN I/O SPACE 61 | | TABLE 10. | IAR1B VALUE 61 | | TABLE 11. | DMAO Source Mode 62 | | TABLE 12. | DMAO DESTINATION MODE | | TABLE 13. | DMA1 OPERATING MODE 62 | | TABLE 14. | WRITE AND READ REGISTERS PER CHANNE L | | TABLE 15. | STATUS AFFECTS VECTOR CODES IN RR2 BITS 3-1 86 | | TABLE 16. | OLD BRG DIVISION FACTORS 97 | | TABLE <b>17</b> . | CSI/O CLOCK RATE SELECTION 107 | | TABLE 18. | Free-Running Counter (0018H)112 | | TABLE 19. | CLOCK MULTIPLIER REGISTER (001EH) CMR113 | | TABLE 20. | CPU CONTROL REGISTER (001FH) CCR114 | | TABLE 21. | REFRESH CONTROL REGISTER (0036H) RCR | | TABLE 22. | OPERATING MODE CONTROL REGISTER (003EH) OMCR115 | | TABLE 23. | I/O CONTROL REGISTER (003FH) IOCR | | TABLE 24. | On-Chip Memory Control Register (xxFC or 00FCH) OCMCR | | TABLE 25. | INTERRUPT VECTOR LOW REGISTER (0033H) IL | | TABLE 26. | INTERRUPT/TRAP CONTROL REGISTER (0034H) ITC118 | | TABLE 27. | INTERRUPT PRIORITY REGISTER (XXF4 OR OOF4H) INTPR119 | | | COMMON BASE REGISTER (0038H IN CLASSIC MODE) CBR | | TABLE 29. | | | TABLE 30. | | | TABLE 30. | (003AH IN CLASSIC MODE) CBAR | | TABLE 31. | COMMON BASE REGISTER LOW (0038H IN EXTENDED MODE) CBRL | | TABLE 32. | COMMON BASE REGISTER HIGH (0039H IN EXTENDED MODE) CBRH 122 | | TABLE 33. | BANK AREA REGISTER (003AH IN EXTENDED MODE) BAR | | | COMMON AREA REGISTER (003RH IN EXTENDED MODE) CAR 123 | | TABLE 35. | BANK BASE REGISTER LOW (003CH IN EXTENDED MODE) BBRL123 | |-----------|------------------------------------------------------------| | TABLE 36. | BANK BASE REGISTER HIGH (003DH IN EXTENDED MODE) BBRH124 | | TABLE 37. | MEMORY CHIP SELECT 0 LOW REGISTER (XXF6 OR 00FH6) MCSOL | | TABLE 38. | MEMORY CHIP SELECT O HIGH REGISTER (XXF7 OR 00F7H) MCSOH | | Table 39. | MEMORY CHIP SELECT 1 LOW REGISTER (XXF8 OR 00F8H) MCS1L126 | | Table 40. | MEMORY CHIP SELECT 1 HIGH REGISTER (XXF9 OR 00F9H) MCS1H | | TABLE 41. | I/O CHIP SELECT LOW REGISTER (XXFA OR OOFAH) IOCSL128 | | TABLE 42. | I/O CHIP SELECT HIGH REGISTER (XXFB OR OOFBH) IOCSH 128 | | TABLE 43. | PORT A DATA (XXDC OR OODCH) PAD129 | | TABLE 44. | PORT A CONTROL (XXDD OR OODDH) PAC | | TABLE 45. | PORT B DATA (XXDE OR OODEH) PBD | | TABLE 46. | PORT B CONTROL (XXDF OR 00DFH) PBC131 | | TABLE 47. | PORT C DATA (XXD4 OR 00D4H) PCD132 | | TABLE 48. | PORT C CONTROL (XXD5 OR 00D5H) PCC132 | | TABLE 49. | PORT D DATA (XXD6 OR 00D6H) PDD | | TABLE 50. | PORT D CONTROL (XXD7 OR 00D7H) PDC132 | | TABLE 51. | DMA0 Source Address Register Low (0020H) SAROL133 | | TABLE 52. | DMAO SOURCE ADDRESS REGISTER HIGH (0021H) SAROH 133 | | TABLE 53. | DMA0 Source Address Register B (0022H) SAR0B | | Table 54. | DMA0 Destination Address Register Low (0023H) DAROL134 | | Table 55. | DMA0 Destination Address Register high (0024H) DAROH | | TABLE 56. | DMAO DESTINATION ADDRESS REGISTER B (0025H) DAROB135 | | TABLE 57. | DMAO BYTE COUNT REGISTER LOW (0026H) BCROL136 | | TABLE 58. | DMAO BYTE COUNT REGISTER HIGH (0027H) BCROH136 | | TABLE 59. | DMA1 Memory Address Register Low (0028H) MAR1L136 | | TABLE 60. | DMA1 MEMORY ADDRESS REGISTER HIGH (0029H) MAR1H 137 | | TABLE 61. | DMA1 MEMORY ADDRESS REGISTER B (002AH) MAR1B 137 | | TABLE 62. | DMA1 I/O Address Register Low (002BH) IAR1L | | TABLE 63. | DMA1 I/O Address Register High (002CH) IAR1H138 | | TABLE 64. | DMA1 I/O Address Register B (002DH) IAR1B | | TABLE 65. | DMA1 BYTE COUNT REGISTER LOW (002EH) BCR1L140 | | TABLE 66. | DMA1 BYTE COUNT REGISTER HIGH (002FH) BCR1H140 | | TABLE 67. | DMA STATUS REGISTER (0030H) DSTAT141 | 8 Z80S188 PS001500-ZMP0999 | TABLE 68. | DMA Mode Register (0031H) DMODE142 | |-----------|------------------------------------------------------------------| | TABLE 69. | DMA/Wait Control Register (0032H) DCNTL | | TABLE 70. | WATCH-DOG TIMER MASTER REGISTER (XXFO OR 00F0H) WDTMR144 | | TABLE 71. | WATCH-DOG TIMER COMMAND REGISTER (XXF1 OR 00F1H) WDTCR | | TABLE 72. | CTC0 (xxD0 or 00D0H) CTC0145 | | TABLE 73. | CTC1 (xxD1 or 00D1H) CTC1147 | | TABLE 74. | CTC2 (xxD2 or 00D2H) CTC2147 | | TABLE 75. | CTC3 (xxD3 or 00D3H) CTC3147 | | TABLE 76. | PRTO TIMER DATA REGISTER LOW (000CH) TMDR0L148 | | TABLE 77. | PRTO TIMER DATA REGISTER HIGH (000DH) TMDROH148 | | TABLE 78. | PRTO RELOAD REGISTER LOW (000EH) RLDROL | | TABLE 79. | PRTO RELOAD REGISTER HIGH (000FH) RLDR0H149 | | TABLE 80. | TIMER CONTROL REGISTER (0010H) TCR149 | | TABLE 81. | TIMER PRESCALE REGISTER (0011H) TPR | | TABLE 82. | PRT1 TIMER DATA REGISTER LOW (0014H) TMDR1L | | TABLE 83. | PRT1 TIMER DATA REGISTER HIGH (0015H) TMDR1H151 | | TABLE 84. | PRT1 RELOAD REGISTER LOW (0016H) RLDR1L151 | | TABLE 85. | PRT1 RELOAD REGISTER HIGH (001H7) RLDR1H151 | | TABLE 86. | SIO A DATA (XXD8 OR 00D8H) SIOAD | | TABLE 87. | SIO A CONTROL (XXD9 OR 00D9H) SIOAC152 | | Table 88. | SIO WRO (WRITE TO XXD9, 00D9, XXDB, OR 00DBH w/WRO 2-0=000)153 | | Table 89. | SIO WR1 (WRITE TO XXD9, 00D9, XXDB, OR 00DBH WITH WR0 2-0=001) | | Table 90. | SIO WR3 (WRITE TO XXD9, 00D9, XXDB, OR 00DBH WITH WR0 2-0=011) | | Table 91. | SIO WR4 (WRITE TO XXD9, 00D9, XXDB, OR 00DBH WITH WR0 2-0 = 100) | | Table 92. | SIO WR5 (WRITE TO XXD9, 00D9, XXDB, OR 00DBH WITH WR0 2-0 = 101) | | Table 93. | SIO WR6 (WRITE TO XXD9, 00D9, XXDB, OR 00DBH WITH WR0 2-0 = 110) | | Table 94. | SIO WR7 (WRITE TO XXD9, 00D9, XXDB, OR 00DBH WITH WR0 2-0 = 111) | | Table 95. | SIO RR0 (READ F/XXD9, 00D9, XXDB, OR 00DBH WITH WR0 2-0=000) | | TABLE 96. | SIO RR1 (READ F/XXD9, 00D9, XXDB, OR 00DBH WITH WR0 2-0=001) 161 | | TABLE 97. | SIO B DATA (XXDA OR OODAH) SIOBD | | TABLE 98. | SIO B CONTROL (XXDB OR OODBH) SIOBC163 | PS001500-ZMP0999 Z80S188 9 | TABLE 99. | SIO B WR2 (WRITE TO XXDB or 00DBH WITH WR0 2-0 = 010) | |------------|--------------------------------------------------------| | TABLE 100. | SIO B RR2 (READ FROM XXDB OR 00DBH WITH WR0 2-0 = 010) | | TARIE 101 | ASCIO CONTROL REGISTER A (0000H) CNTLAO | | | ASCI1 CONTROL REGISTER A (0001H) CNTLA1 | | | ASCIO CONTROL REGISTER B (0002H) CNTLBO | | | ASCI1 CONTROL REGISTER B (0003H) CNTLB1 | | | ASCIO STATUS REGISTER (0004H) STATO | | | ASCI1 STATUS REGISTER (0005H) STAT1 | | | ASCIO TX DATA REGISTER (0006H) TDRO | | | ASCI1 Tx Data Register (0007H) TDR1 | | | ASCIO RX DATA REGISTER (0008H) RDR0 | | | ASCI1 Rx Data Register (0009H) RDR1 | | | ASCIO EXTENSION CONTROL REGISTER (0012H) ASEXTO171 | | | ASCI1 EXTENSION CONTROL REGISTER (0012H) ASEXT1171 | | | ASCIO TIME CONSTANT LOW (001AH) ASTCOL | | | ASCIO TIME CONSTANT LOW (001AH) ASTCOL | | | ASCI1 TIME CONSTANT LINGH (001BH) ASTCOTT | | | ASCIO TIME CONSTANT LOW (001CH) ASTCIE | | | CSI/O CONTROL REGISTER (000AH) CNTR | | | CSI/O DATA REGISTER (000BH) TRDR | | | LOAD INSTRUCTIONS | | | ARITHMETIC INSTRUCTIONS | | | LOGICAL INSTRUCTIONS | | | Exchange Instructions | | | PROGRAM CONTROL INSTRUCTIONS | | | BIT MANIPULATION INSTRUCTIONS | | | BLOCK TRANSFER INSTRUCTIONS | | | ROTATE AND SHIFT INSTRUCTIONS | | | INPUT/OUTPUT INSTRUCTIONS | | | PROCESSOR CONTROL INSTRUCTIONS | | | FLAG REGISTER | | | FLAG SETTINGS DEFINITIONS | | | CONDITION CODES | | | SYMBOLS | | | Instruction Summary | | | OP CODE MAP (1ST OPCODE) | | | OP CODE MAP (2ND OPCODE AFTER OCBH) | | | OP CODE MAP (2ND OP CODE AFTER ODDH) | | | | PRELIMINARY LIST OF TABLES | TABLE ' | 137. OP CODE MAP (2ND OP CODE AFTER OEDH) | 96 | |---------|----------------------------------------------------------------------|----| | TABLE | 138. OP CODE MAP (2ND OP CODE AFTER OFDH) | 97 | | TABLE | 139. Op Code Map (4th Byte, after ODDH, OCBH, and D) $\dots \dots$ 1 | 98 | | TABLE | 140. Op Code Map (4th Byte, after OFDH, OCBH, and D) $\dots \dots 1$ | 99 | | TABLE | 141. Absolute Maximum Ratings2 | 00 | | TABLE | 142. DC CHARACTERISTICS, TA = 0°C to +70°C2 | 01 | | TABLE | 143. DC CHARACTERISTICS, TA = -40°C to +85°C2 | 02 | | TABLE | 144. AC CHARACTERISTICS, TA = 0°C TO +70°C,<br>CL = 100 pF | 03 | | TABLE ' | 145. AC CHARACTERISTICS, TA = -40°C to +85°C, | | | | CI = 100 pF | റദ | PS001500-ZMP0999 Z80S188 11 #### **OVERVIEW** #### **FEATURES** - Code-compatible with Z80 and Z8x180 - Two multiprotocol Serial I/O channels (Z80-SIO) - Four 8-bit parallel ports with handshake logic (2 Z80-PIO) - Four Counter/Timer channels (Z80-CTC) - Two 16-bit Programmable Reload Timers (PRTs) - 4-KB ROM with security protection - 1-KB RAM with security protection - Enhanced Memory Management Unit (MMU) addresses up to 8 MB - Two Direct Memory Access channels (DMAs) - Two Enhanced UART channels (ASCIs) - Clocked Serial I/O interface (CSI/O) - Watch-Dog Timer (WDT) - Chip select and wait state generators - Three interrupt request inputs - 32-Bit CRC on SIO channels - ZiLOG Debug Interface (ZDI) - DC to 33-MHz operating frequency @ 5.0V - DC to 20-MHz operating frequency @ 3.3V - Clock divide by 2, 1X, or 2X - Fully static CMOS design with low-power standby modes - 160-Pin QFP package #### **GENERAL DESCRIPTION** The Z80S188 is a general-purpose integrated microprocessor. It includes the Z8S180 processor, four 8-bit I/O ports, two multiprotocol serial channels, four Counter Timer channels, an enhanced MMU that addresses up to 8 MB of memory, two DMA channels, a Watch-Dog Timer, two enhanced UARTs, two Programmable Reload Timers, a CSI/O channel, 4 KB of on-chip RAM, and 1 KB of on-chip ROM. It is packaged in a 160-pin QFP. **32 Bits of General-Purpose I/O.** These four 8-bit ports, designated A through D, are functionally identical to two Z80 PIO devices. Several programmable modes of operation are featured, including input and output handshaking, or data direction, and interrupt control at the bit/pin level. **Two Multiprotocol Serial Channels.** These channels are functionally identical to a Z80 SIO, and support Asynchronous, isochronous, Classic Synchronous, and HDLC/SDLC protocols. **Four Counter/Timer Circuits.** These CTCs are functionally identical to a Z80 CTC device. Each channel provides counter or timer functionality, an 8-bit down-counter with /16 or /256 timer-prescaler, a clock or trigger input, a 0 count/timeout output, and interrupt capability. **Two 16-Bit Timers.** These timers are 16-bit down-counters with auto-reload and interrupt capability. One channel has waveform generation capability. **Memory Management Unit (MMU).** This module has been enhanced from the MMU found on other 8X18X processors. The MMU now translates addresses from the 64-KB logical memory address space used by software, to an 8 megabyte physical memory address space, with a granularity of 1KB. **Two DMA Channels.** These channels operate in an 8-Mbyte linear memory address space and a 64-KB I/O space, and can transfer blocks up to 64 KB long. These channels can be used with external memory, and external or on-chip peripherals. **Two Asynchronous Serial Channel Interfaces.** These ASCIs feature baud rate generators, modem control, and status. **CSI/O.** Clocked serial I/O can be used for serial interfacing to memory, peripherals, and other processors. Chip Select and Wait logic. This feature contains two memory chip select signals and one I/O chip select signal for external memory and I/O. A programmed number of wait states can be inserted for each of these three programmable address ranges. **Watch-Dog Timer.** The WDT helps detect code runaway and helps minimize the negative effects thereof. A range of timeout values is available. The WDTOUT pin is driven Low if the Watch-Dog Timer counts down to 0 and can be connected to RESET or NMI, or used in some other way. **4-KB of On-Chip ROM.** Optional mask-programmed security features allow restricted access via nine entry points in low memory, and no access or visibility from the external bus. **1-KB of On-chip RAM.** Optional mask-programmed security feature restricts access to instructions in on-chip ROM. **ZiLOG Debug Interface.** The ZDI module allows in-system debugging using the ZiLOG Developer Studio (ZDS) running on a PC, and requires a 6-pin header on the application board and a low-cost interface module. #### **BLOCK DIAGRAM** FIGURE 1. FUNCTIONAL BLOCK DIAGRAM # **PIN DESCRIPTIONS** FIGURE 2. Z80S188 PIN DIAGRAM TABLE 1. PIN DESCRIPTIONS | Symbol | Pin # | Function | Туре | Description | |---------------------------|-------------------------------|------------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A22-0 | 1-4,<br>6-15,<br>17-24,<br>26 | Address Bus | Bidirec-<br>tional,<br>3 state | These lines select a location in memory or I/O space to be read or written. The Z80S188 does not drive these lines when RESET or BUSACK is Low. | | ARDY, BRDY,<br>CRDY, DRDY | 67, 99,<br>110, 121 | Port A-D<br>Ready | Outputs | These pins provide Handshake signals to external device(s). Signaling on these lines depends on the operating mode of each port. | | ASTB, BSTB,<br>CSTB, DSTB | 68, 100,<br>111, 122 | | Inputs | These pins provide Handshake signals from external device(s). Signaling on these lines depends on the operating mode of each port. | | BUSACK | 48 | Bus Acknowl-<br>edge | Output,<br>active Low | In response to a Low on BUSREQ, the Z80S188 completes its current bus cycle, releases the address, data, and control signals to high-impedance state, and drives this line Low. This state persists until after the external master drives or releases BUSREQ to High. | | BUSREQ | 47 | Bus Request | Input, active<br>Low | An external bus master can drive this line Low to make the Z80S188 release the bus. Pull up this signal if it is not used, either with a resistor or by direct connection to $V_{\text{DD}}$ . | | CKA0-1 | 147, 151 | ASCI Clocks | Input/<br>outputs | These pins carry clocking to each of the ASCIs, or output clocking from the ASCIs. | | CKS | 154 | CSI/O Clock | Input/output | This pin carries clocking to the CSI/O, or outputs clocking from the CSI/O. | | CLK/TRG0-3 | 137-149 | CTC Clock/<br>Triggers | Inputs | When the CTC channel associated with each of these pins is active in Counter mode, an active edge on the pin decrements the channel's downcounter. When the channel is active in Triggered Timer mode, an active edge starts the timer. In either mode, software selects whether rising or falling edges are active. | | CRDY, CSTB | (Described | l in ARDY, AST | B entries abo | ove) | | CTS0-1 | 146, 150 | ASCI Clears<br>to Send | Inputs,<br>active Low | These pins transmit control signals for the ASCIs. Optionally, they auto-enable the ASCI Transmitters, and can be read by software. | | CTSA-B | 87, 90 | SIO Clears to<br>Send | Inputs,<br>active Low | These pins transmit control signals for the SIO channels. Optionally, they auto-enable the Transmitters, and can be read by software. | | D7-0 | 27-34 | Data Bus | Bidirec-<br>tional,<br>3 state | These lines transfer information to and from I/O and memory devices. The Z80S188 drives these lines only during Write cycles. | TABLE 1. PIN DESCRIPTIONS (CONTINUED) | Symbol | Pin # | Function | Туре | Description | |------------|------------|---------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DCD0 | 143 | ASCI Data<br>Carrier Detect | | This pin is a receive control signal for ASCIO. Optionally, this pin auto-enables the Receiver, and can be read by software. | | DCDA-B | 88-89 | SIO Data<br>Carrier<br>Detects | Inputs,<br>active Low | These pins provide receive control signals for<br>the SIO channels. Optionally, these signals<br>auto-enable the Receivers, and can be read by<br>software. | | DRDY, DSTB | (Described | l in ARDY, AST | B entries abo | ve) | | DREQ0-1 | 158, 159 | DMA<br>Requests | Inputs | This pin is used by external peripheral(s) to request transfers from the DMA channels. These inputs can be programmed as either level- or edge- sensitive. | | DTRA-B | 84, 92 | SIO Data<br>Terminal<br>Ready | Outputs | General purpose outputs controlled by register bits in the SIOs. | | EV/ROMCS | 60 | Emulation<br>mode/ ROM<br>Chip Select | Input/output | The Z80S188 samples this pin at the rising edges of RESET. If the pin is Low, the device 3-states all its outputs so that an external emulator can control the board on which it resides. In this state, no on-chip resources can be accessed or used. If the pin is High at the rising edge of RESET, and it has not been mask-programmed to enable its on-chip ROM, it enables a 3-state driver. This action drives this pin Low whenever the address is in the range occupied by on-chip ROM in masked parts. | | EXTAL | 58 | Oscillator or<br>Clock In | Input | This pin can be connected to a crystal or to an external clock. If a crystal is used, this signal is not a logic level. | | HALT | 42 | Halt Indica-<br>tion | Output | This pin becomes Low when the CPU executes either a HALT or SLEEP instruction. An external signal (RESET or an interrupt request) makes the processor active again. | | IEI | 54 | Interrupt<br>Enable In | Input | If external Z80 peripherals are connected to the Z80S188, and they have higher interrupt priority than the on-chip CTCs, PIOs, and SIO channels, this pin connects to the IEO output of the lowest-priority such device. Otherwise, this pin connects to $V_{\rm DD}$ . | | IEO | 53 | Interrupt<br>Enable Out | Output | If external Z80 peripherals are connected to<br>the Z80S188, and they have lower interrupt<br>priority than the on-chip CTCs, PIOs, and SIO<br>channels, this pin connects to the IEI input of<br>the highest-priority such device. | TABLE 1. PIN DESCRIPTIONS (CONTINUED) | Symbol | Pin # | Function | Туре | Description | |----------|-------|---------------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ĪNTO | 49 | Interrupt<br>Request 0 | Input/<br>output,<br>active Low | This signal can be driven Low in an open-drain fashion by external I/O devices. The Z80S188 drives this pin Low in an open-drain fashion, whenever any of the on-chip PIO ports, CTC channels, or SIO channels request an interrupt. The processor executes this request at the end of the current instruction cycle as long as it is enabled, and the NMI and BUSREQ signals are inactive. | | ĪNT1-2 | 50-51 | Interrupt<br>Requests 1-2 | Inputs,<br>Active Low<br>or Edge-<br>Triggered | These signals are generated by external devices. The processor executes a request on one of these lines at the end of the current instruction cycle, while the NMI, BUSREQ, and INTO signals are inactive. The processor acknowledges one of these requests with an internal cycle, in which a fixed vector corresponding to one of the pins is used to select an interrupt service routine. These pins may be programmed for active Low level, rising- or falling-edge interrupts. The state of the external INT1 and INT2 pins can be read in the Interrupt Edge Register. | | IOCS | 66 | I/O Chip<br>Select | Output,<br>Active Low | The Z80S188 drives this output Low when software accesses an I/O address in a programmable range. | | ĪORQ | 40 | I/O Request | Output,<br>Active Low,<br>3-State | With RD or WR Low, a Low on IORQ indicates that the processor is accessing a location in I/O space. With M1 Low, a Low on IORQ indicates an interrupt acknowledge cycle. The Z80S188 does not drive this line during reset, nor during bus acknowledge cycles. | | M1 | 41 | Machine<br>cycle 1 | Output,<br>Active Low | MREQ and M1 both Low indicate that the current cycle is the Op Code Fetch cycle of an instruction execution. IORQ and M1 both Low indicate an interrupt acknowledge cycle. | | MEMCS0-1 | 63-64 | Memory Chip<br>Selects | Outputs,<br>Active Low | A Low on one of these lines indicates that the current bus cycle is in memory space, and the physical address from the MMU is in the range programmed for the line. | | MREQ | 39 | Memory<br>Request | Output,<br>Active Low | A Low on this line indicates that the current bus cycle is in memory space. | TABLE 1. PIN DESCRIPTIONS (CONTINUED) | Symbol | Pin # | Function | Туре | Description | |----------------------------------|-----------------------------------------------------------------------------------------|-------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NMI | 52 | Non-<br>Maskable<br>Interrupt | Input,<br>Falling-Edge<br>Active | NMI has a higher priority than INTO and is always recognized at the end of an instruction, regardless of the state of the interrupt enable flip-flops. This signal forces processor execution to location 0066H. This input includes a Schmitt trigger to allow RC rise times. | | PA7-0,<br>PB7-0,<br>PC7-0, PD7-0 | 69-74,<br>76-77,<br>101-104,<br>106-109,<br>112-114,<br>116-120,<br>123-124,<br>125-131 | Parallel Ports | Input/<br>Outputs | Each of these four ports can be independently programmed for 8-bit parallel input, output, or bidirectional operation with optional external strobes, or for any mixture of input and output pins. | | PHI | 59 | System Clock | Output | This output is the processor's master clock, and is provided for use by external logic. The frequency of this clock may be equal to, half of, or twice the crystal or input clock frequency, depending on internal register bits. | | RD | 37 | Read Strobe | Output,<br>Active Low,<br>3-State | RD Low indicates that the processor is reading data from a memory or I/O location. The Z80S188 does not drive this line while RESET or BUSACK is Low. | | RESET | 46 | Master Reset | Input/<br>Output,<br>Active Low | This signal initializes the Z80S188 and other devices in the system. This input is held Low until the clock is stable, and must be Low for a minimum of three system clock cycles. RESET can be programmed as an output, to allow the Z80S188 to reset external devices. Power On Reset causes a global reset by forcing RESET Low. As an input, this pin has a Schmitt trigger receiver, to enable RC rise times. | | RFSH | 44 | Refresh | Output,<br>Active Low,<br>3-state | RFSH Low indicates that the processor is performing a refresh cycle for dynamic memory. The Z80S188 does not drive this line while RESET or BUSACK is Low. | | RTS0 | 144 | ASCIO<br>Request to<br>Send | Output | This pin is a general-purpose output controlled by a bit in ASCIO's CNTLA register. | | RTSA-B | 86, 91 | SIO Requests<br>to Send | Outputs | These pins are general-purpose outputs controlled by a bit in each SIO channel's write register 5. In Asynchronous mode, a Low-to-High transition is delayed until the transmitter has sent all of its data. | TABLE 1. PIN DESCRIPTIONS (CONTINUED) | Symbol | Pin # | Function | Type | Description | | | |---------|----------|----------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | RXA0-1 | 142, 149 | ASCI Receive<br>Data | Inputs | ASCIs assemble serial receive data from these pins. | | | | RXCA-B | 81, 95 | SIO Receive<br>Clocks | Inputs | The SIOs sample receive data on rising edges of these clocks. In ASYNC mode, software programs each SIO to divide its clocks by 1, 16, 32, or 64. | | | | RXDA-B | 80, 96 | SIO Receive<br>Data | Inputs | SIOs assemble serial receive data from these pins. | | | | RXS | 153 | CSI/O<br>Receive Data | Input | CSI/O assembles serial receive data from this pin. | | | | ST | 43 | Status | Output | With HALT and M1, this pin indicates the current processor status: ST HALT M1 Status L L H HALT mode L L H DMA operation during HALT mode L H E First Op Code fetch L H DMA operation, or 1st Op Code fetch with M1E=0 H L L Does not occur H L H Sleep or System Stop H H L 2nd/3rd Op Code fetch H H H None of the above, or 2nd/3rd Op Code fetch w/M1E=0 | | | | SYNCA-B | 79, 97 | Synchroniza-<br>tion | Input/<br>Outputs | The function of these pins varies according to the operating mode of each SIO: Async: GP input, readable in RRO. External Sync: Low-active Sync detect input, delayed by 2 RxC rising edges Other Sync: Low-active Sync detect output | | | | TENDO-1 | 156-157 | DMA<br>Transfer End<br>0-1 | Outputs,<br>Active Low | These outputs become Low during the last Write cycle of each DMA buffer. External circuits can use this signal to determine when each buffer has been completed. | | | | TOUT | 160 | Timer Output | Output | Software can program PRT1 to toggle this pin, or force it High or Low, when it has decremented its counter to 0. The reload feature can then be used to generate arbitrary waveforms. The minimum pulse width is determined by the processor's response time. | | | | TXA0-1 | 141, 148 | ASCI<br>Transmit<br>Data | Outputs | ASCIs output serial transmit data on these pins. | | | TABLE 1. PIN DESCRIPTIONS (CONTINUED) | Symbol | Pin # | Function | Type | Description | | |-----------------|------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | TXCA-B | 82, 94 | SIO Transmit<br>Clocks | Inputs | SIOs change transmit data on falling edges of<br>these pins. In ASYNC mode, software can<br>program an SIO to divide its clocks by 1, 16,<br>32, or 64. | | | TXDA-B | 83, 93 | SIO Transmit<br>Data | Outputs | SIOs output serial transmit data on these pins. | | | TXS | 152 | CSI/O Trans- Output<br>mit Data | | The CSI/O outputs serial transmit data on thi pin. | | | $V_{DD}$ | 5, 25, 45,<br>65,<br>85,105,<br>125, 145 | Power Supply | | These pins carry power to the device. They must be tied to the same voltage externally. | | | V <sub>SS</sub> | 15, 35,<br>55, 75,<br>115, 135,<br>155 | · · · · · · · · · · · · · · · · · · · | | These pins are the voltage reference for the device, and must be tied to the same voltage externally. | | | W/RDYA-B | 78, 98 | SIO Wait/<br>Ready | , | | | | WAIT | 36 | Wait | Input The Z80S188 samples this input do bus cycle with an external memory eral. If this line is Low, it extends the one PHI clock, until it samples this after which it concludes the cycle. | | | | WDTOUT | 56 | Watch-Dog<br>Timer Output | Open-drain<br>Output,<br>Active Low | The Watch-Dog Timer drives this pin Low if it is enabled and software has failed to reload its counter, so that it has counted down to 0. This pin can be connected to RESET or NMI, or used in some other way. | | | WR | 38 | Write Strobe | Output,<br>Active Low,<br>3-State | WR Low indicates that the processor is<br>y, writing data to a location in memory or I/O<br>space. The Z80S188 does not drive this lin<br>while RESET or BUSACK is Low. | | | XTAL | 57 | Crystal | Input/<br>Output | This pin provides the crystal oscillator connection. Leave this pin open if an extern clock is used instead of a crystal. This pin does not carry a logic level. (See "DC Chara teristics" on page 199.) | | | ZC/T00-3 | 132-134,<br>136 | CTC 0 Count/<br>Timeout | Outputs,<br>Active High | Each CTC channel drives its ZC/TO pin High for 1.5 PHI clocks, when it has decremented its counter to 0. | | | ZCL | 91 | ZDI Clock | Input | This pin is the clock for the ZiLOG Debugging Interface. This input includes a Schmitt trigger. | | TABLE 1. PIN DESCRIPTIONS (CONTINUED) | Symbol | Pin # | Function | Туре | Description | |--------|-------|----------|---------------------------------|--------------------------------------------------------------------------------| | ZDA | 90 | ZDI Data | Input/<br>Output,<br>Open Drain | Data for the ZiLOG Debugging Interface. This input includes a Schmitt trigger. | #### **OPERATIONAL DESCRIPTION** This section describes, using text, tables, and figures, how the various parts of the Z80S188 operate. This description is presented from the processor "outward" to the peripherals. In the latter parts of this section, refer to the corresponding part of section 4, which describes the Z80S188's I/O registers. Cross-reference links are included in both sections to aid such reference. #### PROCESSOR DESCRIPTION Like the original ZiLOG Z80, the Z80S188 is an 8-bit microprocessor that can also perform various 16-bit operations. In both data sizes, the processor includes an accumulator. A is the accumulator for 8-bit operations, and the HL register pair is the accumulator for 16-bit operations. # **Processor Program Registers** In addition to A, there are six more 8-bit registers named B, C, D, E, H, and L, which can also be operated on as 16-bit register pairs BC, DE, and HL. The Flag register F completes the basic register bank. Two of these basic register banks are included in all Z80 and Z180 processors. high-speed exchange between these banks can be used by a program internally, or one bank can be allocated to the mainline program and the other to interrupt service routines. Finally, two Index registers IX and IY enable *base and displacement* addressing in memory. IX and IY are not included in the register banks on the Z80 and Z180; therefore, there is only one copy of each. #### **Memory Management Unit** Add a Memory Management Unit (MMU) that expands the addressing capability to 20 bits or 1 Megabyte to the 16-bit, 64-KB memory addressing capability of the Z80, Z180 processors other than the Z80S188. With the MMU, the 65K *logical* addressing space can be divided into one to three areas of programmable size and location in the 1 Megabyte *physical* memory space. On the Z80S188, this MMU has been extended to 23 bits, or 8 MB. # I/O Space A separate I/O space includes on-chip and off-chip peripheral devices. On the Z80, I/O space included 8-bit addresses and 256 bytes. As with memory space, all Z180 processors feature an expanded I/O space with 16-bit addresses and 64 KB. The Z80S188 includes an extensive set of on-chip peripherals in I/O space, which can be augmented by external peripherals. # **Processor Control Registers** In addition to the *data-oriented* registers described above, the Z80S188 processor includes several other control registers. Unlike the registers in I/O space that are described in section 4, these control registers have no addresses, but are used implicitly in certain processor operations. **Program Counter (PC).** This 16-bit register tracks program execution by the processor, which automatically increments PC while fetching instructions. PC is stored on the stack when a CALL or RST instruction is executed, and when an interrupt or Trap occurs. PC is loaded with a new value when a JUMP, CALL, RST, or RET instruction is executed, and when an INTERRUPT, TRAP, or RESET instruction occurs. The PC then resets to 0000H. **Stack Pointer (SP).** This 16-bit register is decremented by 2, and a 16-bit value is stored in memory at this updated address, when a PUSH, CALL, or RST instruction is executed, and when an interrupt or Trap occurs. A 16-bit value is fetched from memory at the address in SP, and SP is then incriminated by 2, when a POP, RET, RETI, or RETN instruction is executed. SP can be stored in memory, loaded from memory or another register, or loaded with a constant/immediate value. Its value can be added to or subtracted from another register, and it can be incremented or decremented. Finally, the 16-bit value in memory, at which SP currently points, can be exchanged with the contents of a 16-bit register. The SP resets to 0000H. **Flags (F).** The processor includes two sets of six Flag bits each, named Z (ZERO), CF (CARRY), S (SIGN), P/V (PARITY or OVERFLOW), HC (HALF-CARRY) and N (ADD/SUBTRACT). It automatically updates certain flags as part of executing certain instructions. Subsequent instructions can then use the flags, either as an operand (ADC, SBC, DAA), or to determine whether to perform a JUMP, CALL, or RET. The flags can be saved on the stack with a PUSH instruction, or restored from the stack with a POP. The two sets of Flag registers are paired with the two A accumulators; the current pair is toggled by the EX AF,AF/ instruction. **Interrupt High Address (I).** The contents of this register are used as the 8 high-order address bits, when the processor fetches the address of an interrupt service routine from memory, because of an interrupt from the INT1 or INT2 pin, or from an on-chip peripheral. Thus, the I register points at a table of interrupt service routine addresses, that starts at a 256-boundary in the 64-KB logical address space. The I register resets to 00, and can be read or written by the dedicated instructions LD A,I and LD I,A. **R Counter (R).** On the original Z80 this register contained the dynamic RAM refresh address, but on Z8018x family processors it contains a *count of executed Op Code fetch cycles*. R resets to 00, and can be read or written by the dedicated instructions LD A,R and LD R,A. #### **Illegal Instruction Traps** Like most processors, the defined instruction set for the 8018x family does not fully *cover* all possible sequences of binary values. The Op Code maps in the section"Op Code Map", on page 191, include numerous blank cells. These cells represent Op Code sequences for which no operation is defined, and are commonly called *illegal instructions*. When a Z80S188 or other 8018x processor fetches one of these sequences, it performs a TRAP operation as follows: - 1. The TRAP bit in the Interrupt/Trap Control register is set to 1. - 2. The UFO bit is cleared to 0 in the Interrupt/Trap Control register if the condition is detected while fetching the second byte of the instruction. If it detected the condition while fetching the third byte of the instruction, the UFO is set to 1. - 3. The SP is decremented by 2 and stores the 16-bit logical address from PC, in memory at the new SP value. This address points to the last byte of the illegal Op Code sequence. - 4. The PC clears and resumes execution at logical address 0000H. **Trap Handling.** The code at logical address 0000H starts by storing the value of SP in memory, and then setting SP to an area of memory dedicated to its stack. This step is optional. In all cases, the trap handling routine stores as many registers among AF, BC, DE, HL, IX, and IY as it uses in subsequent instructions, by pushing them onto the stack. A general-purpose routine stores all of these registers, and those in the alternate set as well, plus I and the state of the Interrupt Enable flag. Next, the code must distinguish among four cases that can bring execution to location 0000: RESET, TRAP, an RST 0 instruction, or a program error like a JUMP to a null pointer. The code can detect a TRAP by reading the Interrupt/Trap Control register (ITC) and checking bit 7 (TRAP). If the value of bit 7 is 1, a TRAP occurred. Next, the trap-handling code clears the TRAP bit by setting it to 0. The code then fetches the PC value stored on the stack, and examines bit 6 of the ITC (UFO). If UFO is 0, the PC value is decremented by 1 so that it points to the start of the instruction. If UFO is 1, the value is decremented by 2. What the trap handling routine does next depends on the application and the stage of its development. **Extending the Instruction Set.** Core software can use *illegal* instructions as extensions to the Z8018x instruction set. To accomplish this, the core software fetches and examines the *illegal* instruction, to determine if it is this type of extension. If so, software performs the extended operation that the instruction indicates, advances the stacked PC value over the instruction, restores the registers and performs a RET to the next instruction. **Error Message vs. Restart.** Except for these extended instructions, software can either signal an illegal instruction and wait for someone to examine the situation and restart, or attempt to restart the application immediately. The former course is more common in the debugging/development stages of an application. The latter may be more appropriate in the production/deployment stage. In the latter case, software may log the event for future readout, to a storage medium or just in memory. ## **SECURITY FEATURES AND ROM OPTIONS** Two types of standard Z80S188s may be made available. On a *romless* part, on-chip RAM is accessible to code in any memory. On-chip ROM is disabled and can be emulated by a memory connected to the EV/ROMCS pin. On a *monitor* part, on-chip RAM is accessible to code in any memory, and on-chip ROM contains a standard debug monitor. Customers submitting a custom ROM code for on-chip ROM can select among several ROM options that enhance the security of their products and applications. These options are described in the following sections. Both standard parts have ROM and RAM Protection disabled and ZDI enabled. #### ROM/ROMless This option can selected as *enable internal ROM* by any customer submitting a ROM code. #### **ROM Protect** At the initial Op Code fetch of each instruction, the Z80S188 determines whether the instruction is in on-chip ROM. If this ROM option is selected, the transition from executing in other memory, to executing in on-chip ROM can occur only if the first on-chip ROM address is 0000, 0008, 0010, 0018, 0020, 0028, 0030, 0038, or 0066H. If entry to on-chip ROM is attempted at any other address, an exception occurs, the PC is stacked, and the ROMEE bit in the Interrupt/Trap Control register is set. Execution proceeds from location 0000 in a manner similar to an illegal instruction trap. **NOTE:** When this option is selected, interrupt service routines cannot start in on-chip ROM. # **RAM Protect** If this ROM option is selected: 1. On-chip RAM can only be read and written by instructions in on-chip ROM, including: not by a DMA channel, nor by an off-chip master in BUSACK state nor EV state. No exception occurs if code located elsewhere attempts to access on-chip RAM, but no reading or writing occurs. During production device testing, the functionality of on-chip RAM must be verified by a routine in the user's ROM code. Details of how the tester calls this routine will be specified at a later date. - 2. On-chip ROM can only be read by instructions in on-chip ROM, unless a special pad is contacted by a wafer-level tester probe. - 3. Data is blocked from appearing on the D7-0 pins for cycles in in-chip ROM or on-chip RAM. - 4. Execution in on-chip RAM is not allowed. If an Op Code fetch is attempted in on-chip RAM, an exception occurs, the PC is stacked, and the RAMEE bit in the Interrupt/Trap Control register is set. Execution proceeds from location 0000 in a manner similar to an illegal instruction trap. #### **ZDI Enable** For secure applications, disable this option. The ZiLOG Debug Interface (ZDI) is a built-in interface that can be used with ZiLOG's Developers' Studio and potentially with third-party products, for low-cost emulation facilities. See section "ZiLOG Debug Interface", on page 225, for a description of how to include a connector on any application board to enable debugging via the ZDI. #### **INTERRUPTS** ZiLOG Z80 and Z180 processors have a rich legacy of sophisticated interrupt capabilities. Because it includes both Z80- and Z80180-compatible peripherals, the Z80S188 includes aspects of both families' interrupt characteristics. # Interrupt Resources in the Z80S188 **IEF1 and IEF2.** These bits are internal to the processor and can only be affected and manipulated by certain specific events: - A Reset clears both IEF1 and IEF2. - An EI instruction sets both IEF1 and IEF2. - A DI instruction clears both IEF1 and IEF2. - An NMI sequence copies IEF1 to IEF2, then clears IEF1. - A maskable interrupt clears both IEF1 and IEF2. - An LD A,I or LD A,R instruction copies IEF2 to the P/V Flag. - An RETN instruction copies IEF2 to IEF1. When IEF1 is 1, $\overline{RESET}$ and $\overline{BUSREQ}$ are both High, and no falling edge has occurred on $\overline{NMI}$ , the Z80S188 checks for maskable interrupt requests from external pins and on-chip peripherals, as it completes each instruction, or each instruction iteration for HALT, the block I/O instructions, block move instructions, and block scan instructions. **The I Register.** The Z80S188 uses the contents of this register as A15-8 of the logical address for fetching interrupt service routine addresses from memory, in response to interrupt requests on $\overline{INT0}$ , $\overline{INT1}$ , and $\overline{INT2}$ , and from internal peripherals. "Interrupt Registers", on page 114, describes the other registers associated with interrupts: The IL Register. The Z80S188 uses the three Most Significant (MS) bits of this register as A7-5 of the logical address for fetching interrupt service routine addresses from memory, in response to interrupt requests on INT1 and INT2, and from the ASCIs, PRTs, DMAs, and CSI/O. The Interrupt/Trap Control Register (ITC). The three Least Significant (LS) bits of the ITC are individual ENABLE bits for the $\overline{\text{INT2}}$ , $\overline{\text{INT1}}$ , and $\overline{\text{INT0}}$ pins. They reset to 001 respectively, so that requests on $\overline{\text{INT0}}$ can be enabled by an EI instruction after Reset, as is the case on the Z80. Other bits in this register identify whether a TRAP or security exception has occurred. ### Non-Maskable Interrupt (NMI) The Z80S188 latches falling edges on the $\overline{\text{NMI}}$ pin. A falling edge clears the DME bit in the DMA Status register (DSTAT), thereby disabling the on-chip DMA channels. Only a Low on $\overline{\text{RESET}}$ or on $\overline{\text{BUSREQ}}$ take precedence over $\overline{\text{NMI}}$ . Unless Reset or BUSREQ is Low, the Z80S188 checks for a falling edge on $\overline{\text{NMI}}$ as it completes each instruction (each instruction iteration of HALT, the block I/O instructions, block move instructions, and block scan instructions), and performs an NMI sequence if a falling edge has occurred. An NMI sequence includes four steps: - 1. The Z80S188 copies the state of the IEF1 bit to IEF2. - 2. The IEF1 is cleared to prevent maskable interrupts. - 3. The SP decrements by 2, and stores the logical address in the PC in memory at the new address in SP. Typically, this new address is the address of the instruction the processor would have executed next, if no interrupt had occurred. If the processor was stopped by HALT or SLP, it is the address of the next instruction. For an incomplete block transfer, block scan, or block I/O instruction, it is the address of the instruction. - 4. The value 0066H loads into PC, and execution resumes from that logical address. **NMI Handling.** NMI routines fall into two categories, based on whether or not the external hardware that drives NMI can produce another falling edge on the pin, before the routine completes its execution and returns to the interrupted process. Debug monitors, that may display the state of the interrupt process, inherently fall into the *repeated edge* category. **Single Edge Guaranteed.** An NMI routine in this category is much like any other interrupt service routine. The initial option is provided of storing the contents of the SP in memory and loading the SP with the address of a memory area that is dedicated for its stack. In any case, it store as many of the registers as it uses during its execution. **Repeated Edge Possible.** An NMI routine in this category starts with PUSH AF, then loads A from a dedicated location in memory that indicates whether the interrupted process was, in fact, the NMI routine. If this location indicates that it was, the routine immediately performs a POP AF and then an RETN instruction to return to its former execution. If the *in* NMI location is clear, software sets it to 1. At this point, if the NMI routine takes either of the following actions: - Performs a DI instruction in a *save the registers* routine that it shares with other means of entry, or - Displays the I register or the interrupt-enable state of the interrupted process, and enables a user/programmer to change these (a debug monitor), then an LD A,I instruction and another PUSH AF instruction is performed. This action stores the I register at the address in SP plus one, and the interrupt enabled state (IEF2) in the P/V flag and bit 2 of the address in SP. If the NMI routine uses a common *save the registers* subroutine that it shares with other entry points, the save subroutine can perform a DI instruction to prevent its being interrupted by maskable interrupts. The NMI routine can now store SP in a dedicated location in memory, and load SP with the address of its dedicated stack area. In any case, the NMI routine perform a PUSH instruction to as many other registers as it uses. A debug monitor typically performs PUSH instructions to all registers in both banks, so that they display. **Re-enabling the DMA channels.** Fairly early in an NMI service routine in an application using the DMA channels, software reads the DSTAT register and re-enables any DMA operation that was in progress, as described in section "NMI and DME", on page 61. **Exiting the NMI routine.** Upon completion of its processing, an NMI routine restores the registers. If the routine used its own stack area, it then restores the SP value of the interrupt process. If the routine set an *in* NMI memory location on the way in, this location is cleared. NMI routines that did not save the I register and IEF2 state at the start finish with an POP AF and a RETN instruction, which copies the state of IEF2 back into IEF1, restoring the interrupt enable state of the interrupted process. NMI routines that saved I and IEF2 at the start, finish with a POP AF instruction for the saved I register and IEF2 bit, a LD I,A, followed by a JP V to a POP AF, EI, RET sequence. If the JP does not occur, it is followed with POP AF, DI instructions if one was not performed at the front end, and RET. INTO The on-chip PIOs, SIO, and CTC logically OR their interrupt requests with external requests on the INT0 pin. The Z80S188 drives INT0 Low in an open-drain fashion whenever any of these peripherals requests an interrupt. **INTO** Modes. The Z80S188 can handle interrupts requested by the on-chip PIOs, SIO, CTC, or an external device on the INT0 pin, in either of two ways called mode 1 or 2. The processor itself has another mode called mode 0, but this mode cannot be used with the PIOs, SIO, or CTC. For completeness, this section describes all three modes. The special instructions IM 0, IM 1, and IM 2 select among these three modes. RESET selects mode 0. ZiLOG daisy-chainable peripherals, including the on-chip PIOs, SIO, CTC, are designed for use in mode 2, although they can also be used in mode 1. **Interrupt Acknowledge Daisy Chaining.** Z80 peripherals, including the on-chip PIOs, SIO, CTC, use daisy chain signalling to decide amongst themselves, during an INT0 interrupt acknowledge cycle, which of them responds to the cycle by driving an 8-bit value onto the D7-0 data bus. Some other ZiLOG peripherals, including the SCC and USC serial controller families, can also be used in such daisy chains. Such a daisy chain is illustrated in Figure 3. It implements a relatively fixed prioritization of interrupts among the devices in the chain. The highest-priority device among those requesting on INTO always has its IEI pin High. Its IEO pin is connected to the IEI pin of the next-lower-priority INTO device, and so on through all of the INTO devices. The IEO output of the lowest-priority INTO device is not used. FIGURE 3. AN INTERRUPT ACKNOWLEDGE DAISY CHAIN The Z80S188 has one IEI pin and one IEO pin, and the on-chip PIOs, SIO, and CTC are always consecutive in the daisy chain, although their relative priority can be programmed using bits 3-0 of the Interrupt Priority Register, which is illustrated on page 117. TABLE 2. RELATIVE INTERRUPT PRIORITY OF PIOS, SIO, AND CTC | INTPR 3-0 | <b>Highest Priority</b> | 2nd Highest | 2nd Lowest | Lowest | | | | |-----------|-------------------------|-------------|------------|--------|--|--|--| | 0000 | CTC | SIO | PIO AB | PIO CD | | | | | 0001 | SIO | CTC | PIO AB | PIO CD | | | | | 0010 | CTC | PIO AB | PIO CD | SIO | | | | | 0011 | PIO AB | PIO CD | SIO | CTC | | | | | 0100 | PIO AB | PIO CD | CTC | SIO | | | | | 0101 | SIO | PIO AB | PIO CD | CTC | | | | | 011x | | Reserved | | | | | | | 1000 | CTC | PIO AB | SIO | PIO CD | | | | | 1001 | SIO | PIO AB | CTC | PIO CD | | | | | 1010 | PIO AB | CTC | PIO CD | SIO | | | | | 1011 | PIO AB | SIO | PIO CD | CTC | | | | | 1100 | PIO AB | CTC | SIO | PIO CD | | | | | 1101 | PIO AB | SIO | CTC | PIO CD | | | | | 111x | Reserved | | | | | | | If any external peripherals have higher priority than the on-chip PIOs, SIO, and CTC, the IEO pin of the lowest-priority among such device(s) is connected or routed to the Z80S188's IEI pin. If any external peripherals have lower priority than the on-chip PIOs, SIO, and CTC, the Z80S188's IEO pin is connected or routed to the IEI pin of the highest-priority among such devices. **INTO Processor Response.** The Z80S188 performs an INTO interrupt sequence at the end of an instruction (each instruction iteration for HALT, the block I/O instructions, block move instructions, and block scan instructions), if all of the following are true: - INTO is Low, - Bit 0 of the Interrupt/Trap Control register is 1 to enable INTO, - The IEF1 bit is 1, to enable interrupts in general, - RESET and BUSREQ are both High, and - A negative edge on NMI has not been detected. When all of these conditions occur simultaneously, the Z80S188 responds as follows: - 1. The IEF1 and IEF2 flags clear to prevent further interrupts. - 2. M1 goes Low. This signal makes all ZiLOG daisy-chainable peripherals, including the on-chip PIOs, SIO, and CTC, halt whether or not they are requesting an interrupt. This action allows the interrupt acknowledge daisy chain to settle and select which Z80 peripheral responds to the cycle. - 3. Several clock cycles pass to allow the daisy chain to settle. - 4. IORQ goes Low. Simultaneous Lows on M1 and IORQ indicate an INTO interrupt acknowledge cycle. In response to this condition, the highest-priority ZiLOG peripheral that requests an interrupt places an 8-bit value on the D7-0 data bus. - 5. WAIT is sampled, and the Z80S188 waits until WAIT is High. - 6. The cycle is terminated when M1 becomes High, then IORQ becomes High. While all INTO acknowledge cycles follow this general pattern, they differ as to what, if anything, the processor does with the data on D7-0, and what it does after the acknowledge cycle. These actions depend on the most recently executed IM instruction, if any, as described in the next three sections. **INTO** Mode 0. If no IM instruction was executed since Reset, or if the most recently executed IM instruction was IM 0, the Z80S188 completes an INTO sequence as illustrated in Figure 4: 7. The Z80S188 samples D7-0 and interprets the value as an instruction Op Code. In this mode, the vector registers of all ZiLOG daisy-chainable peripherals must be programmed to provide one of the Reset Op Codes C7, CF, D7, DF, E7, EF, F7, or FFH **Note:** The Z80S188 does not automatically stack the contents of the program counter during an INT0 Mode 0 interrupt sequence. The only other Op Code that a peripheral can return, assuming the interrupted process is to be restarted is a CALL instruction DCH. Intel 808x-family interrupt controllers can return a 3-byte CALL instruction, but ZiLOG peripherals cannot. - 8. If the Op Code is CALL, the processor fetches two more bytes to complete the instruction. - 9. Given that the Op Code is CALL or RST, the processor decrements SP by 2, and stores the contents of PC in memory at the new address in SP. Typically, this is the address of the instruction the processor would have executed next, if no interrupt had occurred. If the processor was stopped by HALT or SLP, this address is the address of the next instruction. For an incomplete block transfer, block scan, or block I/O instruction, the address is the address of the instruction. - 10. If the Op Code was RST, the processor resumes execution at logical address 0000, 0008, ..., or 0038H. If the Op Code was CALL, it resumes at the logical address fetched in step 8. In mode 0, each peripheral connected to INT0 must have a register, the contents of which is returned on D7-0 when it detects M1 and IORQ Low, an interrupt is requested, and the IEI pin is High. Software programs each such register with one of the RST Op Codes C7, CF, D7, ..., FFH. **Note:** The PIO and CTC included in the Z80S188 can only return vectors having bit 0 equal to 0. Since all of the RST Op Codes have bit 0 equal to 1, if interrupts are needed from the PIO or CTC, mode 0 cannot be used. If a peripheral has a feature whereby it can replace the low-order bits of this value with a code reflecting its status, this feature must be turned off for mode 0 operation. If the number of devices that can interrupt on INT0 is reasonable, each device can have its own RST instruction, which improves interrupt response time by eliminating the need for the interrupt service routine to poll multiple devices. If multiple devices are required to share a RST instruction, the interrupt service routine polls these devices in the same priority order that they are arranged on the IEI–IEO daisy chain. This action is necessary because a ZiLOG peripheral sets the IUS bit when it detects M1 and IORQ Low, and it is requesting an interrupt, and the IEI pin is High. To insure proper operation of the daisy chain in the future, the polling process must lead to servicing the device that performed this process, and then clearing the IUS bit either explicitly, or for a Z80 peripheral, by concluding the ISR with a RETI instruction. FIGURE 4. INTO MODE 0 TIMING **INTO Mode 1.** The following steps occur after step 6 of the section"INTO Processor Response", on page 19. If the most recently executed IM instruction was IM 1, the Z80S188 completes an INTO sequence as illustrated in Figure 5: 1. The data on D7–0 is ignored. Actually, the device proceeds as in mode 0, but captured FFH which is RST 38. - 2. SP is decremented by 2, and stores the contents of PC in memory at the new logical address in SP. Typically, this address is the address of the instruction the processor would have executed next, if no interrupt had occurred. If the processor was stopped by HALT or SLP, this address is the address of the next instruction. For an incomplete block transfer, block scan, or block I/O instruction, this address is the address of the instruction. - 3. 0038H loads into PC, and resumes instruction execution from that logical address. In mode 1, the interrupt service routine is required to poll all of the devices connected to INTO, to detect which one generated the interrupt. If any ZiLOG peripherals, including the on-chip PIOs, SIO, or CTC, can request an interrupt, this polling must be done in the same priority order that the devices are arranged on the IEI–IEO daisy chain. This poll is required because a ZiLOG peripheral sets the IUS bit when it detects M1 and IORQ Low, an interrupt is requested, and the IEI pin is High, regardless of the processor's IM status. To insure proper operation of the daisy chain in the future, the polling process must lead to servicing the device that set the IUS bit, and clearing that bit either explicitly, or for a Z80 peripheral by concluding the ISR, with a RETI instruction. Probably the best way to insure this is by actually polling the IUS bits, for devices that allow them to be read. FIGURE 5. INTO MODE 1 TIMING **INTO Mode 2.** The following steps occur after step 6 of the section "INTO Processor Response", on page 19. If the most recently executed IM instruction was IM 2, the Z80S188 completes an INTO sequence as illustrated in Figure 6: - 1. The IEF1 and IEF2 flags clear to prevent further interrupts. - 2. M1 goes Low. This signal makes all ZiLOG daisy-chainable peripherals, including the on-chip PIOs, SIO, and CTC, halt whether or not they are requesting an interrupt. This action allows the interrupt acknowledge daisy chain to settle and select which Z80 peripheral responds to the cycle. - 3. Several clock cycles pass to allow the daisy chain to settle. - 4. IORQ goes Low. Simultaneous Lows on M1 and IORQ indicate an INTO interrupt acknowledge cycle. In response to this condition, the highest-priority ZiLOG peripheral that requests an interrupt places an 8-bit value on the D7-0 data bus. - 5. WAIT is sampled, and the Z80S188 waits until WAIT is High. - 6. The cycle is terminated when M1 becomes High, then IORQ becomes High. - 7. The IEF1 and IEF2 flags clear to prevent further interrupts. - 8. M1 goes Low. This signal makes all ZiLOG daisy-chainable peripherals, including the on-chip PIOs, SIO, and CTC, halt whether or not they are requesting an interrupt. This action allows the interrupt acknowledge daisy chain to settle and select which Z80 peripheral responds to the cycle. - 9. Several clock cycles pass to allow the daisy chain to settle. - 10. IORQ goes Low. Simultaneous Lows on M1 and IORQ indicate an INTO interrupt acknowledge cycle. In response to this condition, the highest-priority ZiLOG peripheral that requests an interrupt places an 8-bit value on the D7-0 data bus. - 11. WAIT is sampled, and the Z80S188 waits until WAIT is High. - 12. The cycle is terminated when M1 becomes High, then IORQ becomes High. - 13. The data is captured from D7–0. D0 of this byte must be Low/0 for correct operation. - 14. SP decrements by 2, and stores the contents of PC in memory at the new logical address in SP. Typically, this address is the address of the instruction the processor would have executed next, if no interrupt had occurred. If the processor was stopped by HALT or SLP, this address is the address of the next instruction. For an incomplete block transfer, block scan, or block I/O instruction, this address is the address of the instruction. - 15. The contents of the I register are placed on A15–8, and the value captured in step 7 on A7–0, and fetches the LS byte of an interrupt service routine address from memory at that address. - 16. A0 goes High/1, and fetches the MS byte of the interrupt service routine address from memory at that address. - 17. Execution resumes at the logical address fetched in steps 9-10. In mode 2, each peripheral connected to INT0 requires an Interrupt Vector Register, the contents of which is returned when M1 and IORQ Low are detected, an interrupt is requested, and the IEI pin is High. Software can program any of these registers with any even binary value. If a peripheral has a feature whereby it can replace the low-order bits of this value with a code reflecting its status, this feature can be enabled in mode 2, in which case the peripheral *occupies more than one slot* in the interrupt vector table. Such *status affects vector* or *vector includes status* features can improve interrupt response time, by reducing the amount of status-polling that the interrupt service routine must do, to identify the exact cause of the interrupt. **Interrupt Handling.** Any interrupt service routine has the initial option of saving the contents of SP in memory, and loading SP with the address of a memory area that is dedicated to its stack. Most interrupt service routines do not function in this manner. If the application includes a mechanism for allowing nested interrupts, the ISR can begin as specified by that mechanism, leading to an IE instruction that allows the ISR to be interrupted by other interrupts. Most Z80S188 applications do not function in this manner. The ISR reads status registers from each of the devices that can request the interrupt, to identify the exact causes of the interrupt. The ISR then processes this device(s) according to their design, and the application design. FIGURE 6. INTO MODE 2 TIMING Many ISRs read data from the interrupting devices, or write data to them. In addition or alternatively, the ISRs may write commands to, or registers in the device, to modify its mode, status, or operation in the future. When all of the work of the ISR is complete, if nested interrupts are allowed, the ISR terminates as specified by the nesting mechanism. If not, an ISR concludes with an EI instruction followed by RET or RETI. Interrupt service routines for Z80 peripherals, including the on-chip PIOs, SIO, or CTC, terminate with a RETI instruction. As described in the next section, Z80 peripherals monitor the bus for these instructions, and clears the internal Interrupt Under Service (IUS) status if one is detected. The IEI status indicates the ISRs are the highest-priority device currently under service. ISRs for non-Z80 peripherals must clear the device's IUS bit explicitly. These devices terminate with RET rather than RETI for two reasons: - If nested interrupts are allowed, and the interrupted process was an ISR for a Z80 peripheral, RETI clears that device's IUS bit, inappropriately. - RET is both shorter and faster than RETI, and features the same function as for a non-Z80 peripheral. ## **RETI Instructions** An interrupt service routine for a Z80 peripheral, including the on-chip PIOs, SIO, and CTC, terminates with an RETI instruction. To the processor, RETI features the same functionality as RET, but Z80 peripherals monitor the D7–0 lines, M1, and RD, and detect when the processor is fetching an RETI. If a Z80 peripheral detects an RETI, has its INTERRUPT UNDER SERVICE (IUS) bit set, and its IEI pin is High, the interrupt service routine for this peripheral is terminating. The peripheral clears the IUS bit. This action allows subsequent interrupts from this device, or from lower-priority device on the daisy chain. The original Z80 processor took four clock cycles to fetch an Op Code, and some Z80 peripherals built this timing into their logic for detecting RETI instructions. If the Z80S188 is fetching instructions from a zero-wait-state memory, it fetches Op Codes using three-clock cycles, which can interfere with RETI detection by external Z80 peripherals. The Operating Mode Control Register, described on page 113, includes several bits that affect the Z80S188's compatibility with external Z80 peripherals. **Bit 7 (M1E).** If this bit is 1, as it is after a Reset, the Z80S188 drives M1 Low when it fetches instruction Op Codes, as well as during INT0 and NMI acknowledge cycles. Use this setting if the only Z80 peripherals in the system are the onchip PIOs, SIOs, and CTCs, and/or if all instructions are fetched from memory with one or more wait states. #### Notes: - 1. The on-chip PIOs, SIO, and CTC can detect RETI instructions that are fetched using three-clock bus cycles. - 2. Older members of the Z8018x family refetched an RETI instruction in this mode, which corrupt the daisy chain by clearing two IUS bits. The Z80S188, like other recent members of the Z8018x family, does not function in this manner. If software writes a 0 to M1E, the Z80S188 does not drive M1 Low while fetching instruction Op Codes. If an RETI instruction is detected, the device refetches the RETI instruction, driving M1 Low and using at least four clocks per bus cycle. Use this setting if there are external Z80 peripherals *and* zero-wait-state instruction memory in the system. Figure 7 illustrates operation of RETI when M1E is 0. **Bit 6 (M1TE).** If software writes a 0 to this bit, the Z80S188 drives M1 Low as it fetches the next Op Code, regardless of the state of M1E. This capability is needed after enabling interrupts on a PIO (external or onchip) with M1E 0, because the PIO does not actually enable the interrupt request until it detects M1 Low. M1TE resets to 1, always reads as 1, and is cleared to 1 after the next Op Code is fetched. FIGURE 7. RETI INSTRUCTION WITH M1E = 0 # INT1 and INT2 The Z80S188 performs an INT1 or INT2 interrupt sequence at the end of an instruction (each instruction iteration for HALT, the block I/O instructions, block move instructions, and block scan instructions), if all of the following are true: - INT1 or INT2 is Low, - Bit 2 or 1 of the Interrupt/Trap Control register (ITC) is 1 to enable this pin (if both pins are enabled and Low, INT1 takes precedence over INT2) - The IEF1 bit is 1, to enable interrupts in general - INTO is High or bit 0 of the ITC is 0, - RESET and BUSREQ are both High, and - A negative edge on NMI has not been detected When all of these conditions occur simultaneously, the Z80S188 responds as follows: - 1. The IEF1 and IEF2 pins are cleared to prevent further interrupts. - 2. SP decrements by 2, and stores the contents of PC in memory at the new address in SP. Typically, this address is the address of the instruction the processor would have executed next, if no interrupt had occurred. If the processor was stopped by HALT or SLP, this address is the address of the next instruction. For an incomplete block transfer, block scan, or block I/O instruction, this address is the address of the instruction. - 3. A logical memory address is formed using the contents of the I register as A15–8, the three LS bits of the IL register as A7–5, and 0 as A4–0 for INT1 or 2 in A4–0 for INT2. - 4. A 16-bit logical address is fetched from memory at that logical address, loaded into PC, and resumes instruction execution from there. **INT1-2 Handling.** All of the considerations noted in the "Interrupt Handling", on page 24 for INT0, also apply to ISRs for INT1 and INT2. If there is more than one device that can drive INT1 or INT2 Low, the interrupt service routine for that pin must poll all the devices connected to that pin, to determine which of them caused the interrupt. # ASCI, PRT, DMA, CSI/O, and ZDI Interrupts The Z80S188 performs an interrupt sequence for one of these devices, at the end of an instruction (each instruction iteration for HALT, the block I/O instructions, block move instructions, and block scan instructions), if all of the following are true: - An interrupting condition in the device has occurred - That condition is interrupt-enabled in the device's registers - The IEF1 bit is 1, to enable interrupts in general - No higher-priority internal device is requesting an interrupt (see Table 3 for the relative priorities of the devices) - Neither INT1 nor INT2 is enabled and Low - INT0 is High or bit 0 of the ITC is 0 - RESET and BUSREQ are both High - A negative edge on NMI has not been detected When all of these conditions occur simultaneously, the Z80S188 responds as follows: - 1. The IEF1 and IEF2 flags are cleared to prevent further interrupts. - 2. SP decrements by 2, and stores the contents of PC in memory at the new address in SP. This address is the address of the instruction the processor would have executed next, if no interrupt had occurred. If the processor was stopped by HALT or SLP, this address is the address of the next instruction. For an incomplete block transfer, block scan, or block I/O instruction, this address is the address of the instruction. - 3. A logical memory address is formed using the contents of the I register as A15–8, the three LS bits of the IL register as A7–5, and the value corresponding to the interrupting device (see Table 3) as A4–0. - 4. A 16-bit logical address is fetched from memory at that logical address, loaded into PC, and resumes instruction execution from there. **On-Chip Interrupt Handling.** The only difference between handling an ASCI, PRT, DMA, CSI/O, or ZDI interrupt, and the considerations noted in "Interrupt Handling", on page 24 for INTO, are that the ISR for an on-chip device never needs to differentiate among several devices connected to an INT pin. TABLE 3. INTERRUPT OFFSETS AND PRIORITIES | Device | Priority | A4-0 Offset | |-----------------------------|----------|-------------| | INT1 pin | highest | 0 | | INT2 pin | | 2 | | PRT0 | | 4 | | PRT1 | | 6 | | DMAO | | 8 | | DMA1 | | 10 = 0AH | | CSI/O | | 12 = 0CH | | ASCI0 | | 14 = 0EH | | ASCI1 | | 16 = 10H | | ZiLOG Debug Interface (ZDI) | lowest | 18 = 12H | | | | | ${f NOTE:}$ devices are ordered identically with respect to interrupt priority and offset value # MEMORY (ROM AND RAM) The Z80S188 includes a 64-KB logical memory space in which software operates, and an 8-MB physical memory address space in which on-chip and external memory reside. The Memory Management Unit (MMU) translates 16-bit logical addresses to 23-bit physical addresses dynamically, as part of each memory access. ## **Memory Structure** On the Z80S188, memory is divided into five categories: - 4-KB of on-chip ROM, or an external EPROM connected to ROMCS - 1-KB of on-chip RAM - External memory connected to MEMCSO, - External memory connected to MEMCS1 - External memory using off-chip decoding Table 29 describes the On-chip Memory Control Register (OCMCR), which controls whether on-chip RAM, and either on-chip ROM on a masked part, or the ROMCS output on an unmasked part, are enabled. If on-chip ROM (or the ROMCS output) is enabled, physical addresses 000000-000FFFH become Low. If on-chip RAM is enabled, it occupies addresses 00FC00-0FFFFH or 7FFC00-7FFFFFH, depending on bit 6 of the OCMCR. Reset enables on-chip RAM, and on-chip ROM or the $\overline{ROMCS}$ output at 00FC00-00FFFFH. Tables 42 through 45 describe the Memory Chip Select High and Low Registers for the $\overline{\text{MEMCS0}}$ and $\overline{\text{MEMCS1}}$ pins. If the Size/Enable field of a pin's Low Register are 0000H, the pin remains High, and any memory connected to this pin is disabled. For MEMCSO, this field resets to 1001H and the comparison bits reset to all 0s, so that MEMCSO is Low for addresses 001000-007FFFH. For MEMCS1, the Size/Enable field resets to 0001H, so that MEMCS1 is Low for addresses 008000-00FB00H and 010000-7FFFFFH. For each pin, software can select any number of high-order address lines, from A22 through A13, to be compared for equality against a programmed value. Each pin can become Low for any block of contiguous addresses between 8 KB and 4 MB in length, starting at a multiple of that length. Alternatively, software can select the entire 8-MB address range for a pin. If the ranges for $\overline{\text{MEMCS0}}$ and $\overline{\text{MEMCS1}}$ overlap, $\overline{\text{MEMCS0}}$ takes precedence in the region of overlap. When programming any of these registers, software must not disable or change the mapping of the addresses where the affected code sequence is located. # **Addressing Modes** This term traditionally means how an instruction can specify a memory address. For the Z80S188 these include: **Relative Addressing.** JR and DJNZ instructions include a signed 8-bit displacement that specifies a range of addresses -126 to +129 from the Op Code, to which program control can be transferred. **Direct Addressing.** In this mode, instructions include a 16-bit logical address. **Register Indirect Addressing.** The address is taken from one of the register pairs BC, DE or HL. **Indexed Addressing.** In this mode, instructions include an 8-bit signed displacement from the address in an index register IX or IY. Other contexts in which memory is accessed include instruction fetching, interrupts, DMA operations, cycles generated by external masters while BUSACK is Low, and possibly DRAM Refresh cycles. ## **Memory Management Unit (MMU)** The MMU translates the 16-bit addresses used by software, called *logical* addresses, into 20- or 23-bit *physical* addresses, as part of all memory accesses performed by the processor. It has no effect on accesses performed by the DMA channels, which include 23-bit address registers. It also has no effect on addresses in I/O space, which always have A22-16 all 0. The MMU resets to a state in which it has no effect on addresses in processor cycles, passing A15-0 through without change and keeping A22-16 all 0. If an application requires 64 KB of memory or less, the MMU is not necessary. Even when the MMU has been programmed to do active address transaction, it passes A11-0 (or A9-0 depending on its operating mode) from the logical to the physical address without change. In other words, it manages memory in 4-KB (or 1-KB) byte blocks. The Z80S188's MMU can operate in either of two modes: Classic and Extended. Reset selects Classic mode, in which the MMU registers at I/O addresses 0038–003AH have the same functionality as on the Z80180 and other 8018x family members (introduced before the Z80S188). This mode is limited to a 1-MB address space, and manages memory in 4-KB blocks. By executing three specific I/O operations in succession: - 1. IN from 003BH - 2. IN from 003DH - 3. OUT to 003CH software selects the EXTENDED mode of MMU operation. Extended mode expands the physical memory address space to 8 MB, and reduces the unit of memory management to 1-KB blocks. The I/O registers at 0038-003H operate differently, and are augmented by additional registers at 003B-003H ### Notes: - 1. The Out operation (step 3, previously) does not actually write the register at 00CH. - 2. Changing from Classic to Extended mode does not change the memory mapping in effect. Instead, the contents of registers 0038-003AH are rearranged to reflect the new mode. - 3. Software selects Extended mode as part of device initialization, before interrupts are enabled. When interrupts are enabled, the software guarantees that the three I/O instructions are consecutive by performing them between DI and EI instructions. - 4. Software can change back from Extended to Classic mode by using the sequence IN from 003BH, IN from 003DH, IN from 003CH. "MMU Registers", on page 117, describes the registers associated with the MMU. **Classic Mode Operation.** In Classic mode, the MMU compares bits 15–12 of each logical address to two 4-bit fields in its Common Base Address Register (CBAR), in an unsigned manner. - If bits 15-12 of a logical address are less than the value in bits 3-0 of the CBAR, the MMU considers the address to be in Common Area 0. For these addresses, the MMU passes bits 15-12 to the A15-12 pins unchanged, and drives A22-16 all 0s. - If bits 15-12 of a logical address are greater than or equal to the value in bits 3-0 of the CBAR, but are less than the value in bits 7-4 of the CBAR, the MMU considers the address to be in the Bank Area. For these addresses, the MMU adds the value in its 8-bit Bank Base Register (BBR) to bits 15-12 of the logical address, and outputs the 8-bit sum on A19-12 with A22-20 all 0s. - If bits 15-12 of a logical address are greater than or equal to the value in bits 7-4 of the CBAR, it considers the address to be in Common Area 1. For these addresses, the MMU adds the value in its 8-bit Common Base Register (CBR) to bits 15–12 of the logical address, and outputs the 8-bit sum on A19-12 with A22-20 all 0s. **NOTE:** In Classic mode, software must not program the value in bits 7-4 of the CBAR to be less than the value in bits 3-0 of the CBAR. **Extended Mode Operation.** In Extended mode, the MMU compares bits 15–10 of each logical address to bits 7–2 of its Bank Area Register (BAR) and Common Area Register (CAR), in an unsigned manner. - If bits 15-10 of a logical address are less than the value in bits 7-2 of the BAR, the MMU considers the address to be in Common Area 0. For these addresses, the MMU passes bits 15-10 to the A15-10 pins unchanged, and drives A22-16 all 0s. - If bits 15-10 of a logical address are greater than or equal to the value in bits 7-2 of the BAR, but are less than the value in bits 7-2 of the CAR, the MMU considers the address to be in the Bank Area. For these addresses, the MMU adds the 13-bit value in its Bank Base Registers High and Low (BBRH and BBRL) to bits 15-10 of the logical address, and outputs the 13-bit sum on A22-10. - If bits 15-10 of a logical address are greater than or equal to the value in bits 7-2 of the CAR, it considers the address to be in Common Area 1. For these addresses, the MMU adds the 13-bit value in its Common Base Registers High and Low (CBRH and CBRL) to bits 15-10 of the logical address, and outputs the 13-bit sum on A22-10. **NOTE:** In Classic mode, the value in bits 7-2 of the CAR must not be programmed to be less than the value in bits 7-2 of the BAR. **MMU Configurations.** In the general case, the MMU divides the 64-KB logical memory space into three parts, with Common Area 0 always located at the start of the physical address space, and the Bank Area and Common Area 1 relocatable to other parts of the physical address space, by the values in the Bank Base Register and Common Base Register, respectively. Certain combinations of values in the CBAR in Classic mode [or BAR and CAR in Extended mode] result in the logical address space being divided into fewer active areas: If the CBAR [or BAR and CAR] contains all 0s, all logical addresses fall into Common Area 1, and are relocated to a contiguous 64-KB area starting at the address in the CBR times 4096 [or the value in CBRH6-0 and CBRL7-2, times 1024]. If CBAR3-0 are 0 but CBAR7-4 are non-0[or bits 7-2 of the BAR are 0 but bits 7-2 of the CAR are non-0], the Bank Area and Common Area 1 are active. Logical addresses less than (CBAR7-4)\*4096, or (CAR7-2)\*1024 are relocated by the Bank Base Register, while other addresses are related by the Common Base Register. If BAR7-2 and CAR7-2 are equal and not 0, Common Area 0 and Common Area 1 are active. Logical addresses less than (CBAR3-0)\*4096, or (BAR7-2)\*1024 are not relocated, and map to the start of physical memory. Other addresses are relocated by the Command Base register. **The MMU After Reset.** Since the MMU resets to Classic mode and the CBAR resets to 11110000, logical addresses 0000-EFFFH are in the Bank Area and F000-FFFFH are in Common Area 1. But since the BBR and CBR both reset to 0, the MMU passes all logical addresses through without change, with A22-16 all 0s. # On-Chip ROM or ROMCS Device Bit 5 in the On-Chip Memory Control Register (page 114) controls whether physical addresses 00000-00FFFH access external memory, vs. on-chip ROM on a masked part, or memory connected to the ROMCS pin on an unmasked part. If this bit is 1, as it is after a Reset, on-chip ROM or ROMCS is enabled. ## On-Chip RAM Bits 7-6 in the On-Chip Memory Control register (page 114) control processor access to on-chip RAM. If bit 7 is 0, on-chip RAM is disabled. If bits 7-6 are 10, as they are after a reset, on-chip RAM does not decode A22-16 of physical addresses, and responds to all physical addresses having A15-11 all 1, which we might call addresses xxF800H through xxFFFFH. If bits 6-5 are 11, on-chip RAM responds to physical addresses with A22-11 all 1: addresses 7FF800-7FFFFFH. # External Memory Using MEMCS0-1 Tables 42-45 on pages 122-125 describe the registers for the Memory Chip Select and Wait block. For each pin there is a high and a low register. **Size/Enable Field.** Bits 5–2 of each Low Register are the Size/Enable field. Table 4 describes the possible values of this field. In all cases, if the address ranges for $\overline{\text{MEMCS0}}$ and $\overline{\text{MEMCS1}}$ overlap, $\overline{\text{MEMCS0}}$ is Low and $\overline{\text{MEMCS1}}$ is High for addresses in the region of overlap. TABLE 4. SIZE/ENABLE VALUES FOR MEMCS 0-1 | Size/Enable | State of MEMCS Pin | |-------------|-------------------------------------------------------------| | 0000 | High (disabled) | | 0001 | Low (enabled, except MEMCS1 when MEMCS0 is Low) | | 0010 | Low when A22 = high reg bit 7 (4 MB partition) | | 0011 | Low when A22-21 = high reg bits 7-6 (2 MB partition) | | 0100 | Low when A22-20 = high reg bits 7-5 (1 MB partition) | | 0101 | Low when A22-19 = high reg bits 7-4 (512K partition) | | 0110 | Low when A22-18 = high reg bits 7-3 (256K partition) | | 0111 | Low when A22-17 = high reg bits 7-2 (128K partition) | | 1000 | Low when A22-16 = high reg bits 7-1 (64K partition) | | 1001 | Low when A22-15 = high reg bits 7-0 (32K partition) | | 1010 | Low when A22-14 = high reg + bit 7 of low reg (16K parti- | | | tion) | | 1011 | Low when A22-13 = high reg + bits 7-6 of low reg (8K parti- | | | tion) | | 11xx | Reserved, do not program | **Wait States Field.** Bits 1–0 of each low register control how many Wait states the Z80S188 generates for memory accesses in which that pin goes Low, as described in Table 5. These bits reset to 11 (three Wait states). **Note:** OR instructions are performed on these wait states with the number selected by the Central Wait State Generator described on page 35, and wait states generated by the external WAIT pin. That is, the cycle completes only after all three sources have permitted completion. TABLE 5. MEMCSO-1 WAIT STATES | Low Reg Bits 1-0 | Wait States | Min Clocks/Cycle | |------------------|-------------|------------------| | 00 | 0 | 3 | | 01 | 1 | 4 | | 10 | 2 | 5 | | 11 | 3 | 6 | # **External Memory with External Decoding** If there are more than two types of external memory (three, counting a ROMCS device on an unmasked part), external address decoding logic is necessary to decode separate selection for two or more of the categories. There are three methods of designing this logic: **Further Decoding of MEMCS0-1.** This method uses the Low state of MEMCS0 or MEMCS1 to qualify decoding of the highest address lines not used in generating the MEMCS output. RD and WR can be used directly as Low-active Output Enables and Write Enable controls on the memory. This method is the simplest, but is a few nanoseconds slower than the following methods. **Full Decoding Qualified by MEMRQ.** This method uses the Low state of MEMRQ to qualify decoding of as many address lines as necessary, from A22 on down. RD and WR can be used directly as Low-active Output Enable and Write Enable controls on the memory. **Full Decoding, Strobes Qualified by \overline{\text{MEMRQ}}.** Using this method, logic decodes chip selection from the address lines only, but performs AND instructions (positive-logic OR function) on the Low state of $\overline{\text{MEMRQ}}$ with Lows on RD and WR. This action produces Output Enable and Write Enable controls for the memory. Depending on the memory device timing, either of these choices may yield the highest performance, or the greatest timing margin. With either of these two methods, software ensures that any memory connected to MEMCS0-1 is never selected for the same read cycle as the externally-decoded memory. #### Central Wait State Generator The Z80S188 includes a register that controls automatic insertion of wait states into all memory and I/O accesses. The output of this generator performs logical OR instructions (Low-active OR, positive-logic AND) with wait contributions from other on-chip wait state logic and the external WAIT pin. The result is that for a given address, the number of wait states taken is the largest number among these facilities and any external wait-state generator. The DMA/Wait Control register (DCNTL) is described on page 141, and is present on all 8018x family members. The DCNTL is located in the DMA register address range, but its wait states apply to accesses by the processor as well as those generated by the DMA channels. Bits 7-6 of DCNTL select the number of waits states for all memory accesses, as described below: | DCNTL7-6 | Wait States | Min PHI Clocks/Cycle for Memory | |----------|-------------|---------------------------------| | 00 | 0 | 3 | | 01 | 1 | 4 | | 10 | 2 | 5 | | 11 | 3 | 6 | ### **DRAM Refresh** ZiLOG's Z80 and Z8018x families have traditionally included dynamic RAM refresh logic. This logic is identical on all Z8018x devices including the Z80S188. The Refresh Control Register (RCR), described on page 113, controls the DRAM refresh feature. When bit 7 is 1, as it is after a reset, the part generates DRAM refresh cycles. Z80S188 applications, which do not include dynamic memory, write an all-0 byte to the RCR as part of initialization. This action disables DRAM refreshing, and saves the bus bandwidth that would otherwise be taken by refresh cycles. If bits 7-6 are 11, as they are after a reset, refresh cycles are three clocks long, while if they are 10, refresh cycles are two clocks long. Figure 8 illustrates the timing of a 3-clock refresh cycle; a two-clock cycle eliminates the middle clock cycle (the one labelled $T_{\rm RW}$ ). If bit 7 is 1, bits 1–0 of the RCR control how often refresh cycles occur, as described in Table 6. FIGURE 8. 3-CLOCK REFRESH CYCLE **Note:** \* If three refresh cycles are specified, $T_{RW}$ is inserted. Otherwise, $T_{RW}$ is not inserted. TABLE 6. REFRESH CYCLE CONTROL | RCR1-0 | Refresh Cycle Frequency | |--------|-------------------------| | 00 | 10 PHI clocks | | 01 | 20 PHI clocks | | 10 | 40 PHI clocks | | 11 | 80 PHI clocks | ### INPUT/OUTPUT The Z80S188 includes an I/O space that is distinct from memory space. This I/O space is accessed by means of IN and OUT instructions rather than LD, PUSH, POP, and other instructions that access memory space. The MMU passes addresses in I/O space through without change; such addresses always have A22-16 all 0. #### I/O Instructions The original Z80 featured a 256-byte I/O space. The following instructions are specific to this 256-byte I/O space, and must only be used to access I/O devices that do not decode A15-8. On the Z80S188, bit 7 of the Interrupt Priority Register (INTPR) controls whether the SIO, PIO, CTC, WDT, Chip Select and Wait registers, and the Interrupt Priority register itself, decode A15-8 all 0, or ignore these lines. If this AllPageIO bit is 1, the following instructions can be used for these registers. In no case can these instructions be used for the other registers on the port. The 80180 registers are: OUT (port),A IND **INDR** INI **INIR** **OTDR** **OTIR** **OUTD** **OUTI** The following instructions ensure that A15-8 are all 0, and can be used to access any of the Z80S188's on-chip I/O registers, as well as external devices that decode A15-8 as all 0: IN0 r,(port) OUTO (port),r OTDM **OTDMR** **OTIM OTIMR** The following instructions drive A15-0 from the BC register pair, and can be used to access the full 64-KB I/O space: IN r,(C) OUT (C),r The following instruction can be used to access the entire 64-KB register space, but only by first loading the MS 8 bits of the address into A. This step is not necessary for devices that do not decode A15-8, including the SIO, PIO, CTC, WDT, CHIP SELECT and WAIT registers when the AllPageIO bit is 1. IN A,(port) ## Relocating the 80180 registers The "Registers Summary", on page 108 describes how the Z80S188's I/O registers are divided into 80180 registers and Z80S188-specific registers. The latter registers are always located in the range 00D0-00FCH. After a reset, the 80180 registers are located in the range 0000-003HF, but bits 7-6 of the I/O Control register (page 114) allow software to relocate the 80180 registers to higher addresses: # IOCR 7-6 180 Register Addresses | 00 | 0000-003F | |----|-----------| | 01 | 0040-007F | | 10 | 0080-00BF | | 11 | Reserved | This facility was included to ease porting of Z80 applications to the Z8018x family, but use it with care, as certain tools may assume that the 80180 registers are located in the 0000-003FH range. These tools must be reconfigured to allow for relocated 80180 registers. ## I/O Chip Select The Z80S188 includes one I/O CHIP SELECt pin (IOCS), controlled by the I/O Chip Select high and low registers (IOCSH, IOCSL), which are described on page 126. Bit 4 of the low register controls whether or not the decode logic matches A15-8 equal to the high register. Bits 3-2 of the low register are a Size field, and control how the logic matches Bits 7-5 of the low register against A7-5, as described in Table 7. TABLE 7. A7-5 DECODING FOR IOCS PIN | IOCSL Bits 3-2 | A7-5 Matching | |----------------|---------------------------------| | 00 | A7-5 ignored | | 01 | A7 = bit 7 of low register | | 10 | A7-6 = bits 7-6 of low register | | 11 | A7-5 = bits 7-5 of low register | For I/O cycles that drive IOCS Low, bits 1-0 of the low register select how many wait states the I/O Chip select logic add to such cycles. These bits can be considered to add 0-3 Wait states to a base cycle of 4 clocks, or to add 1-4 Wait states to a basic 3-clock cycle. In either case: 11 7 | Min PHI Clocks/Cycle for IOCS range | |-------------------------------------| | 4 | | 5 | | 6 | | | ### Central I/O Waits As noted in a previous section, bits 5-4 of the DMA/Wait Control Register can be used to insert wait states into I/O cycles with the Z80S188-specific registers at addresses 00D0-00FCH, and into I/O cycles with external devices. These bits add 0-3 Wait states to a base cycle of 4 clocks, or add 1-4 Wait states to a basic 3-clock cycle: | DCNTL5-4 | Min PHI Clocks/Cycle for all non-180 I/O | |----------|------------------------------------------| | 00 | 4 | | 01 | 5 | | 10 | 6 | | 11 | 7 | # **IORQ** and **RD** Timing Bit 5 in the Operating Mode Control Register (OMCR, described on page 113) controls the timing of the IORQ signal for accesses to *non-180* I/O registers, and the timing of the RD signal when software reads from an non-180 I/O register. If this bit is 1, as it is after a reset, the Z80S188 drives IORQ (and RD if applicable) Low from the falling edge of PHI in the T1 clock cycle, which is compatible with the Hitachi 64180. If this bit is 0, the Z80S188 drives IORQ (and RD if applicable) Low one-half clock cycle later, from the rising edge of PHI at the start of T2, which is compatible with the ZiLOG Z80. Both cases are illustrated in Figure . FIGURE 9. I/O CYCLE TIMING #### **CLOCKING** The Z80S188 can be clocked in either of two ways: - 1. By an external TTL- or CMOS-level clock on the EXTAL pin - 2. By a crystal connected to its XTAL and EXTAL pins For an external clock, the signal must be free of overshoot or ringing, must make continuous, monotonic, and rapid transitions in both directions, and must meet the minimum High and Low times specified in "AC Characteristics". # Multiply by 2 Option Regardless of whether EXTAL is connected to a crystal or an external clock signal, bit 7 of the Clock Multiplier register (CMR, described on page 111) controls whether or not the Z80S188 multiplies the frequency of EXTAL by two. If CMR bit 7 is 1, the part multiplies the frequency by two. If this bit is 0, as it is after a reset, the part does not perform the multiplication. This feature can be used with crystals (or external clocks) up to 16.67 MHz. This feature may allow use of a lower-cost crystal, and eliminates the need for an LC tank circuit, described in "Circuits", on page 40. # Divide by 2 Option Bit 7 of the CPU Control Register (CCR, described on page 112) controls whether the Z80S188 uses the signal from the clock multiplier directly as PHI, or whether it divides the signal by two to obtain PHI. If CCR bit 7 is 0, as it is after a reset, the part divides the signal from the clock multiplier by 2. This mode insulates the part against an asymmetric waveform. Software can write a 1 to CCR bit 7 as part of device initialization, to use the selected signal directly. If an external clock is connected to EXTAL, and neither the \*2 nor /2 option is used, the waveform on EXTAL must meet the minimum High and Low times specified in "AC Characteristics", on page 201. #### Circuits When using a crystal connected to XTAL and EXTAL, locate it as close as possible to the pins, and minimize the trace lengths among the crystal, pins, and the two capacitors illustrated in Figure 10, which illustrates the connection of a fundamental mode crystal up to and including 20 MHz. C1 and C2 are 20-30 pF, a typical value for which is 22 pF. FIGURE 10. FUNDAMENTAL MODE CRYSTAL CIRCUIT < 20 MHz For frequencies above 20 MHz, use a third-overtone crystal and include a C-L tank circuit to filter the fundamental frequency, as illustrated in Figure 11. Again, it is essential to minimize trace lengths by locating all of the components as close as possible to the XTAL and EXTAL pins. FIGURE 11. THIRD-OVERTONE CRYSTAL > 20 MHz # **Crystal Specifications** For fundamental mode crystals up to 20 MHz: Fundamental, parallel type (AT cut recommended) Load capacitance: $C_L = C1 = C2 = 20-30 \text{ pF}$ (22 pF typical) Equivalent Resistance $R_S \le 60$ ohms $$C_{IN} = C_{OUT} = 15-22 \text{ pF}$$ # **Reduced Oscillator Drive Option** Bit 6 in the Clock Multiplier Register, described on page 111, controls the drive (gain) of the oscillator. When this bit is 0, as it is after a reset, the Z80S188 drives a crystal connected to XTAL and EXTAL in an energetic manner, to guarantee that oscillation always starts. This drive is suitable for traditional crystals packaged in HC-49-type packages, but may be too powerful for crystals packaged for miniaturized applications like PCMCIA. To reduce the drive/gain of the oscillator, software writes a 1 to bit 6 of the Clock Control Register as part of initialization. This action reduces the drive to about 25% of Normal mode, and also reduces the maximum oscillator frequency from 33 to 20 MHz. ## **RESET CONDITIONS** How Reset affects each of the registers in I/O space is described in the section, "I/O Registers", on page 108. Among processor registers, the following registers and state bits are cleared to 0: PC, SP, I, IEF1, IEF2, R, and F. The following are not changed by Reset: A, B, C, D, E, H, L, IX, and IY. The Z80S188 resets itself at power-up. When power is applied internally, the Z80S188 detects the power rising. After the oscillator starts, the Power On Reset circuitry holds the Z80S188 in reset for $2^{16}$ clock cycles, driving $\overline{\text{RESET}}$ low to provide a reset to external peripherals. Another possible source of reset is the Watch-Dog Timer (WDT). See section "Watch-Dog Timer", on page 62, for more about the WDT. # **POWER MANAGEMENT** As on other members of the 8018x family, the Z80S188's main power saving modes are controlled by the Standby and Idle/Quick bits in the CPU Control Register (page 112), the IOSTOP bit in the I/O Control Register (page 114), and the execution of SLP and HALT instructions. Section "Low-Power Modes", next, describes the low-power modes. #### **Low-Power Modes** The IOSTOP bit in the I/O Control Register (page 114) controls operation of the ASCIs, PRTs and CSI/O. When this bit is 0, these peripherals operate normally. When this bit is 1, they are disabled, reducing power use. The Standby and Idle/Quick bits in the CPU Control Register (page 112) control the actions of the Z80S188 when it executes an SLP instruction. If the application uses the XTAL/EXTAL oscillator and Standby is 1, a SLP instruction stops the oscillator, leading to the lowest power consumption of any mode. This action requires time to restart the oscillator in response to Reset, an interrupt request, or a bus request. When Standby is 1, the Idle/Quick bit controls how many PHI clocks the Z80S188 waits after re-enabling the oscillator, before restarting operation, with 0 selecting $2^{17}$ (128K) clocks, and 1 selecting 64 clocks. When Standby is 0, the oscillator runs for the duration of the SLP instruction, but clocking is blocked to most of the Z80S188. In this case, the Idle/Quick bit controls whether the oscillator output is driven onto the PHI pin, with a 1 in Idle/Quick disabling clocking on PHI. When Standby is 1, the BREXT bit, bit 5 in the CPU Control Register (page 112), controls whether the Z80S188 restarts the oscillator in response to a Low on the BUSREQ pin, with a 1 enabling these responses. The interaction of these various bits and states is detailed in Table 8 below, including the conditions that cause the Z80S188 to leave each low-power mode and resume normal operation. TABLE 8. LOW-POWER MODES | Instruction | Standby | Idle/Quick | IOSTOP | Mode: Operation | |-----------------------------------------|---------|------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Other than<br>HALT<br>Other than<br>SLP | Х | Х | 0 | <b>Normal:</b> The processor fetches instructions and executes them, possibly sharing the bus with on-chip DMAs and external masters. On-chip peripherals operate under software control. | | Other than<br>HALT<br>Other than<br>SLP | Х | Х | 1 | I/O Stop: The processor, MMU, DMAs, and external masters operate normally, but the ASCIs, PRTs, and CSIO are disabled to reduce power consumption. The only thing these devices can do is to generate an interrupt combinatorially. Software can switch the Z80S188 between NORMAL and I/O STOP mode as appropriate | | HALT | Х | Х | 0 | Halt: The Processor continually fetches the Op Code following the HALT, but does not execute it, possibly sharing the bus with on-chip DMAs and external masters. HALT mode reverts to NORMAL mode in case of a Low on RESET or NMI, a Low on INTO if enabled, an interrupt request from an ASCI, PRT, CSIO, or DMA, or a request on INT2-1 if such are enabled. | | HALT | Х | Х | 1 | Halt and I/O Stop: Similar to HALT mode except that the ASCIs, PRTs, and CSI/O are disabled. | | SLP | 0 | 0 | 0 | Sleep: Clocking is blocked to the processor, DMAs, and DRAM refresh logic, so that these stop generating bus activity. The bus can be granted to external masters. I/O can operate except for DMA. SLEEP mode reverts to NORMAL mode under the same conditions as for HALT mode, except that DMAs cannot interrupt. | | SLP | 0 | 0 | 1 | System Stop: the oscillator keeps running and generating PHI, but clocking is blocked to most of the chip. Bus granting can occur. SYSTEM STOP mode can revert to NORMAL mode in case of a Low on RESET or NMI, a Low on INT2-0 to the extent these are enabled, or an enabled interrupt request from an on-chip peripheral that can generate one combinatorially. | | SLP | 0 | 1 | 1 | Idle: The oscillator runs, but PHI is blocked, as is clocking to most of the chip. Bus granting can occur if the BREXT bit (CCR5) is 1. IDLE mode can revert to NORMAL mode under the same circumstances as from SYSTEM STOP mode. | TABLE 8. LOW-POWER MODES | Instruction | Standby | Idle/Quick | IOSTOP | Mode: Operation | |-------------|---------|------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SLP | 1 | 0 | 1 | Standby: The XTAL/EXTAL oscillator is stopped. This mode does not apply to applications that use LFXTAL/LFEXTAL. Bus granting can occur if the BREXT bit (CCR5) is 1, in which case the device reactivates the oscillator, wait for 2 <sup>17</sup> (128K) clocks, grant the bus, and deactivate the oscillator again after the bus request is negated. STANDBY mode can revert to NORMAL mode under the same circumstances as from SYSTEM STOP mode. If one of these stimuli occur while the Z80S188 is waiting for 128K clocks before responding to an enabled bus request, or while the bus is granted, it re-enters NORMAL mode when the bus request is negated. Otherwise, the Z80S188 reactivates the oscillator and wait for 2 <sup>17</sup> (128K) clocks before commencing normal operation. | | SLP | 1 | 1 | 1 | Standby with Quick Recovery: Similar to STANDBY mode, except that the Z80S188 waits only 64 clocks after enabling the oscillator, before granting the bus or resuming normal operation. | In SLEEP, SYSTEM STOP, IDLE, or either STANDBY mode, if the Z80S188 leaves the mode because of an NMI or an enabled interrupt with the IEF1 flag 1, it resumes operation by performing the interrupt, with the return address being the instruction after the SLP. If the device exits the low-power mode because of an individually-enabled interrupt request, but the IEF1 bit is 0, the Z80S188 resumes by executing the instruction after the SLP. # PARALLEL I/O (PIOS) The Z80S188 includes the equivalent of two Z80 PIO devices, which provide four ports called Port A through Port D. Each port includes 8 data pins named PA7-0, PB7-0, PC7-0, or PD7-0, an input Strobe ASTB, BSTB, CSTB, or DSTB, and an output Ready signal ARDY, BRDY, CRDY, or DRDY. # **PIO Registers** Two consecutive addresses in I/O space are associated with each port. As for the other Z80 peripherals on the Z80S188, bit 7 of the Interrupt Priority Register controls whether A15-8 are decoded as all 0 for these addresses, as for the 80180 peripherals, or whether A15-8 are ignored so that Z80-compatible I/O instructions can be used to access the PIOs. The following table shows only bits 7-0 of each PIO address. TABLE 9. PIO ADDRESSES | A7-0 | Function | |------|----------------| | DCH | Port A Data | | DDH | Port A Control | | DEH | Port B Data | | DFH | Port B Control | | D4H | Port C Data | | D5H | Port C Control | | D6H | Port D Data | | D7H | Port D Control | | | | An OUT instruction to the lower (Data) address for each port sets output data, while an IN instruction from the lower (Data) address reads input data. The Z80S188 decodes the less significant bits of data written to the higher (Control) address for each port, thus categorizing such output into the following *words*: TABLE 10. OUTPUT CONTROL WORDS | D7-0 | Output Category | |----------|------------------------| | xxxxxxx0 | Interrupt Vector Word | | exxx0011 | Interrupt Disable Word | | eahm0111 | Interrupt Control Word | | mmxx1111 | Mode Control Word | Two other kinds of *output words* can contain any data, and are implicitly the target of an OUT instruction to the Control address following certain other Words. After a Mode Control Word where bits 7-6 are 11 is written to the Control address, the next OUT to the Control address is implicitly an I/O Register Control Word, in which 1s identify input pins and 0s identify outputs. After an Interrupt Control Word where bit 4 is 1 is written to the Control address, the next OUT to the Control address is implicitly a Mask Control Word, in which 0s identify pins that can cause an interrupt. ## **Modes of Operation** Software can set each port into one of four modes, by writing a Mode Control Word to the port's Control address. Each mode is numbered according to the binary value of bits 7-6 of the Mode Control Word, and is also named. **Output mode/mode 0.** In this mode, all 8 port pins are outputs. The XRDY pin goes High when software or a DMA channel writes data to the port's Data register. A Low pulse on the XSTB pin indicates when external logic has acquired the data. A rising edge on XSTB makes the Z80S188 drive the XRDY line back Low, and can be programmed to cause an interrupt request from the port. **Note:** Because PIO ports do not provide a status register, the only alternative to enabling interrupts for a port operating in mode 0, 1, or 2, is to connect the port's XRDY line to a port pin of another port, that is operating in BIT CONTROL mode. FIGURE 12. MODE 0 OUTPUT TIMING **Input mode/mode 1.** In this mode, all 8 port pins are inputs. Software starts a sequence of transfers by doing a dummy read from the port's Data address, which drives XRDY High as a data request to external logic. That logic drives XSTB Low to signify that it has provided data on the port pins. The Low level of XSTB opens the Data register latches, and the rising edge latches the data, makes the Z80S188 drive XRDY Low, and can be programmed to cause an interrupt request from the port. When this interrupt occurs, or when software detects XRDY Low in another port, it can read the captured data from the port's Data address, which again drives XRDY High. FIGURE 13. MODE 1 INPUT TIMING **Bidirectional mode/mode 2.** This mode is only available on ports A and C because it uses the BRDY and BSTB pins in conjunction with port A, or uses the DRDY and DSTB pins in conjunction with port C. When this mode is selected for port A or C, the only mode that can be used on port B or D (respectively) is BIT CONTROL mode, mode 3. To simplify the language, this mode is described for port A. ARDY and ASTB are used for output handshaking, as in mode 0, while BRDY and BSTB are used for input handshaking, as in mode 1. If interrupts are enabled for port A, its interrupt vector is returned when ASTB goes High for an output handshake. If interrupts are enabled for port B, its interrupt vector is returned when BSTB goes High for an input handshake, or if a mode 3 interrupt condition is programmed for port B, and it occurs on the PB7-0 lines. This ambiguity can be avoided by programming port B's Mask Control Word with all ones, to disable mode 3 interrupts. Bidirectionality is achieved by having the Z80S188 drive output data onto the PA7-0 (or PC7-0) pins in this mode, only when external logic drives ASTB (or CSTB) Low. Obviously, external logic must not drive any of the PA7-0 (or PC7-0) pins at the same time that it drives ASTB (or CSTB) Low. FIGURE 14. MODE 2 BIDIRECTIONAL TIMING **Bit Control mode/mode 3.** In this mode, the port pins can be any mixture of inputs and outputs. After writing 11 to bits 7-6 in a Mode Control Word, software next writes an I/O Register Control Word to the port's Data address, containing a 1 for each port pin that is an input, and a 0 for each port pin that the Z80S188 drives as an output. When this value is written, the Z80S188 immediately begins driving pins corresponding to 0, and releases drive on pins corresponding to 1. In this mode, the port's READY and STROBE pins are not used in conjunction with this port. Instead, the port can interrupt based on conditions on its port pins, as controlled by bits 7-5 of an Interrupt Control Word and a subsequent Mask Control Word. After writing a 1 to bit 4 of an Interrupt Control Word, software next writes a Mask Control Word to the port's Control address, containing a 0 for each port that is active for mode 3 interrupt, and a 1 for each pin that is ignored. Pins with a corresponding 1 (input) in the I/O Register Control word, and a 0 in the Mask Control Word, are active with respect to mode 3 interrupts. If bit 5 in a port's Interrupt Control Word is written as 1, the pins are active High, while if bit 5 is 0 they are active Low. If bit 6 of the Interrupt Control Word is written as T, all of the active pins in the port must be in the active state simultaneously to cause a mode 3 interrupt. If bit 6 is 0, *any* of the pins that are in an active state can cause an interrupt. FIGURE 15. MODE 3 BIT CONTROL TIMING, BIT MODE READ ### **PIO Interrupts** The PIO, SIO, and CTC modules perform logical OR instructions on their interrupt requests with those from any external peripherals that may be connected to the INT0 pin. These external peripherals drive INT0 Low in an open-collector or open-drain fashion. The Z80S188 drives INT0 Low in an open-drain fashion, when any of the PIOs, SIO, or CTC request an interrupt. Each PIO port can request an interrupt, and includes state bits called Interrupt Pending (IP) and Interrupt Under Service (IUS) and its own 8-bit interrupt vector. The PIOs cannot be used in interrupt mode 0. They can be used in interrupt mode 1, but since the functionality of this mode is so limited, all following descriptions of PIO interrupt operation assume that software has performed an IM 2 instruction to place the processor in interrupt mode 2. **Interrupt Priority Daisy Chaining.** Because more than one port, channel, or interrupt type can request an interrupt at the same time, a mechanism is needed to select the order in which their requests are serviced. Z80 peripherals and certain other ZiLOG devices use a daisy chain to control the relative priority of interrupt requests among multiple devices and interrupt types within devices. As described in "Interrupt Acknowledge Daisy Chaining", on page 18, each PIO port includes an Interrupt Enable In (IEI) pin, from which it receives permission to interrupt from higher-priority devices, and an Interrupt Enable Out (IEO) pin, on which it grants permission to interrupt, to lower-priority devices. The daisy-chain order and priority within each Z80-device-equivalent module is fixed. For the PIOs, port A has the highest priority, followed by ports B, C, and D. The PIOs, SIO, and CTC in the Z80S188 are always consecutive on the daisy chain, but the relative priority among PIO AB, PIO CD, SIO, and CTC is programmable in the Interrupt Priority register, with the sole restriction that PIO AB always has higher priority than PIO CD. Please see "Interrupt Acknowledge Daisy Chaining", on page 18 for more information about interrupt daisy-chaining. ## **PIO Software Sequences** The following sections present typical software sequences for both polled and interrupt-driven operation in each of the four operating modes. These procedures can be applied to any channel with the following restrictions: - BIDIRECTIONAL mode 2 can only be used on channels A and C. - If channel A or C is used in mode 2, then channel B or D respectively can only be used in BIT CONTROL mode 3. ## Polled Operation in Output Mode 1. - 1. Connect the XRDY output to a pin of a port that is in Bit Control Mode 3, or to some other general purpose input such as DCD0 or CTS0, for which bit 6 or 5 (respectively) of ASCI0's Extension Control register is 1. - 2. Program the register(s) associated with that pin to ensure that it is an input. For a PIO port, write a CFH to that port's Control address to select mode 3, followed by an I/O Register Control Word that includes a 1 for the pin in question. - 3. Write a 03H to its Control address, if this port may have been used in another mode since Reset, to ensure that interrupts from the port are disabled. - 4. Write a 0HF to this port's Control address, to select Output Mode 0. - 5. Write the first (or next) data byte to be sent via the port to the port's Data address when it is available. This action sets the XRDY pin High. - 6. Read, periodically, the register containing the bit corresponding to the input pin that is connected to the XRDY pin, and test the bit. When a Low appears on the pin, indicating that the destination device has responded with a rising edge on the XSTB pin, return to step 5. ## Interrupt-Driven Operation in Output Mode 0. - 1. Disable interrupts (DI), if necessary. - 2. Execute as many of the following instructions as have not already been implemented since Reset: IM 2 LD A,inttab/256 ;inttab=start of interrupt table LD I.A LD HL,outisr ;outisr = start of ISR LD (inttab+ourvec),HL ;ourvec = our vector **NOTE:** The value of inttab is a multiple of 256; that is, bits 7-0 of its value is 00. - 3. Write the even value called ourvec in the previous step, to the port's Control address. Bit 0 of this value must be 0. - 4. Write 0FH to this port's Control address, to select Output Mode 0. - 5. Write 87H to this port's Control address, to enable interrupts. - 6. Clear an *output byte count* in memory. - 7. Enable interrupts (EI) - 8. As each output data byte becomes available: - a. Disable interrupts (DI). - b. Check the output byte count in memory. If it is 0, write the character to the port's Data address, otherwise store it where the interrupt service routine can find it. - c. Increment the output byte count in memory. - d. Enable interrupts (EI). - 9. When control comes to outisr: - a. Save as many registers as the ISR might use (worst case), using PUSH, EX AF, AF, or EXX instructions. - b. Decrement the output byte count. If it is still 1, fetch the next character and output it to the port's Data address. - c. Conclude the interrupt service routine by restoring the saved register values, then executing EI followed by RETI. The port decodes the RETI instruction and re-enables interrupts from itself and from lower-priority devices. ## Polled Operation in Input Mode 1. - 1. Connect the XRDY output to a pin of a port that is in Bit Control Mode 3, or to some other general purpose input such as DCD0 or CTS0, for which bit 6 or 5 (respectively) of ASCI0's Extension Control Register is 1. - 2. Program the register(s) associated with that pin to ensure that it is an input. For a PIO port, write a CFH to that port's Control address to select mode 3, followed by an I/O Register Control Word that includes a 1 for the pin in question. - 3. Write a 03H to its Control address, to ensure that interrupts from the port are disabled, if this port may have been used in another mode since Reset. - 4. Write a 4FH to this port's Control address, to select Input Mode 1. - 5. Read the port's Data address, to make the XRDY pin High. - 6. Read the register containing the bit corresponding to the input pin that is connected to the XRDY pin periodically, and test the bit. - 7. Read the port's Data address and process the byte when it shows a Low on the pin, indicating that the external device has responded with a data byte and a rising edge on the XSTB pin. # Interrupt-Driven Operation in Input Mode 1. - 1. If necessary, disable interrupts (502Z90502) - 2. Execute as many of the following instructions that have not been implemented since Reset: ``` IM 2 LD A,inttab/256 ; inttab = start of interrupt table LD I,A LD HL,inisr ; inisr = start of ISR LD (inttab+ourvec),HL ; ourvec = our vector ``` **NOTE:** The value of inttab must be a multiple of 256, that is, bits 7-0 of its value must be 00. - 3. Write the even value called ourvec in the previous step, to the port's Control address. Bit 0 of this value must be 0. - 4. Write 4FH to this port's Control address, to select Input Mode 1. - 5. Write 87H to this port's Control address, to enable interrupts. - 6. Read the port's Data address, to make the XRDY pin High. - 7. Re-enable interrupts (EI). - 8. Save as many registers as the ISR might use (worst case), using PUSH, EX AF, AF, or EXX instructions, when control comes to inisr. - 9. Read the port's Data address and process the character. - 10. Conclude the interrupt service routine by restoring the saved register values, then executing EI followed by a RETI instruction. The port decodes the RETI instruction and re-enables interrupts from itself and from lower-priority devices. **Polled Operation in Bidirectional Mode 2.** This mode can only be used on ports A and C. - Connect both the ARDY and BRDY pins, or CRDY and DRDY pins, to pins of a port that is in Bit Control Mode 3, or to some other general purpose inputs such as DCD0 and CTS0, with bits 6 and 5 of ASCI0's Extension Control Register containing the value 11. (Since port B or D must be in Bit Control Mode 3 in order to use Bidirectional Mode 2 on port A or C respectively, two port B or D pins are natural choices.) - 2. Program the register(s) associated with these two pins to ensure that they are inputs. For a PIO port, write a CFH to that port's Control address to select mode 3, followed by an I/O Register Control Word that includes 1s for the pins in question. - 3. If the port may have been used in another mode since Reset, write 03H to the Control addresses of both port A and B (or C and D), to ensure that interrupts are disabled. - 4. Write CFH to the port B (or D) Control address, if necessary, to select Bit Control Mode 3, followed by an I/O Control Word to the port B (or D) Control address, containing a 1 for each input pin and a 0 for each output. - 5. Write 8FH to the Port A (or C) Control address, to select Bidirectional Mode 2. - 6. Read the Port A (or C) Data address, to make the BRDY (or DRDY) pin High. - 7. Clear an Output Started flag in memory. - 8. Write the first output byte available to the Port A (or C) Data address, to make the ARDY (or CRDY) pin High. Also, set the Output Started flag at this time. - 9. Read the register(s) containing the bits corresponding to the ARDY and BRDY (or CRDY and DRDY) lines periodically. - 10. Write the Output Started flag to the Port A Data address if it is set and ARDY is Low, indicating that the external device has acknowledged the last output, and another output byte is available. - 11. Read BRDY from the Port A Data address, and process it if BRDY is Low, indicating that external logic has provided an input character. **Interrupt-Driven Operation in Bidirectional Mode 2.** This mode can only be used on ports A and C. - 1. If necessary, disable interrupts (DI). - 2. Execute as many of the following instructions that have not been implemented since Reset: IM 2 LD A,inttab/256 ; inttab = start of interrupt table LD I,A LD HL,outisr ; outisr = start of output ISR LD (inttab+outvec),HL ; outvec = output vector LD HL,inisr ; inisr = start of input ISR LD (inttab+invec),HL ; invec = input vector **Note:** The value of inttab must be a multiple of 256, that is, bits 7-0 of its value must be 00. - 3. Write the even value called outvec in the previous step, to the port A (or C) Control address, and the even value called invec to the port B (or D) Control address. Bit 0 of both values must be 0. - 4. Write CFH to the port B (or D) Control address, if necessary, to select Bit Control Mode 3, followed by an I/O Control Word to the port B (or D) Control address, containing a 1 for each input pin and a 0 for each output. - 5. Write 8FH to the Port A (or C) Control address, to select Bidirectional Mode 2. - 6. Write 97H to the Port B (or D) Control address, to enable input interrupts and indicate that a mask word follows, then write FFH to the Port B (or D) Control address, to disable all port B pins from causing an interrupt. - 7. Write 87H to the Port A (or C) Control address, to enable output interrupts. - 8. Read the Port A (or C) Data address, to make the BRDY (or DRDY) pin High. - 9. Clear an Output Data Count in memory to 0. - 10. Enable interrupts (EI). - 11. When each output byte becomes available: - a. Disable interrupts (DI) - b. Check the output data count in memory. If it is 0, write the character to the Port A (or C) Data address, to make the ARDY (or CRDY) pin High. Otherwise, store the character in memory where the interrupt service routine can find it. - c. Increment the output data count. - d. Enable interrupts (EI) - 12. If control comes to outisr: - a. Save as many registers that the interrupt service routine may use (worst case), using PUSH, EX AF,AF', or EXX instructions. - b. Decrement the output data count in memory. If it is still non-zero, retrieve the next output character and output it to the Port A (or C) Data address. - c. Restore the saved registers, then execute an EI and RETI. The port decodes the RETI instruction and re-enables interrupts from itself and from lower-priority devices. - 13. If control comes to inisr: - a. Save as many registers as the interrupt service routine may use (worst case), using PUSH, EX AF, AF, or EXX instructions. - b. Read the Port A (or C) Data address to obtain the byte from the external device, and process it. - c. Restore the saved registers, then execute an EI and RETI. The port decodes the RETI instruction and re-enables interrupts from itself and from lower-priority devices. Other Bidirectional Operating Modes. Software can be written for other Bidirectional possibilities than those described above. For example, output can be handled in an interrupt-driven fashion while input can be handled by polling, or operate in the opposite direction. Also, when using input interrupts, port B or D input pins can be left unmasked to cause interrupts, which use the same vector as input interrupts. # Polled Operation in Bit Control Mode 3. - 1. Write 03H to this port's Control address, if this port may have been used in another mode since Reset, to ensure that interrupts from the port are disabled. - 2. Write CFH to the port's Control address, to select Bit Control Mode 3. - 3. Write an I/O Control Word to the port's Control address, containing a 1 for each input pin and a 0 for each output pin. - 4. Read the port's Data address whenever the state of inputs is needed. For output bits this action returns the data last written to the Data address. - 5. Write the new states to the port's data address whenever the state of outputs needs to change. Data written to input bits is ignored. # Interrupt-Driven Operation in Bit Control Mode 3. - 1. If necessary, disable interrupts (DI) - 2. Execute as many of the following instructions as have not already been implemented since Reset: ``` IM 2 ``` LD A,inttab/256 ; inttab = start of interrupt table LD I,A LD HL,ourisr ; ourisr = start of ISR LD (inttab+ourvec),HL ; ourvec = our vector **NOTE:** The value of inttab must be a multiple of 256, that is, bits 7-0 of its value must be 00. - 3. Write the even value called ourvec in the previous step, to the port's Control address. Bit 0 of this value must be 0. - 4. Write CFH to the port's Control address, to select Bit Control Mode 3. - 5. Write an I/O Control Word to the port's Control address, containing a 1 for each input pin and a 0 for each output pin. If all pins are outputs, the port does not interrupt. See the preceding section, "Polled Operation in Bit Control Mode 3". - 6. Write a value of form 1ah10111 to the port's Control address. This enables interrupts from the port and indicates that a mask value follows. The *h* bit is 1 if a High on the selected port pin(s) is the active state, or 0 if a Low on the pin(s) is the active state. The *a* bit matters only if the following mask word contains 0s for more than one input pin. In this case a 0 in the *a* bit makes the port request an interrupt when *any* of the selected pins are in the selected active state, and a 1 in *a* makes the port request an interrupt when *all* of the selected pins are in the active state. The former is called an *OR function* and the latter an *AND function*. - 7. Write a mask value to the port's Control address. The port ignores bits in this value corresponding to output pins. For input pins, a 0 enables the pin to cause an interrupt as described above, while a 1 prevents the pin from causing an interrupt. If no input pins are enabled by a corresponding 0, the port does not interrupt: See the preceding section "Polled Operation in Bit Control Mode 3". - 8. Enable interrupts (EI). - 9. Whenever the state of inputs is needed, read the port's Data address. For output bits this action returns the data last written to the Data address. - 10. Write the new states to the port's data address whenever the state of outputs needs to change. Data written to input pins is ignored. - 11. Monitor the input pin(s) selected by 0s in step 6 for the condition specified by the h and a bits. When this logical state goes from false to true, the port requests an interrupt. - 12. When control comes to ourisr: - a. Software saves as many registers as it might use (worst-case), using PUSH, EX AF, AF, or EXX instructions. - b. Software may need to read the port's Data address, or other registers, to gather more data about current conditions. - c. The interrupt service routine's (ISR's) response to the interrupt is application-dependent. No action is necessary to *clear the interrupt*. The a and h bits, or the mask, may be changed for the next interrupt. - d. The ISR concludes by restoring the saved registers, followed by EI and RETI instructions. The port decodes the RETI instruction and re-enables interrupts from itself and from lower-priority devices. # **PIOs and Reset** Reset configures the PIO ports as follows: - 1. Each port is placed in Input Mode 1. This disables output drive on all port pins. - 2. XRDY outputs are forced Low. - 3. Interrupts are disabled. - 4. Output registers for modes 0, 2, and 3 are cleared to 0s, which correspond to Lows. - 5. Mode 3 mask registers are cleared to 0s to disable interrupts for all pins. ### **DMA CHANNELS** The Z80S188 includes two DMA channels called DMA0 and DMA1. Both channels can transfer data between memory and a peripheral in I/O space. In addition, DMA0 can perform memory to memory block transfers, and transfers between memory and memory-mapped I/O devices. Both DMA channels are of the *flowthrough* type, in which each byte transferred requires two bus cycles, one to read the *source* and the second to write the *destination*. Because of this technique, neither memory nor peripherals differentiate the bus cycles performed by the DMA channels, because they are identical to bus cycles from the processor. DMA transfer can occur as fast as 6 clocks/byte. At 33 MHz, the speed is up to 5.5 MB/second. Destination/output devices typically require edge-sensitive request mode, in which case the maximum rate is 9 clocks/byte, or 3.67 MB/second at 33 MHz."DMA Registers", on page 131, describes the registers associated with the DMA channels. #### **DMA Basics** DMA0 has two 23-bit address registers and a 16-bit byte count, while DMA1 has one 23-bit memory address registers and a 16-bit I/O address register and byte count. For DMA0 the address registers are called the Source and Destination Address Registers (SAR and DAR). DMA1's registers and called the Memory and I/O Address Registers (MAR and IAR). Each address register is divided into three Z80S188 I/O registers, called L (LOW), H (High), and B. When the DMA channel is operating, A7-0 is driven from the L register and A15-8 from the H register. For memory addresses (always for MAR) the channel drives A22-16 from the LS 7 bits of the B register. For I/O addresses (always for IAR) the channel uses the LS three bits of the B register to select the source of the DMA Request signal that controls data transfer. Each byte count register is divided into two Z80S188 I/O registers, called L (Low) and H (High). After programming a channel's address and byte count registers, software starts the channel by setting its Enable bit in the DSTAT register (DE0 or DE1). As a DMA channel transfers each byte, the byte counter register decrements. When a channel has decremented the byte count to 0, it becomes inactive by clearing the Enable bit. Software can select whether a channel increments or decrements a memory address as it transfers each byte. DMA0 also has an option to keep a memory address fixed. To select this fixed address option for the source or destination, DMA0 must be a memory-mapped I/O device that provides a DMA Request signal on the DREQO pin. ## **DMA Requests** An external peripheral, that needs a DMA channel to transfer data for it, must provide a DMA request signal to the DREQU pin for DMAO, and/or to the DREQU pin for DMA1. A DMA request can be connected directly to one of these pins if only one external peripheral is serviced by that DMA channel, or via external selection logic if more than one external device is to use the DMA channel. Bits corresponding to address bits 18-16 of the register containing the I/O address of a peripheral, select between the external DREQ pin and internal peripherals as the source of each DMA channel's request. For a memory-mapped peripheral, that is, a source or destination of a DMA0 memory-to-memory operation that's programmed to use a fixed address, the DREQO pin is always used as the REQUEST signal. The DMA request signal indicates when an input or source peripheral has a byte to be transferred to memory, or when an output or destination peripheral needs a byte from memory. ## Edge- vs. Level-Sensitive Requests DMA requests can be programmed to be Low-level sensitive or falling-edge sensitive. For an output/destination peripheral, the timing requirements on the DMA Request signal dictate falling-edge mode. An input/source peripheral can use either an edge- or level-sensitive DMA Request. Figure 16 illustrates the timing of a level-sensitive DMA Request. DMA operation is triggered when the Z80S188 samples the DMA request line Low. In the figure below, the Z80S188 samples the Request line again, at the rising PHI edge that begins the second-last clock cycle of the machine cycle that writes the byte to the destination. If the Request line is Low at that time, as it is in the rightmost down-arrow below, DMA operation continues for another byte. If the Request is sampled High, as at the leftmost down-arrow below, the current DMA channel relinquishes use of the bus (to the processor, the other DMA channel, or an external master) after completing the write cycle. FIGURE 16. PROCESSOR/DMA OPERATION WITH LEVEL-SENSE REQUEST Figure 17 illustrates the timing of an edge-sensitive request. At the first down-arrow, the DMA channel writes a byte to the destination. A new falling edge has not occurred by the second-last rising PHI edge of the cycle, so the bus is relinquished to the processor. At the same sampling point in the processor cycle, a new falling edge has occurred on the Request line. The DMA reads and then writes a byte. At the same point in its write cycle, a new falling edge has not occurred, and bus control is returned to the processor, and the DMA channel does not operate again until the Request line has gone High and then Low again, some time past the right edge of the figure below. FIGURE 17. PROCESSOR/DMA OPERATION WITH EDGE-SENSE REQUEST # **Memory-to-Memory Modes** In a DMA0 memory-to-memory operation, in which both the source and destination are programmed for address incrementing or decrementing, there is no peripheral to supply a request signal to control the transfer. In this case, software can select between two modes of operation by programming MMOD, bit 1 of the DMA Mode register. If MMOD is 0, the processor and DMA channel alternate bus cycles until the DMA has completed the block transfer and decremented its byte count to 0. This mode is called CYCLE STEAL mode. If MMOD is 1, the DMA channel does continuous cycles until it completes the block transfer, and the processor can do nothing during this time. This mode is called BURST mode. ### **DMA Interrupts** Software can enable interrupts from each DMA channel, which then requests an interrupt when it has decremented its byte count to 0. When the processor acknowledges such an interrupt, the interrupt service routine address is fetched from memory at (I : IL : 8) for DMA0 or (I : IL : 10) for DMA1. If the interrupt service routine does not have another block of data for the DMA channel to transfer, it prevents further interrupts by clearing the interrupt enable bit (DSTAT bit 2 for DMA0, bit 3 for DMA1) before it re-enables interrupts with an EI instruction. If the ISR programs the DMA channel for another transfer, inter- rupts can be re-enabled with an EI instruction, after the DMA is restarted by writing DCNTL. # Setting Up a DMA Transfer Write the Address Registers. For DMA0, this transfer includes SAR0L, SAR0H, SAR0B, DAR0L, DAR0H, and DAR0B. If the source is in I/O space, write SAR0B with a code to select the source of the DMA Request for DMA0, as described in Table 11: TABLE 11. SAROB VALUE FOR A SOURCE IN I/O SPACE | SAROB Bits 2-0 | DMA Request Source | |----------------|--------------------------| | 000 | DREQ0 pin | | 001 | ASCIO RDRF | | 010 | ASCI1 RDRF | | 011 | Reserved, do not program | | 100 | SIO A Rx | | 101 | SIO B Rx | | 110 | PIO A In | | 111 | PIO B In | If the DMA destination is in I/O space, write DAR0B with a code to select the source of the DMA Request for DMA0, as described in Table 12: TABLE 12. DAROB VALUE FOR A DESTINATION IN I/O SPACE | 000 DREQO pin 001 ASCI0 TDRE 010 ASCI1 TDRE 011 Reserved, do not program | Bits 2-0 DMA | Request Source | |----------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------------| | 010 ASCI1 TDRE | 000 DREG | <u>0</u> pin | | | 001 ASC | ) TDRE | | 011 Reserved, do not program | 010 ASC | 1 TDRE | | | 011 Rese | ved, do not program | | 100 SIO A Tx | 100 SIO / | Tx | | 101 SIO B Tx | 101 SIO I | Tx | | 110 PIO A Out | 110 PIO / | Out | | 111 PIO B Out | 111 PIO E | Out | For DMA1, software must write MAR1L, MAR1H, MAR1B, IAR1L, IAR1H, and IAR1B. Write IAR1B with a code to select (with the DIM1 bit in the DCNTL register) the source of the DMA Request for DMA1, as described in Table 13: TABLE 13. IAR1B VALUE | IAR1B Bits 2-0 | DIM1 | DMA Request Source | |----------------|-------------|--------------------------| | 000 | Χ | DREQ1 pin | | 001 | 0 (mem→I/0) | ASCIO TDRE | | | 1 (I/O→mem) | ASCIO RDRF | | 010 | 0 (mem→I/0) | ASCI1 TDRE | | | 1 (I/O→mem) | ASCI1 RDRF | | 011 | X | Reserved, do not program | | 100 | 0 (mem→I/0) | SIO A Tx | | | 1 (I/O→mem) | SIO A Rx | | 101 | 0 (mem→I/0) | SIO B Tx | | | 1 (I/O→mem) | SIO B Rx | | 110 | 0 (mem→I/0) | PIO A Out | | | 1 (I/O→mem) | PIO A In | | 111 | 0 (mem→I/0) | PIO B Out | | | 1 (I/O→mem) | PIO B In | **Write the Byte Count Registers.** Write the less-significant byte to BCR0L or BCR1L, and the MS byte to BCR0H or BCR1H. An all-0 value makes the DMA transfer 65,536 bytes. For DMAO, write the DMODE Register. Bits 3-2 select the operating mode for the source, as described in Table 14. Bits 5-4 select the operating mode for the destination, as described in Table 15. For memory-to-memory block transfers, bit 1 (MMOD) selects between Cycle Steal and Burst mode, as described in "Memory-to-Memory Modes", on page 58. TABLE 14. DMAO SOURCE MODE | DMODE 3-2 | Mode | |-----------|---------------------------------------------| | 00 | Increment Memory Address | | 01 | Decrement Memory Address | | 10 | Fixed Memory Address (request on DREQO pin) | | 11 | Fixed I/O Address | TABLE 15. DMAO DESTINATION MODE | DMODE 5-4 | Mode | |-----------|---------------------------------------------| | 00 | Increment Memory Address | | 01 | Decrement Memory Address | | 10 | Fixed Memory Address (request on DREQO pin) | | 11 | Fixed I/O Address | Write the DCNTL Register. Typically, software reads this register, modifies the bits for the current DMA channel, and writes back the result. Bits 7-4 select the number of waits to insert for Memory and I/O accesses, as described in "Central Wait State Generator", on page 35. For DMA0, bit 2 selects edge- vs. level-sensitivity on the DMA Request, as described in an earlier section. For DMA1, bit 3 selects between edge- and level-sensitivity, and bits 1-0 select the operating mode, as described in Table 16: TABLE 16. DMA1 OPERATING MODE | DCNTL 1-0 | Mode | |-----------|----------------------------------------------| | 00 | Increment Memory Address → Fixed I/O Address | | 01 | Decrement Memory Address → Fixed I/O Address | | 10 | Fixed I/O Address → Increment Memory Address | | 11 | Fixed I/O Address → Decrement Memory Address | Write the DSTAT Register to Enable the DMA Channel. Software reads this register, modifies the bits noted below, and writes back the result. For DMAO, write 110 to bits 6-4, keep bit 3 unchanged, and write a 1 to bit 2 if DMAO interrupts when it has decremented the byte count to 0, or a 0 to bit 2 if DMAO does not interrupt. For DMA1, write a 1 to bit 7, 01 to bits 5-4, write a 1 to bit 3 if the user requires DMA1 to interrupt when it has decremented the byte count to 0, or a 0 to bit 3 if not, and keep bit 2 unchanged. ### **NMI** and **DME** When software writes to DSTAT to start either DMA channel as described above, this action also sets the DMA Master Enable (DME) bit that can be read as bit 0 in DSTAT. A 1 in this bit enables operation by either or both DMA channels. To guarantee that a Non-Maskable Interrupt (NMI) is handled promptly, the Z80S188 clears DME to suspend DMA operation, when \(\overline{NMI}\) Low is detected. As soon as possible, the NMI service routine reads DSTAT. For each DMA channel, if the DE bit (DSTAT7 or 6) is 1, and the associated device (if any) has not overrun or underrun, the service routine clears that channel's DWE bit (DSTAT5 or 4) to 0. If either DWE bit is 0, the result is written back to DSTAT. This action sets DME again and re-enables DMA operation. ## **DMA Channel Completion** While a DMA channel is operating, software can stop it by reading the DSTAT register, clearing bits 6 and 4 for DMA0, or 7 and 5 for DMA1, and writing the result back to DSTAT. Otherwise, if software enabled the channel to interrupt, when the channel decrements the byte count to 0, an interrupt is requested. If software does not enable the DMA channel to interrupt, it polls the Enable bit in DSTAT (bit 6 for DMA0, bit 7 for DMA1) to determine when the DMA channel finishes transferring the current block of data. In some applications, software can use status or an interrupt from the associated peripheral device, to determine completion of the block transfer. ## **Handling DMA Interrupts** When the conditions noted in "On-Chip Interrupt Handling", on page 28 are met with respect to a DMA interrupt request, the processor fetches the interrupt service routine address from memory at (I : IL : 8) for DMA0 or (I : IL : 10) for DMA1. The service routine, as a minimum: - 1. Reads the DSTAT register to determine that the DE bit for the DMA channel corresponding to the service routine entry point, has gone from 1 to 0. If a common routine is used for both DMAs, the service routine determines which DE bit has been cleared, or both. - 2. Reprograms the channel's registers if there is more for a completed DMA channel to process, and restart it, as described above. - 3. Clears the DIE bit for the channel, in the DSTAT register, to prevent another interrupt for the same DMA completion, if there is no more data to process. - 4. The ISR ends with an EI and a RET instruction, to return to the interrupted process. #### WATCH-DOG TIMER The Watchdog Timer (WDT) can be used to protect against unreliable software, power line faults that put the processor into unusual states, and other processes harmful to the device. When the WDT is enabled, software must reload it periodically to prevent it from driving the WDTOUT output Low. WDTOUT can be connected to RESET, to $\overline{\text{NMI}}$ , or to external logic. The time period, within which software must reload the WDT to prevent a Low on WDTOUT, is programmable among $2^{16}$ , $2^{18}$ , $2^{20}$ , or $2^{22}$ system clocks. The registers in the WDT are described in "Watch-Dog Timer Registers", on page 141. Several provisions of the WDT are intended to enhance its integrity against runaway execution. The WDT can be reloaded by writing the specific value 4EH to the WDT Command register. This register can only be disabled by writing a 0 to bit 7 of the WDT Master register, then writing the value B1H to the WDT Command register. ### COUNTER/TIMER CHANNELS (CTCs) The Z80S188 includes the equivalent of one Z80 CTC device: four Counter/Timer Channels numbered 0 through 3. Each channel includes a readable 8-bit down counter, a prescaler that can divide the channel's input clock by 16 or 256, a Clock/Trigger input (CLK/TRG0-3), and a Zero Count/Timeout output (ZC/TO0-3). Each channel can operate in a Counter mode, in which the CLK/TRG pin provides its down-count clock, or in TIMER mode, in which the down-count clock is the Z80S188's master PHI clock divided by 16 or 256, and in which the CLK/TRG pin can optionally provide a trigger to start down-counting. In both modes, when down-counting reaches 0, the channel produces a pulse on its ZC/TO output, and reloads the down counter from its Time Constant register. #### **CTC Addresses and Registers** Each CTC channel has one 8-bit address in I/O space. Like the other Z80 peripherals in the Z80S188, CTC I/O decoding can include A15-8 all 0 as for 80180 register decoding, or can ignore A15-8, depending on the AllPageIO bit in the Interrupt Priority register. The latter choice allows use of Z80 I/O instructions for legacy-code compatibility. TABLE 17. CTC I/O ADDRESSES | Channel | I/O Address | |---------|-------------| | 0 | DOH | | 1 | D1H | | 2 | D2H | | 3 | D3H | "Counter/Timer (CTC) Registers", on page 142, describes the use of the CTC addresses. Reading a CTC channel's address always yields the contents of its down counter. Except when a channel is expecting a Time Constant as described below, writing an even value (having a 0 in bit 0) to channel 0's address sets bits 7-3 of the interrupt vector value for all four channels, while writing an odd value (having a 1 in bit 0) to any channel loads its Channel Control register. If bit 2 written to a Channel Control register is 1, the next write to that channel's address loads the channel's Time Constant register. **Channel Control Register.** Bit 7 of this register must be 1 to enable an interrupt from the channel when its down counter reaches 0, or 0 if an interrupt is not required. A 1 in bit 6 selects Counter mode, in which the down-counter is decremented by the selected edge on the CLK/TRG input, while a 0 in bit 6 selects Timer mode, in which the down-counter is decremented by the PHI clock divided by 16 or 256, and in which the selected edge on CLK/TRG can optionally enable the channel to start down-counting. In Timer mode only, a 1 in bit 5 conditions the prescaler to divide PHI by 256, while a 0 in bit 5 divides PHI by 16. In Counter mode, bit 5 has no significance. In Counter mode, a 1 in bit 4 selects rising edges on CLK/TRG to decrement the down-counter, while a 0 selects falling edges. In Timer mode with a 1 in bit 3, a 1 in bit 4 selects a rising edge on CLK/TRG to start down-counting, while a 0 selects a falling edge on CLK/TRG. In Timer mode with a 0 in bit 3, bit 4 has no significance. In Timer mode, a 1 in bit 3 conditions the channel to wait for the edge selected by bit 4, following the rising edge of machine cycle T2 after the one loading the Time Constant. A 0 in bit 3 starts the prescaler counting at the rising edge of T2. In Counter mode, bit 3 is insignificant. A 1 written to bit 2 conditions a channel to load the next byte written to the channel's address into the Time Constant register. Writing a 0 to bit 2 keeps the channel decoding bit 0 to select between the Channel Control register and the Interrupt Vector register. If a channel is already operating, and software writes 10 to bits 2-1, the subsequently-written Time Constant cannot take effect until the next time the channel counts down to 0. A 1 written to bit 1 stops the channel, if it was running, and resets it. If software writes 11 to bits 2-1, the channel is re-enabled for operation when software writes the new Time Constant. Writing 0 to bit 1 of a running channel, allows the channel to continue running. Bit 0 must be 1 to identify a byte for the Channel Control register. Writing a byte to channel 0, with a 0 in bit 0, writes bits 7-3 of the value into the Interrupt Vector register that applies to all four channels. **Time Constant Register.** After software writes a 1 to bit 2 of a Channel Control register, the next byte written to that channel's address is loaded into the channel's Time Constant register. If the channel is not already running, the value is also loaded into the down-counter, and the channel is enabled to count down from that value. (In Timer mode with a 1 in bit 3 of the CCR, actual down-counting is delayed until the channel senses the selected edge on CLK/TRG.) A 0 time constant forces a channel count down from 256. **Interrupt Vector Register.** If software writes a value with a 0 in bit 0 to channel 0's address, bits 7-3 of the value are captured in this register. Subsequently, when any CTC channel interrupts the processor (assuming the processor is in INT0 interrupt mode 2), the CTC returns these bits as bits 7-3 of the Interrupt Vector, with the number of the interrupting channel as bits 2-1 and a 0 in bit 0. **Reading the Down Counter.** Reading any channel's address yields the current contents of its down-counter. The software can remembers the status of each channel. # **CTC Interrupts** The CTC, PIO, and SIO modules perform logical OR instructions on interrupt requests using those from any external peripherals that may be connected to the INT0 pin. These external peripherals drive INT0 Low in an open-collector or opendrain fashion. The Z80S188 drives INT0 Low in an open-drain fashion when any of the CTC or SIO channels or PIO ports are requesting an interrupt. Each CTC channel can request an interrupt, and includes state bits called Interrupt Pending (IP) and Interrupt Under Service (IUS). The 4 CTC channels share a 5-bit base interrupt vector. A CTC channel that is the highest priority requesting device during an interrupt acknowledge cycle returns the channel number in bit 2-1 of the interrupt vector. Interrupt Priority Daisy Chaining. Since more than one port, channel, or interrupt type can request an interrupt at the same time, a mechanism is needed to select the order in which their requests are serviced. Z80 peripherals and certain other ZiLOG devices use a daisy chain to control the relative priority of interrupt requests among multiple devices and interrupt types within devices. As described in "Interrupt Acknowledge Daisy Chaining", on page 18, each CTC channel includes an Interrupt Enable In (IEI) pin, from which permission is received to interrupt from higher-priority devices, and an Interrupt Enable Out (IEO) pin, on which permission is received to interrupt to lower-priority devices. The daisy-chain order and priority within each Z80-device-equivalent module is fixed. For the CTC, channel 0 has the highest priority and channel 3 the lowest. The CTC, PIOs, and SIO in the Z80S188 are always consecutive on the daisy chain, but the relative priority among them is programmable in the Interrupt Priority register. See "Interrupt Acknowledge Daisy Chaining", on page 18 for more information about interrupt daisy-chaining. # **CTC Software Sequences** The following sections describe polled and interrupt-driven operations in both Counter and Timer modes. These operations apply equally to any of the four channels. # Polled Operation in Counter Mode. - 1. Write a 47H to the channel's address if falling edges on the channel's CLK/TRG*n* pin decrement the counter, or 57H if rising edges decrement the counter. - 2. Write the value from which the counter counts down, to the channel's address. A 0 value forces the channel count down from 256. This value is loaded into the counter and the channel's TIME CONSTANT register. Unless software reloads a new TIME CONSTANT value in step 5, this is also the value from which the counter restarts, after it has counted down to 0. - 3. Enable the channel to count down by 1 whenever the selected edge occurs on its CLK/TRGn pin. Software can read the channel's address at any time, to determine the counter value. - 4. When a channel's counter contains 01, and the selected edge occurs on its CLK/TRGn pin, instead of going to 00, the counter is reloaded with the value currently in the channel's Time Constant register. This event is accompanied by a High pulse on the channel's ZC/TON pin. Unless software is monitoring the counter very closely, so that it is guaranteed to read every value of the counter, the most reliable method for software to detect this event is to compare - successive values that have read from the channel's address. When a value is larger than its predecessor, the counter has counted down to 0 and reloaded. (Software cannot detect reloads if the Time Constant value is 01.) - 5. To load a new value into the Time Constant register while the channel is running, software first writes a 45H or 55H to the channel's address (depending on the same edge selection as in step 1), and then writes the new Time Constant value to the channel's address. ## Interrupt-Driven Operation in Counter Mode. - 1. Disable interrupts (DI), if necessary. - 2. Execute as many of the following instructions that have not been implemented since Reset: ``` IM 2 LD A,inttab/256 ; inttab = start of interrupt table LD I,A LD HL,ctcNisr ; ctcNisr = start of ISR LD (inttab+ctcNvec),HL ; ctcNvec = our vector ``` **NOTE:** The value of inttab must be a multiple of 256, that is, bits 7-0 of its value must be 00. - 3. Bit 0 of the value called ctcNvec in the previous step must be 0, and bits 2-1 must be equal to this channel's number. Unless this step has been done previously, write this value to channel 0's address (D0H). - 4. Write a C7H to this channel's address if falling edges on the channel's CLK/TRGn pin decrements the counter, or D7H if rising edges decrement the counter. - 5. Write the value from which the counter counts down, to the channel's address. A 0 value makes the channel count down from 256. This value is loaded into the counter and the channel's Time Constant register. Unless software reloads a new Time Constant value in step 6, this is also the value from which the counter restarts, after it has counted down to 0. - 6. The channel is enabled to count down from the value written in the previous step, whenever the selected edge occurs on its CLK/TRGn pin. If the counter restarts from a different value when it reaches 0, software immediately writes a C5H or D5H to the channel's address (depending on the same edge selection as in step 4), and then writes the new Time Constant value to the channel's address. - 7. Software reads the counter's value from the channel's address at any time. - 8. When a channel's counter contains 01, and the selected edge occurs on its CLK/TRGn pin, instead of containing the value 00, the counter reloads with the value currently in the channel's Time Constant register. This event is accompanied by a High pulse on the channel's ZC/TOn pin, and the channel requests an interrupt. - 9. When the processor acknowledges the interrupt, the CTC automatically supplies the channel's number in bits 2-1 of the interrupt vector, so that control comes to ctcNisr. At that time: - a. Software saves as many registers as it may use (worst-case), using PUSH, EX AF, AF, or EXX instructions. - b. If the counter must be reloaded with a different value the next time it reaches 0, the interrupt service routine (ISR) writes a C5H or D5H to the channel's address (depending on the same edge selection as in step 4), and then writes the new Time Constant value to the channel's address. - c. Other actions by the ISR are application-dependent. - d. The ISR concludes by restoring the saved registers, followed by EI and RETI instructions. The channel decodes the RETI instruction and reenables interrupts from itself and from lower-priority devices. ### Polled Operation in Timer Mode. - 1. Write a value of form 00pet111B to the channel's address. A 0 in the p bit conditions the channel to decrement its counter once every 16 PHI clocks, while a 1 in bit p (20H) conditions the channel to decrement the counter once every 256 PHI clocks. A 0 in the t bit conditions the timer to start as soon as the following time constant is written, while a 1 in bit t forces the timer to wait for the time constant, then the edge selected by the e bit, on its CLK/TRGn pin. If t is 1 and e is 0 (08H), the channel waits for a falling edge on CLK/TRGn before starting the timer. If t and e are both 1 (18H), the channel waits for a rising edge on CLK/TRGn before starting the timer. - 2. Write the value from which the timer counts down, to the channel's address. This value is loaded into the counter and the channel's Time Constant register. Unless software reloads a new Time Constant value, this is also the value from which the timer restarts, after it has counted down to 0. - 3. Software can read the channel's address at any time, to determine the counter value. - 4. When a channel's counter is decremented to 00, it is reloaded with the value currently in the channel's Time Constant register. This event is accompanied by a High pulse on the channel's ZC/TOn pin. Unless software is monitoring the counter very closely, so that every value of the counter is read, the most reliable way for software to detect this event is to compare successive values that were read from the channel's address. When a value is larger than its predecessor, the counter has counted down to 0 and then reloaded. (Software cannot detect reloads if the Time Constant value is 01.) - 5. To load a new value into the Time Constant register while the channel is running, software waits for any programmed CLK/TRG wait to finish, as evidenced by the counter value being decremented from its initial value. The software writes 00pet101B to the channel's address, and then writes the new Time Constant value to the channel's address. ### Interrupt-Driven Operation in Timer Mode. - 1. Disable interrupts (DI), if necessary. - 2. Execute as many of the following instructions that have not been imlemented since Reset: ``` IM 2 LD A,inttab/256 ; inttab = start of interrupt table LD I,A LD HL,ctcNisr ; ctcNisr = start of ISR LD (inttab+ctcNvec),HL ; ctcNvec = our vector ``` **NOTE:** The value of inttab must be a multiple of 256, that is, bits 7-0 of its value must be 00. - 3. Write the value of bit 0 to channel 0's address (D0H) unless this step has been implemented previously. Bit 0 of the value called *ctcNvec* in the previous step must be 0, and bits 2-1 must be equal to this channel's number. - 4. Write a value of form 10pet111B to the channel's address. A 0 in the p bit conditions the channel to decrement its counter once every 16 PHI clocks, while a 1 in p (20H) conditions the channel to decrement the counter once every 256 PHI clocks. A 0 in the t bit conditions the timer to start as soon as the following time constant is written. A 1 in t makes the timer wait for the time constant, followed by the edge selected by the e bit, on its CLK/TRGn pin. If t is 1 and e is 0 (08H), the channel waits for a falling edge on CLK/TRGn before starting the timer. If t and e are both 1 (18H), the channel waits for a rising edge on CLK/TRGn before starting the timer. - 5. Write the value from which the timer counts down, to the channel's address. This value is loaded into the counter and the channel's Time Constant register. Unless software reloads a new Time Constant value, this value is also the value from which the timer restarts, after it has counted down to 0. - 6. If the counter restarts from a different value when it reaches 0, software waits for any programmed CLK/TRG wait to finish, as evidenced by the counter value being decremented from its initial value. Software writes 10pe0101B to the channel's address, and then writes the new Time Constant value to the channel's address. - 7. Software can read the channel's address at any time, to determine the counter value. - 8. When a channel's counter is decremented to 00, the counter is reloaded with the value currently in the channel's Time Constant register. This event is accompanied by a High pulse on the channel's ZC/TOn pin, and the channel requests an interrupt. - 9. When the processor acknowledges the interrupt, the CTC automatically supplies the channel's number in bits 2-1 of the interrupt vector, so that control comes to ctcNisr. At that time: - a. Software saves as many registers as it might use (worst-case), using PUSH, EX AF, AF, or EXX instructions. b. If the timer restarts from a different value the next time it reaches 0, the interrupt service routine (ISR) writes 10pe0101B to the channel's address, and then writes the new Time Constant value to the channel's address. **OPERATIONAL DESCRIPTION** - c. Other actions by the ISR are application-dependent. - d. The ISR concludes by restoring the saved registers, followed by EI and RETI instructions. The channel decodes the RETI instruction and reenables interrupts from itself and from lower-priority devices. # PROGRAMMABLE RELOAD TIMERS (PRTs) Each PRT is a 16-bit down-counter that can be read dynamically, with a reload value that can be dynamically programmed. Each PRT can optionally interrupt the processor when it counts down to 0 and reloads. The PRTs on most other 8018x family members count down at the fixed frequency of PHI/20, but the Z80S188 includes a flexible prescaler that can count down each PRT at any power-of-two divisor between PHI and PHI/16384. The prescalers reset to an 80180-compatible countdown rate of PHI/20. Software can program PRT1 to do waveform generation on its TOUT output, under control of the TOC 1-0 bits in the Timer Control Register. This capability is enhanced by the flexible prescaler. "Programmable Reload Timer (PRT) Registers", on page 146, shows the PRT registers. Reset clears both Timer Downcount Enable bits (TDE1, TDE0) in the Timer Control register to 0, which inhibits the PRTs from operating. ### Starting a PRT Before starting a PRT, software writes the Timer Prescale register to select the downcounter frequency, which can be PHI/20 as on the 80180, or any power-of-two divisor between PHI and PHI/16384. Next, software programs the PRT's initial down-count value to its Timer Data registers (TMDR0L and TMDR0H, or TMDR1L and TMDR1H), and write its second (and possibly constant) down-count value to its Timer ReloaD registers (RLDR0L and RLDR0H, or RLDR1L and RLDR1H). Then software reads the Timer Control register (TCR), set the appropriate Timer Downcount Enable bit (TDE0 or TDE1), set or clear the corresponding Timer Interrupt Enable bit (TIE0 or TIE1) depending on whether an interrupt is desired when the count is decremented to 0, and write the result value back to the TCR. The read-modify-write procedure, described above, ensures that starting one PRT does not affect the operation of the other. Applications that only use one PRT can write only the desired value to the TCR. ### Stopping a PRT Software can stop a running PRT at any time, by reading the TCR, clearing its TDE bit, and writing the result value back to the TDR. The software may do this because the PRT's counting is no longer necessary, or before rewriting its RLDR value as described below. #### **PRT Operation** While a PRT is running, the down-counter is decremented at the frequency selected in the Timer Prescale Register, which resets to PHI/20. When the count down reaches 0, the PRT automatically reloads its TMDR from its RLDR, and sets its TIF bit in the TCR. If the TIE bit in the TCR is 1, an interrupt is requested. Software can clear a TIF bit after reading it as 1 in the TCR, by thereafter reading either half of that PRT's TMDR. However, a TMDR read, without first reading a TIF bit as 1 in the TCR, does not clear the PRT's TIF. Software can read the down-counter, from TMDR0L and TMDR0H or TMDR1L and TMDR1H, at any time without worrying about the timer counting between the two 8-bit IN0 instructions, as long as it reads the L register first. Reading the L register captures the 8 MS bits of the down-counter in a separate 8-bit latch, from which the value is read when software reads the H register. Writing an RLDR. Software can write a new reload value, to RLDR0L and RLDR0H or RLDR1L and RLDR1H, while the PRT is running, but there is no hardware safeguard against the down-counter decrementing to 0 between the two 8-bit OUT0 instructions necessary to write the new reload value, and consequently loading an incorrect value. If software writes a new reload value in response to a PRT interrupt or to detecting a TIF bit 1 in the TCR, and count values are always large enough to prevent this type of problem, software can automatically write the RLDR. Otherwise, software performs the following tasks: - 1. Reads the Timer Control Register (TCR) - 2. Clears the TDE bit, - 3. Writes the result back to the TCR, - 4. Writes the RLDR (L and H, in either order) - 5. Writes the value from step 1 (with the TDE bit 1) back to the TCR. # **Handling PRT interrupts** When the conditions noted in "On-Chip Interrupt Handling", on page 28 are met with respect to an interrupt request from a PRT, the processor reads the address of the interrupt service routine from memory at address (I : IL : 4) for PRTO, or (I : IL : 6) for PRT1. The PRT ISR performs the following actions: - 1. Saves as many registers of the interrupted process as it may use, by means of PUSH, EX AF, AF', and/or EXX instructions. - 2. Reads the TCR, verify that its TIF bit is 1, and then reads the PRT's TMDRL register to clear its TIF bit. This process prevents another interrupt during the same 0 count. - 3. Changes the RLDR value for the down count sequence after the one that is currently in progress, as described above. - A PRT interrupt involves time-periodic functions in service to the overall application. - 4. Restores the saved registers when the PRT ISR is complete, then returns to the interrupt process using EI and RET instructions. If both PRTs are active and both are started and stopped, sometimes at interrupt level and sometimes at mainline level, mainline code that reads, modifies, and writes the TCR protects against conflicts with an ISR for the other PRT, surrounding the read-modify-write (or steps 1-5 in "Writing an RLDR", on page 70) with DI and EI instructions. #### PRTs and Reset Both prescalers reset to PHI/20, both TMDRs and both RLDRs reset to FFFFH, and the TCR resets to all 0s, which inhibits PRT operation until a TDE bit is set. # SERIAL I/O CHANNELS (SIOS) The Z80S188 includes the equivalent of one Z80-SIO device: two multiprotocol, full-duplex serial channels called A and B. Each channel can handle Asynchronous, Classic Synchronous, or HDLC/SDLC communications, providing a variety of options in each mode. Each channel provides pins for Tx and Rx Data, Tx and Rx Clock inputs, Request to Send and Data Terminal Ready outputs, Clear to Send and Data Carrier Detect inputs, a Sync input or output, and a Wait/Ready output. #### SIO Addresses Each channel has a Data address and a Control address in I/O space. As for the other Z80 peripherals on the Z80S188, bit 7 of the Interrupt Priority register controls whether A15-8 are decoded as all 0 for these addresses, as for the 80180 peripherals, or whether A15-8 are ignored so that Z80-compatible I/O instructions can be used to access the SIO channels. The following table describes only bits 7-0 of each SIO address. TABLE 18. SIO ADDRESSES | A7-0 | Function | |------|-------------------| | D8H | Channel A Data | | D9H | Channel A Control | | DAH | Channel B Data | | DBH | Channel B Control | Writing to a channel's Data address provides a byte of data to be transmitted, while reading from a channel's Data address fetches a byte of received data. Read or write the Data address only when status information read from the Control address indicates that received data is available for reading, or that the Transmitter is ready for a data byte. Alternatively, if a transmitter or receiver is programmed to operate with DMA channel 0 or 1, internal signalling controls when the DMA channel reads or writes the Data address. The Control address for an SIO channel uses indirect addressing to access several write-only and read-only registers, as described in the following table TABLE 19. WRITE AND READ REGISTERS PER CHANNEL | | Write Registers | Read Registers | |-----------|-----------------|----------------| | Channel A | WR0-1, WR3-7 | RR0-1 | | Channel B | WR0-7 | RR0-2 | Indirect addressing works as follows. After Reset, reading the Control address for an SIO channel returns the contents of Read Register 0, and writing to the Control address writes Write Register 0. Write Register 0 includes three fields. Bits 7-6 allow software to issue one of three separate commands affecting frame/message structure, with 00 signifying No Operation. Bits 5-3 allow software to issue one of seven other commands, with 000 signifying No Operation. Bits 2-0 are an indirect register number that allows a software to select a different Write or Read register for its next access to the Control register, with 000 keeping the next access referring to Read or Write register 0. Writing an all-0 byte to WR0 affects nothing. At the other extreme, one write to WR0 can issue two separate commands and select another register for the next access to the Control address. When software writes a non-0 value to bits 2-0 of WR0, and then reads or writes the register selected by that value, the SIO channel clears bits 2-0 of WR0 back to 000 immediately thereafter, so that the next access to the CONTROL address again accesses Write register 0 or Read register 0. Accesses to the Data register have no effect on this *alternating access* mechanism in the Control register. #### **SIO Write Registers** Rather than describing registers as bit 7 of WR0 through bit 0 of WR7, then RR0-RR2, this section describes registers, and fields within them, in a top-down order that makes the SIO easier to learn. This order is also the order in which software writes the Write Registers during channel initialization. "Serial I/O (SIO) Registers", on page 151, presents the SIO registers and fields in Classic numerical order. **WR4**. This register sets the basic modes of the overall channel. 11 WR4 bits 3-2 are the most basic mode selection in an SIO channel. If these bits are 00, the channel operates in a Synchronous mode. Otherwise, the channel operates in an Asynchronous mode, and the field indicates the (minimum) number of STOP bits that the transmitter sends between characters. | WR4 Bits 3-2 | Basic Mode | |--------------|-----------------------------| | 00 | Synchronous | | 01 | Async, Tx min 1 stop bit | | 10 | Async, Tx min 1.5 stop bits | If WR4 bits 3-2 are 00, then WR4 bits 5-4 select the Synchronous protocol: | WR4 Bits 5-4 | Synchronous mode | |--------------|------------------------------------| | 00 | Classic with 8-bit Sync (monosync) | | 01 | Classic with 16-bit Sync (Bisync) | | 10 | HDLC/SDLC | | 11 | External Sync | Async, Tx min 2 stop bits If WR4 bits 3-2 are 00 to select a Synchronous mode, WR4 bits 7-6 must be 00 to select a 1X clock. If WR4 bits 3-2 are non-0 to select Async operation, WR4 bits 7-6 may be any of the following values: | WR4 Bits 7-6 | Clock Division | |--------------|--------------------------------------------------------------------------------------| | 00 | Bit rate = $\overline{RxC}$ and $\overline{TxC}$ pin frequency (Sync or isochronous) | | 01 | Bit rate = $\overline{RxC}$ and $\overline{TxC}$ pin frequency / 16 | | 10 | Bit rate = $\overline{RxC}$ and $\overline{TxC}$ pin frequency / 32 | | 11 | Bit rate = $\overline{RxC}$ and $\overline{TxC}$ pin frequency / 64 | The combination of Asynchronous format on TxD and RxD, and a 1X clock, is sometimes called Isochronous mode. In this mode, data on RxD must be Synchronized with the clock on RXC as in Synchronous modes, so it is not appropriate to call this an Asynchronous mode on the bit level. However, characters can still occur irregularly/asynchronously, because start and stop bits frame each character. WR4 bits 1-0 control whether the transmitter generates and sends, and the receiver expects and checks, an additional parity bit in each character, after the number of bits specified in WR3 (for Rx) or WR5 (for Tx): | WR4 Bits 5-4 | Synchronous mode | |--------------|------------------| | x0 | No parity | | 01 | Even parity | | WR4 Bits 5-4 | Synchronous mode | |--------------|------------------| | 11 | Odd parity | Even parity means that the total number of one bits in each character, including the parity bit, is even. On the receive side, if parity is used with less than 8 bits/character, the parity bit is included in data that software or a DMA channel reads from the channel's Data address. **NOTE:** Parity can be used in either Asynchronous or Synchronous modes, but it is more common in Asynchronous applications. WR5. Most of the bits in WR5 control the Transmitter. A 1 in WR5 bit 4 enables the transmitter to send data, when software or a DMA channel writes data to the channel's Data address. A 0 in WR5 bit 4 disables the Transmitter. WR5 bits 6-5 control how many data bits the Transmitter sends in each character: | WR5 Bits 6-5 | Transmit Data Bits per Character | |--------------|----------------------------------| | 00 | 5 or Less | | 01 | 6 | | 10 | 7 | | 11 | 8 | This number does not include any start, parity, or stop bits. If this field is less than 11 (to select less than 8 bits per character), the Transmitter sends the less significant bits of each character that software or a DMA channel writes to the channel's Data address. If WR5 bits 6-5 are 00 (to select 5 or less bits per character), each byte written to the channel's Data address must have one of the formats described in the following table. The Transmitter sends the 1–5 least significant bits of each character, based on the contents of the more significant bits of each byte: | Tx Character | Number of Bits Sent | |--------------|---------------------| | 000DDDD | 5 Bits | | 1000DDD | 4 Bits | | 11000DDD | 3 Bits | | 111000DD | 2 Bits | | 1111000D | 1 Bit | Writing a 1 to WR5 bit 4 immediately forces the TXD pin Low to send a break condition, even if the transmitter is currently sending a character. Writing a 0 to WR5 bit 4 releases this forcing condition, typically letting the pin return to High/1/Mark. WR5 bit 0 controls whether the transmitter includes transmitted characters in its CRC calculation. In Classic Synchronous applications in which not all Tx characters are included in the CRC, software sets this bit to 1 for a character to be included, or 0 for a character to be excluded, just before writing each character to the Data address. WR5 bit 2 selects the CRC polynomial for both transmitting and receiving. It must be 0 for HDLC/SDLC mode. For Classic Synchronous mode it can be either: # WR5 Bit 2 CRC polynomial 0 $$X^{16}+X^{12}+X^5+1$$ (CCITT) 1 $$X^{16}+X^{15}+X^2+1$$ (CRC-16) WR5 bits 7 and 1 control the DTR and RTS pins respectively. In both cases, a 1 makes the pin Low and a 0 makes it High. The only exception to complete software control is that in Async mode, if software changes the RTS bit from 1 to 0 while data is still being sent, the pin does not become High until all data previously written to the channel's Data address has been sent. WR3. The bits in WR3 control the receiver. A 1 in WR3 bit 0 enables the receiver, a 0 disables the receiver. Set this bit only after all other receive parameters have been set and the receiver is completely initialized. WR3 bits 7-6 control the number of data bits the receiver captures in each character, not including any start, parity, or stop bits: | WR3 Bits 7-6 | Receive Data Bits per Character | |--------------|---------------------------------| | 00 | 5 | | 01 | 6 | | 10 | 7 | | 11 | 8 | WR3 bit 5 controls whether the CTS and DCD pins auto-enable the Transmitter and Receiver, respectively. If bit 5 is 0, the pins can be read in Read Register 0, but have no effect on the hardware. In Synchronous modes, writing a 1 to WR3 bit 4 sets the Sync/Hunt bit in Read Register 0, forcing the receiver into Hunt mode, in which it searches for a Sync character or Flag. WR3 bit 3 controls whether the receiver includes received characters in its CRC checking. In HDLC/SDLC mode, software sets this bit to 1 during initialization, because all characters in every frame are covered by the CRC. In other Synchro- nous modes, software must set this bit to the appropriate state for each received character, before the next character is transferred from the receive shift register to the receive FIFO, or within 8-bit times of when each character goes into the FIFO. This procedure is possible because, in Synchronous modes other than HDLC/SDLC, the receiver includes an extra 8 bits of shift register between the receive shift register (from which each character is transferred to the Rx FIFO) and the receive CRC checker. This action allows 8-bit times for software to read each character, decide if it must included in the CRC, and set or clear WR3 bit 3 accordingly. In HDLC/SDLC mode, WR3 bit 2 controls whether the receiver checks an address at the start of each frame. If bit 2 is 1, the receiver ignores any frame in which the first 8 bits do not match either the contents of WR6 or the global address FFH. If this bit is 0, the receiver receives all frames. In Synchronous modes other than HDLC/SDLC, WR3 bit 1 controls whether the receiver places Sync characters in the Rx FIFO (if this bit is 0) or strips them from the data stream (if this bit is 1). **Note:** Because this option does not affect whether received Sync characters are included in CRC checking, software must clear this bit when it receives the first (non-Sync) character of each message, and thereafter check for embedded Syncs and clear WR3 bit 3 for such characters. **WR1**. This register controls a channel's interrupts and WAIT/READY pin. WR1 bits 7-5 control the WAIT/READY pin. A 1 in bit 7 enables the pin. Bit 6 selects between the Ready function (1) and the Wait function (0). Bit 5 selects whether the pin is based on the transmitter (0) or receiver (1). Treating all three bits as a field: | WR1 Bits 7-5 | Function of Wait/Ready Pin | | |--------------|------------------------------------------------------------------------------|--| | 00x | Not driven | | | 01x | High | | | 100 | Low = $Tx$ not full; $High = Tx$ full | | | 101 | Low = Rx data available; High = Rx empty | | | 110 | Low = write to Data address, Tx full;<br>Not Driven = no write or not full | | | 111 | low = read from Data address, Rx empty;<br>Not Driven = no read or not empty | | **NOTE:** This field does not have to be programmed with any particular value in order to use a receiver or transmitter with a DMA channel. WR1 bit 2 in Channel B controls whether the SIO modifies the interrupt vector that it returns during an interrupt acknowledge cycle, to identify the highest-priority cause of the interrupt. If this bit is 0, the SIO always returns the interrupt vector as software wrote it to Write Register 2 in channel B. If this bit is 1, the SIO modifies bits 3-1 of the vector it returns, to identify the highest-priority cause of the interrupt (higher values have higher priority): | Vector Bits 3-1 | Highest-Priority Interrupt | |-----------------|-------------------------------------| | 000 | Channel B Tx Buffer Empty | | 001 | Channel B External/Status Change | | 010 | Channel B Rx Character Available | | 011 | Channel B Special Receive Condition | | 100 | Channel A Tx Buffer Empty | | 101 | Channel A External/Status Change | | 110 | Channel A Rx Character Available | | 111 | Channel A Special Receive Condition | **NOTE:** WR1 bit 2 in channel A has no function. WR1 bits 4-3 control receive interrupts: | WR1 Bits 4-3 | Receive interrupt mode | | |--------------|-----------------------------------------------------------------|--| | 00 | Disabled (never) | | | 01 | On first character | | | 10 | All characters; parity error is a Special Receive Condition | | | 11 | All characters; parity error is not a Special Receive Condition | | If parity checking is enabled in WR4, WR bit 2 is 1, and this field is 10, an interrupt for a received character with a parity error is written to the Special Receive Condition ISR, while interrupts for parity-correct characters are written to the Rx Character Available ISR. A 1 in WR1 bit 1 enables an interrupt whenever the Transmitter buffer is empty. A 1 in WR1 bit 0 enables External/Status Change interrupts. "Handling External/Status Interrupts", on page 93, describes how to handle such interrupts. **Commands in WRO.** In addition to the indirect register address in bits 2-0, WRO contains two command fields. Commands are values written to these fields, that are not themselves latched like most other register bits, but rather serve to change the state of the SIO channel at the end of the write operation. WR0 bits 5-3 can contain the following commands: | WRO Bits 5-3 | Command Name and Description | | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 000 | <b>Null code.</b> Use this value when writing WRO to set an indirect address and/or issue a command in bits 7-6. | | | 001 | <b>Send Abort.</b> In HDLC mode, this command makes the transmitter send an Abort sequence, consisting of 8 to 13 1s. | | | 010 | Reset External/Status Interrupts. After an External/Status interrupt, the status bits in RRO are latched. This command unlatches them and re-enables such interrupts. Latching the status bits captures short pulses, so that software has a chance to detect how these bits have changed. | | | 011 | Channel Reset. This command resets the channel state like a Low on RESET. Writing this command to channel A also resets the interrupt prioritization logic. Allow four extra PHI clocks after issuing this command, before writing to the channel again. | | | 100 | <b>Enable Interrupt on Next Rx Character.</b> If WR3 bits are 01 to select Interrupt On First Character mode for the receiver, this command re-enables an interrupt for the next character received. | | | 101 | Reset Transmitter Interrupt Pending. If transmitter interrupts are enabled by WR1 bit 1, interrupts occur when the Tx buffer register becomes empty. Software can issue this command to prevent further Tx interrupts, until software writes a new Tx character to the channel's Data address, or until the CRC has been sent. | | | 110 | <b>Error Reset.</b> The Parity and Overrun bits in RR1 are cumulative/latched. This command reset these bits. | | | 111 | Return From Interrupt. Writing this command to channel A has the same effect as executing an RETI instruction: it clears the Interrupt Under Service (IUS) status of the highest priority SIO module that had IUS set (if any). This enables lower-priority interrupts that had been inhibited by the IUS condition. | | SERIAL I/O CHANNELS (SIOS) WR0 bits 7-6 may contain the following commands: - Null code. Use this value when writing to WR0 to set an indirect address and/or issue a command in bits 5-3. - O1 Reset Rx CRC Checker. This command is needed only in Classic Synchronous mode, because in HDLC/SDLC mode CRC checking is fully automatic. In Classic Synchronous mode, software issues this command before the first frame, and after it has checked the CRC correctness of a frame. - 10 Reset Tx CRC Generator. In HDLC/SDLC mode, this command is needed only during device initialization. In Classic Synchronous mode, software issues this command before writing the first character of a new frame to the channel's data address. - 11 Reset Tx Underrun/EOM Latch. Issuing this command clears an internal state in the transmitter called the Underrun/EOM bit, which is used only in Synchronous modes. This bit is set by RESET and when the transmitter sends the end of a Synchronous frame/message. It controls what the transmitter does when it runs out of data, a Transmit Underrun condition. In Classic Synchronous mode, if the bit is 1 the Tx sends a Sync character, while if the bit is 0 it sends the accumulated CRC following by one or more Sync character(s). In HDLC/SDLC mode, if the bit is 1 the Tx sends one or more Flag(s) when an underrun occurs. If the bit is 0, it sends the accumulated CRC followed by one or more Flag(s). Historically, SIO documentation has urged HDLC/SDLC software to issue this command and clear the bit, as soon as possible after it presents the first character of the frame to the Transmitter. In this case, the transmitter always sends a CRC. If software detects that the underrun occurred at an inappropriate point, software can override the sending of the CRC by issuing a Send Abort command. This sequence is typical when an underrun occurs within a frame. **Interrupt Vector in Channel B WR2.** Data written to this register are returned during an interrupt acknowledge cycle for any interrupt from either channel. If channel B's WR1 bit 2 is 0, all eight bits are returned as written. If this bit is 1, bits 7-4 and 0 are returned as written, and bits 3-1 reflect the highest priority channel and interrupt type being requested, as described above for WR1 bit 2. **WR6**. The contents of this register depends on the channel mode: Async: not used - Monosync or External Sync: Tx Sync character - Bisync: First 8 bits of common Tx/Rx Sync pattern - HDLC/SDLC: Address match character if WR2 bit 2 is 1 **WR7**. The contents of this register depends on the channel mode: - Async or External Sync: not used - Monosync: Rx Sync character - Bisync: Last 8 bits of common Tx/Rx Sync pattern - HDLC/SDLC: must be 01111110 (Flag pattern) # SIO Read registers **RRO.** This register includes the most basic channel status. RR0 bit 0 is 1 if there is at least one received character available to be read from the channel's data address. In channel A, RR0 bit 1 is 1 if there are any interrupt condition(s) in either channel. RR0 bit 2 is 1 if there is permission to write a transmit character to the channel's data address. # Notes: - 1. Bits 7-3 of RR0 are latched as a group by the channel, whenever any of bits 7 or 5-3 change, or when bit 6 is 1. This latching prevents transient conditions from being lost before software can detect them. To clear this latching and read the real-time status of these bits, write a Reset External Status Interrupts command to WRO, as described above. - 2. In the following descriptions, the phrase *the last time status was latched* or unlatched is defined as the more recent of the following states - a. The first time any of bits 7 or 5-3 changed, or bit 6 was set, since Reset or since the last Reset External/Status Interrupts command was written to WR0 - b. When the last Reset External/Status Interrupts command was written to WR0 RR0 bit 3 describes the state of the channel's DCD pin (0 = High, 1 = Low) the last time status was latched or unlatched. RR0 bit 4 describes the state of the SYNC pin the last time status was latched or unlatched. Behind the latch, this pin is an input or output according to the mode: Mode Behind the Latch, RRO Bit 4: Async Reflects the state of the channel's SYNC pin (0 is High, 1 is Low) External Reflects the state of the channel's SYNC pin (0 is High, 1 is Sync Low). After software first enables the receiver, or after it writes an Enter Hunt mode command to WRO, the receiver is in Hunt mode. A falling edge on SYNC clears Hunt mode and enables character assembly, as well as setting this bit and causing an External/Status interrupt if it is enabled. However, a rising edge on this pin does not set Hunt mode nor disable character assembly. It only clears this bit, and causes another External/Status interrupt if it is enabled. Software responds to this bit (interrupt) by writing an Enter Hunt Mode command to WRO. Classic Sync Clears when the receiver is disabled, and when software writes an Enter Hunt Mode command to WRO. This bit is set when the hardware detects a (8- or 16-bit) Sync pattern. The channel's SYNC pin is an output controlled by this bit (0 is High, 1 is Low). HDLC/SDLC Clears when the receiver is disabled, and when software writes an Enter Hunt Mode command to WRO. This bit is set when the hardware detects a Flag pattern (01111110). The channel's SYNC pin is an output controlled by this bit (0 = High, 1 = Low). RR0 bit 5 describes the state of the channel's CTS pin (0=High, 1=Low) the last time status was latched or unlatched. RR0 bit 6 displays the Transmit Underrun status the last time status was latched or unlatched. Behind the latch, Transmit Underrun status is set by Reset, and when an Underrun occurs in a Synchronous mode, that is, when software or a DMA channel has not written a character to the channel's Data address by the time one is needed, inside a frame or message. Transmit Underrun status is cleared only by writing the Reset Transmit Underrun command to WR0, as described above. **Note:** In Synchronous modes the transmitter behaves differently when an Underrun occurs, depending on whether software has cleared the Transmit Underrun status. If so, it sends the CRC before sending the Sync or Flag. If not, it sends a Sync or Flag. RR0 bit 7 displays the Break detection status in Async mode, or Abort detection status in HDLC/SDLC mode, the last time status was latched or unlatched. Behind the latch, Break detection is set by an all-0character with a Framing Error, and cleared when the channel's RXD pin returns to 1. Break detection can also be set when Abort detection is set by seven consecutive 1s inside a frame, and is cleared when a 0 is received. **RR1.** This register contains Special Receive Condition status and the HDLC/SDLC Residue value. In HDLC/SDLC mode, a 1 in RR1 bit 7 indicates that a closing Flag has been received. It can be cleared by writing an ERROR RESET command to WR0, and is automatically cleared when the first character of the next frame is received. A 1 in RR1 bit 6 indicates a Framing Error in Async mode or a CRC error in other modes. Framing Error accompanies the character in which the error was detected. As CRC error, this bit is meaningful only when bit 7 is 1. In either meaning, the bit is not latched and is updated after a character is read and the next character has been received. A 1 in RR1 bit 5 indicates a Receive Overrun condition. Overrun occurs if the Receive FIFO contains 3 characters and another character has been assembled in the receive shift register. This error bit accompanies the character that overwrote the previous character, which was lost. But even if the character is read, this bit is latched, and maintains the value of 1 until software writes an Error Reset command to WR0. If receive data interrupts are enabled and Status Affects Vector operation is enabled because WR1 bit 2 is 1, the channel returns the Special Receive Condition vector for a character with an Overrun error. RR1 bit 4 indicates a Parity Error. It is 1 if parity checking is enabled because WR4 bit 0 is 1, and the character parity did not match the type selected by WR4 bit 1. This bit is latched, and stays 1 until software writes an Error Reset command to WR0. For HDLC/SDLC reception, when RR1 bit 7 is 1, RR1 bits 3-1 indicate the number of data bits in the last few characters presented by the receiver for the frame. Figures 18 through illustrate the relationship between values of this field and the contents of these characters, for 8 through 5 bits/character respectively. In Async modes, RR1 bit 0 is set when all transmit data written to the channel's data address has been sent. It is always 1 in Synchronous modes. FIGURE 18. RESIDUE VALUES VS. LAST CHARACTERS OF FRAME (8 BITS/CHAR) FIGURE 19. RESIDUE VALUES VS. LAST CHARACTERS OF FRAME (7 BITS/CHAR) FIGURE 20. RESIDUE VALUES VS. LAST CHARACTERS OF FRAME (6 BITS/CHAR) FIGURE 21. RESIDUE VALUES VS. LAST CHARACTERS OF FRAME (5 BITS/CHAR) **RR2.** This register can be read only from channel B, and returns the interrupt vector that an interrupt acknowledge cycle returns at the same moment. If channel B's WR1 bit 2 is 1 to select Status Affects Vector operation, bits 7-4 and 0 are returned as software write them to WR2, while bits 3-1 contain a code for the highest-priority condition for which an interrupt is currently pending, or 011 if no interrupts are currently pending. Table 20 describes the codes. If WR1 bit 2 is 0, reading RR2 returns exactly what the software last wrote to WR2. TABLE 20. STATUS AFFECTS VECTOR CODES IN RR2 BITS 3-1 | RR2 Bits 3-1<br>(if WR1 Bit 2 = 1) | Highest Priority Pending Interrupt | | |------------------------------------|---------------------------------------------------------------|--| | 000 | Channel B Transmit Buffer Empty (lowest priority) | | | 001 | Channel B External/Status Change | | | 010 | Channel B Receive Character Available | | | 011 | Channel B Special Receive Condition (or no interrupt pending) | | | 100 | Channel A Transmit Buffer Empty | | | 101 | Channel A External/Status Change | | | 110 | Channel A Receive Character Available | | | 111 | Channel A Special Receive Condition (highest priority) | | # **SIO Interrupts** The SIO, CTC, and PIO modules logically OR their interrupt requests with those from any external peripherals that are connected to the INT0 pin. Three external peripherals must drive $\overline{\text{INT0}}$ Low in an open-collector or open-drain fashion. The Z80S188 drives INT0 Low in an open-drain fashion, when any of the SIO or CTC channels or PIO ports are requesting an interrupt. Each SIO channel includes three modules that can request an interrupt: the Receiver, Transmitter, and External/Status conditions. Each of these 6 *interrupt types* include state bits called Interrupt Pending (IP) and Interrupt Under Service (IUS). All six types share the same base interrupt vector, but if bit 2 of WR1 is 1, the SIO returns a code identifying the highest priority SIO type requesting an interrupt in bits 3-1 of the interrupt vector. **Interrupt Priority Daisy Chaining.** Because more than one channel, port, or interrupt type can request an interrupt at the same time, a mechanism is needed to select the order in which their requests are serviced. Z80 peripherals and certain other ZiLOG devices use a daisy chain to control the relative priority of interrupt requests among multiple devices and interrupt types within devices. As described in "Interrupt Acknowledge Daisy Chaining", on page 18, each SIO interrupt type has an Interrupt Enable In (IEI) pin, from which it receives permission to interrupt from higher-priority devices, and an Interrupt Enable Out (IEO) pin, on which it grants permission to interrupt, to lower-priority devices. The daisy-chain order and priority within each Z80-device-equivalent module is fixed. For the SIO, Channel A's Receiver has the highest priority, followed by Transmitter A, External/Status A, Receiver B, Transmitter B, and External/Status B. The SIO, CTC, and PIOs in the Z80S188 are always consecutive on the daisy chain, but the relative priority among them is programmable in the Interrupt Priority register. Please see "Interrupt Acknowledge Daisy Chaining", on page 18 for more information about interrupt daisy-chaining. ### **Initializing for Async Operation** - 1. Write a Channel Reset command, 08H, to WRO - 2. Write the desired interrupt vector to channel B's WR2, if the application enables any interrupts from either SIO channel, and previous initialization has not yet been implemented. - 3. Write binary cc00sspp to WR4: - a. cc are typically 01 for /16 clocking, but can be 00 for 1X isochronous, 10 for /32, or 11 for /64 clocking. In isochronous operation, data on RxD need not be synchronous to the clock on RxC, as in Sync modes. - b. ss can be 01 to send 1 Stop bit, 10 for 1.5, or 11 to send 2 Stop bits. - c. pp are typically 00, but can be 10 for odd parity generation and checking, or 11 for even parity. ## 4. Write binary nne00001 to WR3: - a. nn is typically 11 to assemble 8 data bits per character, but can be 10 for 7, 01 for 6, and 00 for 5 bits/character. This number does not include the parity bit if the previous step enabled parity. - b. e is typically 0, but can be 1 if the signal on the DCD pin auto-enables the receiver, and the signal on CTS *autoenables* the transmitter. ## 5. Write binary dnn010r0 to WR5: - a. d controls the DTR pin, 0 for High, 1 for Low. - b. nn is typically 11 to send 8 bits/character, but can be 10 for 7, 01 for 6, and 00 for 5 bits/character. This number does not include the parity bit if parity is enabled in WR4. - c. r controls the RTS pin, 0 for High, 1 for Low. ## 6. Write binary wwwiiste to WR1: - a. www are typically 000; otherwise they select the function of the WAIT/RDY pin as described on page 76. - b. ii are typically 00 for polled reception or 11 for interrupt-driven reception. 01 selects a receive interrupt on the first received character. 10 selects interrupt-driven reception in which a character with a parity error is handled via the Special Receive condition ISR. - c. s is typically 1 to select status affects vector operation, in which the SIO returns one of 8 consecutive vectors depending on the highest priority interrupting condition. If s is 0, the SIO returns the vector in WR2 for any interrupt on either channel. - d. A 1 in t enables transmit interrupts - e. A 1 in e enables external/status interrupts # Initializing for Classic Sync Operation - 1. Write a Channel Reset command, 08H, to WRO. - 2. Write the desired interrupt vector to channel B's WR2 if the application enables any interrupts from either SIO channel, and previous initialization has not yet been implemented. - 3. Write binary 00mm00pp to WR4: - a. mm are 00 to select an 8-bit Sync pattern (monosync), 01 to select a 16-bit Sync pattern (Bisync), or 11 to select external Sync detection. - b. pp are typically 00, but can be 10 for odd parity generation and checking, or 11 for even parity. - 4. Write binary dnn00cr0 to WR5: - a. d controls the DTR pin, 0 for High, 1 for Low. - b. nn is typically 11 to send 8 bits/character, but can be 10 for 7, 01 for 6, and 00 for 5 bits/character. This number does not include the parity bit if parity is enabled in WR4. - c. c is 0 to use the CRC/CCITT polynomial, 1 for CRC-16. - d. r controls the RTS pin, 0 for High, 1 for Low. - 5. Write binary nne10010 to WR3: - a. nn is typically 11 to assemble 8 data bits per character, but can be 10 for 7, 01 for 6, and 00 for 5 bits/character. This number does not include the parity bit if parity is enabled in WR4. - b. e is typically 0, but can be 1 if the DCD pin auto-enables the receiver, and the signal on CTS *autoenables* the transmitter. - 6. Write the Sync character to WR6 for monosync operation. For Bisync, write the first Sync character to WR6 and the second Sync character to WR7. - 7. Write binary wwwiiste to WR1: - a. www are typically 000; otherwise they select the function of the WAIT/RDY pin as described on page 76. - b. ii are typically 00 for polled reception or 11 for interrupt-driven reception. 01 selects a receive interrupt on the first received character. 10 selects interrupt-driven operation in which a character with a parity error is handled via the Special Receive condition ISR. - c. s is typically 1 to select *status affects vector* operation, in which the SIO returns one of 8 consecutive vectors depending on the highest priority interrupting condition. If s is 0, the SIO returns the vector in WR2 for any interrupt on either channel. - d. A 1 in t enables transmit interrupts. - e. A 1 in e enables external/status interrupts. - 8. Write the same value as in step 4 to WR5, but with bit 3 (08H) set to enable the transmitter. Write the value from step 5 to WR3, but with bit 0 set to enable the receiver. - 9. Write a Reset Rx CRC Checker command to WR0. ### Initializing for HDLC/SDLC Operation - 1. Write a Channel Reset command, 08H, to WR0 - 2. Write the desired interrupt vector to channel B's WR2 if the application enables any interrupts from either SIO channel, and previous initialization has not yet been implemented. - 3. Write binary 001000pp to WR4. pp are typically 00, but can be 10 for odd parity generation and checking, or 11 for even parity. - 4. Write binary dnn000r1 to WR5: - a. d controls the DTR pin, 0 for High, 1 for Low. - b. nn is typically 11 to send 8 bits/character, but can be 10 for 7, 01 for 6, and 00 for 5 bits/character. This number does not include the parity bit if parity is enabled in WR4. - c. r controls the RTS pin, 0 for High, 1 for Low. - 5. Write binary nne10a00 to WR3: - a. nn is typically 11 to assemble 8 data bits per character, but can be 10 for 7, 01 for 6, and 00 for 5 bits/character. This number does not include the parity bit if parity is enabled in WR4. - b. e is typically 0, but can be 1 if the DCD pin auto-enables the receiver, and CTS autoenables the transmitter. - c. a is 1 if the channel matches the first character of each received frame against the character in WR6, and ignores non-matching frames. - 6. Write the match character to WR6. - 7. Write 7EH (the Flag pattern) to WR7. - 8. Write binary wwwiiste to WR1: - a. www are typically 000; otherwise, they select the function of the WAIT/RDY pin as described on page 76. - b. ii are typically 00 for polled reception or 11 for interrupt-driven reception. 01 selects a receive interrupt on the first received character. 10 selects interrupt-driven operation in which a character with a parity error is handled via the Special Receive condition ISR. - c. s is typically 1 to select *status affects vector* operation, in which the SIO returns one of 8 consecutive vectors depending on the highest priority interrupting condition. If s is 0, the SIO returns the vector in WR2 for any interrupt on either channel. - d. A 1 in t enables transmit interrupts - e. A 1 in e enables external/status interrupts - 9. Write the same value as in step 4 to WR5, except with bit 3 (08H) set to enable the transmitter. Write the value from step 5 to WR3, except with bit 0 set to enable the receiver. - 10. Write a Reset Tx CRC Generator command (80H) to WR0. #### **Polled Transmission** - 1. If there is data to send, software reads RR0 from the channel's Control address periodically, and proceeds to the next step if bit 2, Tx Empty, is 1. - 2. In HDLC/SDLC mode, if frames have a required format and the next character is not the first one of a frame, read RR0 and check the Tx Underrun/EOM bit. If it is 1, an underrun condition has occurred inside of a frame. Write a Send Abort command to WR0, and return to step 1. - 3. In CLASSIC SYNC mode only, if the next character is the first included in the CRC for the message, write a Reset Tx CRC Generator command to WRO. - 4. In CLASSIC SYNC mode only, determine if the next character is included in the CRC. Write WR5 (if necessary) with bit 0 set to 1 for inclusion or 0 to exclude. - 5. Fetch the next character from memory and write it to the channel's data address. - 6. In HDLC mode only, if the character just written is the first one of a new frame, write a Reset Tx Underrun/EOM command to WRO. - 7. In CLASSIC SYNC mode only, if messages have a *required format* and the character just written was the *last* one of a message, or if messages can be of *any length* and serve only to convey a byte stream with its own internal structure, and the character just written was the *first* one of a message, write a Reset Tx Underrun/EOM command to WRO and set an internal flag indicating that this operation was performed. - 8. Return to step 1. # **Polled Reception** - 1. Read RR0 from the channel's Control address periodically. Proceed to the next step if either bit 0 or bit 7, Rx Available or Break/Abort, is 1. - 2. In Async or HDLC/SDLC modes only, if RR0 bit 7, Break/Abort, is 1, write a Reset External/Status command to WR0 to unlatch the status in RR0, then read RR0 periodically until RR0 bit 7 returns to 0, which indicates that the Break or Abort sequence is over. At that time, write another Reset External/Status command to WR0 to unlatch the RR0 status again. In HDLC/SDLC mode, an Abort sequence while a frame is in progress indicates that software discards that frame, then returns to step 1 to wait for the first character of the next frame. In Async mode on a full duplex link, a Break traditionally indicates that the station receiving it stops sending. If a Break follows a character that contained a Framing Error, the Break indicates that sender started the Break while that character was being sent. When a BREAK is over, bit 0 of RRO, Rx Available, is set, and software reads the extraneous all-Ocharacter from the Data address, then discards it, and returns to step 1. - 3. For Rx Available without Break/Abort, software reads the status associated with the character from RR1, then saves it, and reads the character from the channel's Data address. - 4. If parity checking is enabled, handling of a character with a parity error is application- and protocol-dependent, except that software must write an Error Reset command to WRO to clear the parity error bit. - 5. If the RR1 status shows an overrun condition, handling of preceding data is application- and protocol-dependent. One character was lost before the character flagged with the overrun status; others may have been lost subsequently. Software must write an Error Reset command to WR0 to clear the overrun bit. In HDLC/SDLC and CLASSIC SYNC modes, software typically discards/ignores the frame/message in progress, then writes a value to WR3 that includes a 1 in bit 4, which forces the receiver into HUNT mode, then returns to step 1. - 6. In ASYNC mode, software checks the Framing Error bit in RR1, but the handling of a character with a framing error is application-dependent. - 7. Except for certain kinds of error characters in certain protocols, software stores the received character in memory, advances the buffer address, and if the current buffer is filled, advances the pointer to the next buffer. - 8. In CLASSIC SYNC mode, if the Strip Sync bit was set in WR3, software rewrites WR3 to clear this bit. - 9. In CLASSIC SYNC mode with CRC checking, software examines the character to determine if it is included in CRC checking, and if necessary, write to WR3 so that bit 3 is 1 to include or 0 to exclude the character. (Sync characters within a message are excluded.) - 10. In Classic Sync mode, software must examine whether each character is a message-terminator. When a message-terminator is detected, if CRC checking is used and the Rx character length is less than 8 bits, software rewrites WR3 for 8 bits/character, at least for the duration of the CRC. - a. For CRC checking, software waits for four more Rx Available flags (RR0 bit 0). The first two flags are associated with the CRC characters themselves; the third is typically a *Pad* or *Sync* character. These three characters can be read and discarded. When the fourth Rx Available flag is set, software reads RR1 and checks bit 6 to determine the CRC correctness of the message. - b. Software writes a Reset Rx CRC Checker command to WR0. Depending on the protocol, software reads the next character and examines it for a Sync character or the start of a new frame. Software may then discard the character, exclude it from the Rx CRC, and write to WR3 to force the receiver back into Hunt mode for a new Sync sequence. - 11. In HLDC/SDLC mode, software checks bit 7 of RR1 (EOF) to detect when the last character of the CRC was read. When RR1 bit 7 is 1, the accompanying bit 6 indicates CRC correctness, and the accompanying bits 3-1 indicate the frame length. - 12. Unless indicated otherwise in a step above, after processing each character, the software returns to step 1. ### **Interrupt-Driven Transmission** The following steps assume the processor is in Interrupt mode 2 and that bit 2 of WR1 is 1 to select Status Affects Vector mode. Otherwise, when an interrupt occurs, software must read RR0 and possibly RR1 of each SIO channel, to determine the cause of each interrupt. - 1. When the SIO returns an interrupt vector, resulting in execution of an SIO Tx Interrupt Service Routine (ISR), the SIO saves as many registers that it may use (worst case), using PUSH or EX AF, AF' and EXX instructions. - 2. Next, the Tx ISR retrieves the transmit context. If this interrupt follows CRC transmission in a Synchronous mode, and another frame or message is not to follow immediately, proceed to step 4. - 3. Otherwise, the ISR proceeds as in steps 2-7 of "Polled Transmission", on page 88. If the transmit context was not the end of a frame or message in a Synchronous mode, or if there is more data to send in Async mode, proceed to step 5. - 4. Write a Reset Transmitter Interrupt Pending command to WR0. If a CRC is sent in Synchronous modes, the next Tx interrupt cannot occur until after the CRC has been sent. Otherwise software must write the next Tx character to the channel's Data address at mainline level, before another Tx interrupt can occur. - 5. The ISR concludes by restoring the saved registers and executing EI and RETI instructions. The transmitter detects the RETI and re-enables interrupts from itself and lower-priority devices. # Interrupt-Driven Reception The following steps assume the processor is in Interrupt mode 2 and that bit 2 of WR1 is 1 to select Status Affects Vector mode. Otherwise, when an interrupt occurs, software must read RR0 and possibly RR1 of each SIO channel, to determine the cause of each interrupt. - 1. When the SIO returns an interrupt vector, resulting in execution of an SIO Rx Interrupt Service Routine (ISR), it saves as many registers that it may use (worst case), using PUSH or EX AF, AF' and EXX instructions. - 2. The next received character is read and stored in memory. The buffer pointer advances, and if the current buffer is full, the pointer advances to the next buffer. - 3. In CLASSIC SYNC mode, proceed as in steps 8-10 of "Polled Reception", on page 89. - 4. Because all exceptional receive conditions, including EOM in HDLC mode, result in External/Status interrupts or Special Receive interrupts rather than normal Rx interrupts, the ISR concludes by restoring the saved registers and executing EI and RETI instructions. The receiver detects the RETI and reenables interrupts from itself and lower-priority devices. #### **DMA Transmission** This section assumes that in Synchronous modes, each frame or message to be sent occupies a single contiguous buffer in memory. Otherwise, software processing is more complex. **NOTE:** CLASSIC SYNC transmission can only be handled by DMA if all of the characters in a DMA buffer are included in the CRC. Otherwise the message is sent using polling or interrupt-driven techniques. - 1. Ensure that WR1 bit 1 is 0 to disable Tx interrupts. - 2. In CLASSIC SYNC mode only, write a Reset Tx CRC Generator command to WR0, and ensure that WR5 bit 0 is 1 to include all characters in the CRC (see note above). - 3. Two of the four SIO transmitters and receivers can be handled by the Z80S188's DMA channels at one time. If these assignments are not fixed or were not set up during device initialization: - a. Write 100 to DAROB bits 2-0, and 11 to DMODE bits 5-4, to handle SIO channel A Tx using DMA0. - b. Write 101 to DAROB bits 2-0, and 11 to DMODE bits 5-4, to handle SIO channel B Tx using DMA0. - c. Write 100 to IAR1B bits 2-0, and 0 to DCNTL bit 1, to handle SIO channel A Tx using DMA1. - d. Write 101 to IAR1B bits 2-0, and 0 to DCNTL bit 1, to handle SIO channel B Tx using DMA1. - 4. Load DAROL, H or IAR1L, H with 00D8H for channel A or 00DAH for channel B. Program the other DMA registers as described in "Setting Up a DMA Transfer", on page 59. When the DMA channel is enabled and the SIO Tx requests data, the DMA begins providing data to the SIO Tx. - 5. In Sync modes, if the Tx is auto-enabled, wait to be sure that the transfer had begun. - 6. In Sync modes, write a Reset Tx Underrun/EOM command to WR0. - 7. When the DMA channel interrupts or when software polls bit 7 or 6 of the DSTAT register as 0, all the data has been transferred to the SIO transmitter. #### **DMA Reception** In general, CLASSIC SYNC reception cannot be handled by DMA because some received characters (such as embedded Syncs) must be excluded from CRC checking, and each received character must be checked for message termination. Only very straightforward CLASSIC SYNC reception, in which message lengths are fixed and all characters in every message are included in CRC checking, can be handled by DMA. 1. Ensure that WR1 bits 4-3 are 00 to disable Rx interrupts. WR1 bit 0 can be 1 to enable External/Status interrupts, or 0 if software polls RR0 and RR1. - 2. Two of the four SIO transmitters and receivers can be handled by the Z80S188's DMA channels at one time. If these assignments are not fixed or were not set up during device initialization: - a. Write 100 to SAR0B bits 2-0, and 11 to DMODE bits 3-2, to handle SIO channel A Rx using DMA0. - b. Write 101 to SAROB bits 2-0, and 11 to DMODE bits 3-2, to handle SIO channel B Rx using DMA0. - c. Write 100 to IAR1B bits 2-0, and 1 to DCNTL bit 1, to handle SIO channel A Rx using DMA1. - d. Write 101 to IAR1B bits 2-0, and 1 to DCNTL bit 1, to handle SIO channel B Rx using DMA1. - 3. In Classic Sync mode only, write a Reset Rx CRC Generator command to WRO, ensure that WR3 bit 3 is 1 to include all characters in the CRC and set WR3 bit 1 to strip initial Syncs. - 4. Load SAROL, Hor IAR1L, H with 00DH for channel A or 00DAH for channel B. In Classic Sync mode, load the BCR with the fixed message length plus 3, to allow for the CRC and the subsequent *Pad* or *Sync* character. Program the other DMA registers as described in "Setting Up a DMA Transfer", on page 59. When the DMA channel is enabled and the SIO Rx receives a character, the DMA begins storing SIO Rx data. - 5. If External/Status interrupts are not enabled, software must periodically poll RR0 and RR1 to watch for conditions like BREAK, ABORT, DCD change, and EOF. - 6. When the DMA channel interrupts or when software detects bit 7 or 6 of the DSTAT register as 0, the DMA has filled the buffer with received data. If more Rx data is expected, software returns to step 3 or 4 to set up a new DMA buffer. # **Handling External/Status Interrupts** The following steps assume the processor is in interrupt mode 2 and that bit 2 of WR1 is 1 to select *status affects vector* mode. Otherwise, when an interrupt occurs, software reads RR0 and possibly RR1 of each SIO channel, to determine the cause of each interrupt. - 1. When the SIO returns an interrupt vector resulting in execution of an SIO External/Status Interrupt Service Routine (ISR), the SIO saves as many registers that it may use, using PUSH or EX AF,AF' and EXX instructions. - 2. Software then retrieves the SIO context, including the last value read from RR0. - 3. Next, software reads RR0, save this value, and then performs an XOR instruction on the current RR0 value and the previous value. Differences (1s) among bits 7–3 of this result identify the reason(s) for the interrupt. A 1-to-0 transition of bit 6 does not produce an interrupt. - 4. Before or after handling these events, software writes a Reset External/Status Interrupts command to WR0. This action unlatches bits 7–3 of RR0, and allows future External/Status interrupts. - 5. The ISR concludes by restoring the saved register values, followed by EI and RETI instructions. The External/Status logic detects the RETI and re-enables interrupts from itself and from lower-priority devices. # ASYNC SERIAL COMMUNICATIONS INTERFACES (ASCIS) The ASCIs are asynchronous full-duplex UARTs with the following features: - 7- or 8-Bit data - Odd, even, or no parity - 1 or 2 Tx stop bits - Checking for parity, framing, and overrun errors - Break generation and detection - A choice of two baud rate generators - Rx and Tx interrupts - Input or output clocking on CKA0-1 - DCD and CTS on ASCI0 - Operation with the on-chip DMA channels, and - A multiprocessor mode with an extra bit designating *address* vs. *data* characters. The registers associated with the ASCIs are described in section "Async Serial Communications Interface (ASCI) Registers", on page 164. Control registers A and B (CNTLA0, CNTLA1, CNTLB0, and CNTLB1) and the Extension Control registers (ASEXT0, ASEXT1) are typically written once each, to configure an ASCI. The Status registers (STAT0 and STAT1) indicate the current state of each ASCI's Receiver and Transmitter. Under control of this status, software can write bytes to be transmitted to the Transmit Data Registers (TDR0 and TDR1), and can read received bytes from the Receiver Data Registers (RDR0 and RDR1). # **Basic Clocking** Each ASCI uses the same basic clock for both transmitting and receiving. If bits 2–0 of an ASCI's CNTLB register are 111, as they are after a Reset, the basic clock is taken from the CKA0 or CKA1 pin, and neither Baud Rate Generator is used. To use the *old* BRG, which is compatible with the original ZiLOG Z80180, software must: - 1. Clear bit 3 (BRG mode) of the Extension Control register to 0, to select the old BRG. - 2. Write bit 5 (PS) and bits 2–0 (SS) in the CNTLB register to select what value the *old BRG* divides the PHI clock by, to obtain the *basic clock* for this ASCI, as indicated in Table 21. This basic clock is then driven onto the CKA0 or CKA1 pin. TABLE 21. OLD BRG DIVISION FACTORS | PS (CNTLB5) | SS (CNTLB2-0) | Basic Clock is PHI Divided By | |-------------|---------------|-------------------------------| | 0 | 000 | 10 | | | 001 | 20 | | | 010 | 40 | | | 011 | 80 | | | 100 | 160 | | | 101 | 320 | | | 110 | 640 | | | 111 | No clock | | 1 | 000 | 30 | | | 001 | 60 | | | 010 | 120 | | | 011 | 240 | | | 100 | 480 | | | 101 | 960 | | | 110 | 1920 | | | 111 | No clock | To use the new BRG, which is compatible with the ZiLOG SCC family, software must: - 1. Set bit 3 (BRG mode) of the Extension Control register to 1, to select the new BRG. - 2. Write a 16-bit binary value to the Time Constant Low and High registers. This value is the factor by which PHI is divided to produce the basic clock, divided by two, minus two. The new BRG derives the basic clock as: This basic clock is then driven onto the CKA0 or CKA1 pin. **Clock Mode.** If bit 4 (X1 clock) in an ASCI's Extension Control Register is 1, the basic clock on CKA0 or CKA1 is used directly as a 1X *isochronous* bit clock, which must be synchronized to the data on RXA0 or RXA1. This mode can be used in either of two ways: - With CKA0 or CKA1 as an input, bearing a clock from the remote transmitter, that is synchronous to the data on this ASCI's RXA pin. - With CKA0 or CKA1 as an output, bearing the clock to the remote transmitter, which uses it to output data on this ASCIs RXA pin. If bit 4 (X1 clock) in an ASCI's Extension Control Register is 0, and the DR bit (bit 3) in the CNTLB register is 0, the ASCI divides its basic clock by 16 to obtain the serial bit rate. If X1 clock is 0 and DR is 1, the ASCI divides its basic clock by 64. ## **Async Transmission** Figure 22 shows a single asynchronous character on the TXA or RXA pin. When a Transmitter is disabled, or when it has completed sending any and all characters that software or a DMA channel has provided, it maintains a High level on the TXD pin. This state is also called 1 or Mark. FIGURE 22. AN ASYNCHRONOUS CHARACTER When software or a DMA channel provides a character to an idle ASCI transmitter, it - 1. Drives TXA lot to start a start bit, on the next falling edge of the basic clock, and maintains TXA Low for 1, 16, or 64 basic clocks depending on the X1 clock and DR bits. - 2. Switches TXA to the state of the least significant bit (bit 0) of the character, and holds that for 1, 16, or 64 clocks, and so on through the most significant bit (bit 6 or 7) of the character, and for a parity or MP bit if one of these is enabled. - 3. Switches TXA to High (1, Mark) again for the *first Stop bit*, and maintains it High for at least 1, 16, or 64 clocks, plus another 1, 16, or 64 clocks if bit 0 of its CNTLA register is 1 to select *send two Stop bits*. The Tx character is now complete. If software or a DMA channel has provided another character to send, the transmitter starts another start bit as described above. Otherwise, it keeps TXA High until a character is provided. ## **Async Reception** The Receiver has a more complex task. When it is first enabled, or after a character has been received: 1. The receiver samples the RXA pin on the rising edge of each basic clock is sampled. If RXA is High it remains in the same state of waiting for a start bit. If it samples RXA Low, and the X1 clock bit is 0, the receiver counts off half a bit time, 8 basic clocks if DR is 0, or 32 basic clocks if DR is 1. The receiver samples RXA again. - 2. If RXA is now High, the receiver rejects the transient Low state on RXA as not representing a Start bit, and returns to step 1. If the X1 clock bit is 1, the receiver skips this step. - 3. The receiver then counts off the number of basic clocks in a bit, 1, 16, or 64 depending on the X1 clock and DR bits, and samples RXA for the least significant data bit (bit 0). This operation continues for each More Significant Data bit (through bit 6 or 7), and optionally for a Parity or MP bit if these are enabled. - 4. Finally, the receiver counts off 1, 16, or 64 more basic clocks and samples the first Stop bit. When X1 clock is 0, if the receiver's basic clock is close to the clock that the transmitter used to send the character, (near the middle of the first Stop bit), and if there is no noise or other error on the line, the receiver samples the Stop bit as High/1/Mark. If X1 clock is 0, and the receiver's and transmitter's clocks were sufficiently different, or if there is noise or contention on the line, the receiver samples a Low/0/Space. This latter situation is called a *framing error*; when it occurs, the receiver sets an error bit that accompanies the character through the receiver FIFO, and sets the FE bit in the STAT register when the character becomes the oldest in the FIFO. The received character is now complete, and the receiver returns to sample the line for a new Start bit, as described above. #### **Clocking Summary** The *Sampling Rate* can be 1, 16, or 64 depending on the X1 bit in the ASEXT register and the DR bit in the CNTLA register: | <b>X1</b> | DR | Sampling Rate | |-----------|----|---------------------------| | 0 | 0 | 16 | | 0 | 1 | 64 | | 1 | 0 | 1 | | 1 | 1 | Reserved, do not program. | The following notations apply to the equations below, where: bits/second is the serial rate $f_{PHI}$ is the system clock frequency PS is the value written to bit 5 of CNTLB (0 or 1) ^ indicates exponentiation (2 to the power) SS2-0 is the binary value of bits 2–0 of CNTLB (0 thru 6) DR is bit 3 of CNTLB (0 or 1) TC is the 16-bit value in the ASTCL and ASTCH registers If the SS2–0 bits in the CNTLA register are 111, the CKA pin is a clock input, which is divided by the sampling rate by the receiver and transmitter: ``` bits/second = fCKAin / Sampling Rate ``` If the SS2–0 bits are not 111, and the BRG Mode bit in the ASEXT register is 0, the *old* baud rate generator divides PHI as follows for serial clocking. ``` bits/second=fPHI/((10+20*PS)*2^SS2-0*Sampling Rate) ``` where PS selects between a *prescaler* of 10 and 30, and 2^SS2-0 is a power of two between 1 and 64. The CKA pin outputs the clock before the final division by the Sampling Rate: ``` f_{CKAout} = f_{PHI}/((10 + 20*PS)* 2^SS2-0) ``` If the SS2–0 bits are not 111, and the BRG mode bit is 1, the new baud rate generator divides PHI for serial clocking as on the ZiLOG SCC family: ``` bits/second = f_{PHI}/(2*(TC+2)*Sampling Rate) ``` Where TC is the 16-bit value programmed into the TC high and low registers. The CKA pin outputs the clock before the final division by the Sampling Rate: ``` fCKAout = fPHI/(2*(TC+2)) ``` To find the TC value for a particular serial bit rate: ``` TC = (fPHI/(2 * bits/second * Sampling Rate)) - 2 ``` ### **Options** **7 or 8 Data Bits.** If bit 2 of the CNTLA register is 0, the transmitter sends, and the receiver accumulates, 7 data bits per character. If CNTLA2 is 1, the transmitter sends, and the receiver accumulates, 8 data bits per character. **Parity.** If bit 1 of the CNTLA register is 1, the transmitter accumulates and sends a Parity bit after the data bits, and the receiver samples and checks such a bit. If CNTLA1 is 1, a 1 in bit 4 of the CNTLB register selects odd parity and a 0 selects even parity. Odd parity defines a correct character that contains an odd number of 1 bits, through and including the Parity bit, while even parity defines a correct character that contains an even number of 1 bits. If the receiver samples the Parity bit in the incorrect state for a character, an error bit is set that accompanies the character through the receiver FIFO, and sets the PE bit in the STAT register when the character becomes the oldest one in the FIFO. **Transmit Stop Bits.** If bit 0 of CNTLA is 0, the transmitter sends a minimum of one Stop bit between characters. If CNTLA is 1, it sends at least two Stop bits between characters. Selecting two stop bits has been known to work around timing mismatches between a transmitter and a receiver. **NOTE:** The ASCI receivers on the Z80S188 check only one *Stop* bit, regardless of bit 0 of CNTLA. This is also true of ASCI receivers on other current 8018x family members, as well as other UARTs, but on the original 80180, the ASCIs actually checked two *Stop* bits if CNTLA0 was 1. #### **Status** **Break Conditions.** Break conditions date back to the early days of Async communications using Teletypewriters, which were functionally half-duplex in that text could only flow in one direction at a time. If the operator of a receiving TTY) had a problem, or something to say, and wanted to interrupt the data from the other machine, there was a Break key that could be pressed. This drove the line to 0/ Space state for several character times, which served to turn a light on at the other machine and stopped its paper tape reader if it was in use. A Break is still defined as at least two character times of consecutive 0s on the line. A receiver detects this as one or more all-0 character(s) with Framing error(s). Software can make a Z80S188 ASCI send a Break by writing a 1 to bit 0 of the Extension Control register. Software can ensure that any characters previously written to the Transmit Data register are sent (by monitoring bit 0 of the Extension Control register), before it writes a 1 to the Tx Break bit. The duration of a transmitted Break is completely under software control—the Break is terminated by writing a 0 to ASEXT bit 0. While receiving an all-0 character with a Framing error is definitive evidence of a Break, bit 1 of the Extension Control register provides more specific break detection. When the receiver detects an all-0 character with a framing error, a Break status bit is set that accompanies the character through the receiver FIFO, and sets bit 1 in the ASEXT register when the character becomes the oldest in the FIFO. When this procedure occurs, the receiver does not assemble any further characters until the RXA line returns to High/1/Mark, signalling the end of the Break condition. **Rx Overrun.** The ASCIs in the Z80S188 have 4-character Rx FIFOs between their RX SHIFT registers and the Receive data registers that software or a DMA channel can read. If the receiver finishes receiving a character when there are already 4 characters in the FIFO, an overrun status bit is set that accompanies the *preceding* character through the FIFO, and the OVRN bit (bit 6 in the STAT register) is set when that character becomes the oldest in the FIFO. The receiver discards the character that triggers the overrun condition, *and subsequent characters*, until the last good character has come to the top of the FIFO so that OVRN is set. Software then writes a 0 to the EFR bit to clear it. **Receive Status.** There are 4 receive status bits in the STAT register and one in the Extension Control register. RDRF, bit 7 of the STAT register, is set to 1 whenever there is at least one received character in the Rx FIFO. This bit is cleared when software or a DMA channel has read all characters out of the Rx FIFO, by Reset, in I/O STOP mode, and on ASCIO, when the $\overline{DCDO}$ pin is *autoenabled* and is High. FE, PE, and OVRN in the STAT register are set to 1 when a character with a framing error or parity error, or the last character before an Rx Overrun, comes to the top of the receive FIFO. Similarly, bit 1 in the Extension Control register is set to 1 when a break character comes to the top of the FIFO. Any of these bits stay 1 even if the character associated with the condition is read out of the receive FIFO, that is, they *latch* an error or exception condition. All four of these bits are cleared by reading CNTLA, clearing bit 3 (Error Flag Reset, EFR) to 0, and writing the result back to CNTLA. This action also allows the receiver to put subsequent characters into the receive FIFO after an Overrun, and if the receiver is being handled by a DMA channel, allows the channel to service the receiver once again. Modem Control/Status. ASCI modem control or status signals on the Z80S188 are DCD0 and CTS0. The state of the DCD0 pin can be read as bit 2 of the STAT0 register, and that of CTS0 in bit 5 of CNTLB0. Both bits read as 1 if the pin is High/Inactive. Bit 6 in Extension Control register 0 controls whether DCD0 automatically enables and disables the receiver, while bit 5 controls whether CTS0 automatically enables and disables the transmitter. In each case, if one of these ASEXT bits is 0, as it is after a Reset, then a Low on the pin allows the module to operate. A High disables the module. If an ASEXT bit is 1, software can still read the state of the corresponding pin, but this state does not affect the hardware. When ASEXT0 bit 6 is 0, a High on DCD0 forces the status bits RDRF, PE, FE, OVRN, and RxBreak to 0. If DCD0 goes Low thereafter, the next read of the STAT register still indicates a 1 in bit 2 (DCD0). Subsequent reads of STAT indicates current status. When ASEXT0 bit 5 is 0, a High on CTSO clears the TDRE bit in STAT. This prevents software or a DMA channel from putting further Tx data into TDR, but as many as three characters (one from the Tx shift register, two from the 2-stage Tx FIFO) can still come out on TDAO after CTSO goes High. ### **DMA Operation** On the Z80S188, data can be transferred to or from either ASCI by either DMA channel. Setting up for such operation is covered in the following ASCI and DMA topics: - "Starting a Transmitter" (below) - "Starting a Receiver", on page 101 - "Handling ASCI Interrupts", on page 102 - "Setting Up a DMA Transfer", on page 59. A DMA channel used with an ASCI transmitter must be programmed to use the appropriate TDRE flag as its DMA request, and must be set up for *edge-sensitive DMA request*. A DMA channel used with an ASCI receiver must be programmed to use the appropriate RDRF flag as its DMA request, and can be used in either edge- or level-sensitive mode. In this application, software must set both RIE in the STAT register, and bit 7 of the Extension Control register to v, to enable ASCI receive interrupts in case of errors, but not for each received character. **NOTE:** The signal that an ASCI receiver provides as a Request to a DMA channel, is not simply RDRF but rather *RDRF* and not *PE* and not *FE* and not *OVRN* and not *RxBreak*. DMA operation is suspended if one of these errors or exceptional conditions occurs, so that software can determine the point in the receive data stream at which the error or condition occurred. ## **Programming Techniques** **Starting a Transmitter.** Software can enable a transmitter at the same time as its associated receiver, or separately, as follows: - 1. Write the CNTLB register to set up the clocking and basic options. - 2. Write the Extension Control register, if necessary, to select the X1 and BRG modes and, on ASCIO, the mode of the CTSO pin. - 3. Set bit 0 (TIE) in the STAT register to 1 if Transmit Interrupts are desired, otherwise, clear it to 0. - 4. Write the CNTLA register with a 1 in bit 5 to enable the transmitter, as well as other desired mode settings. The TDRE flag is set immediately. If Transmit Interrupts were enabled in step 3, an interrupt occurs immediately. **NOTE:** If a DMA channel provides data to the transmitter, it can be set up whenever transmit data is available, including selecting TDRE as its DMA Request. Edge-sensitivity is required on the DMA request for transmit/output devices. If TDRE is set before the DMA channel is started, device software must set up the DMA to not include the first Tx character. It then writes the first character to the TDR, to *prime* the ASCI-DMA handshake. **Starting a Receiver.** Software can enable a receiver at the same time as its associated transmitter, or separately, as follows: - 1. Write the CNTLB register to set up the clocking and basic options. - 2. Write the Extension Control register, if necessary, to select the X1 and BRG modes and, on ASCIO, the mode of the DCDO pin. If the receiver is to be handled by a DMA channel, set bit 7 of the Extension Control register to block the RDRF flag from requesting a receive interrupt. - 3. Set bit 3 (RIE) in the STAT register to 1 if receive interrupts are desired, else clear it to 0. - 4. Set up the receiver, if the receiver is to be handled by a DMA channel, including selecting RDRF as the DMA Request signal. - 5. Write the CNTLA register with a 1 in bit 6 to enable the receiver, as well as other desired mode settings. - 6. RDRF is set when there is data in the Rx FIFO, and if RDRF interrupts are enabled, an interrupt occurs at that time. **Polled Transmission.** When a transmitter is started without interrupts enabled, software must: - 1. Read the STAT register (preferably more often than once per character time) until bit 1 (TDRE) set to 1 is detected. - 2. Write the next character to be transmitted to the TDR. If there is more data to send, return to step 1. **Polled Reception.** Once it has started a receiver without interrupt enabled, software must: - 1. Read the STAT register, at least once per character time, until bit 7 (RDRF) set to 1 is detected. - 2. Read a received character from the RDR. - 3. Process that character, then return to step 1. **Handling ASCI Interrupts.** As noted above, software can output to an ASCI in interrupt-driven mode by setting bit 0 (TIE) in the STAT register, and/or can input from an ASCI in interrupt-driven mode by setting bit 3 (RIE) in STAT. If any of following are true, an ASCI requests an interrupt from the processor. - TIE and TDRE are both 1, - RIE is 1 and any of OVRN, PE, FE, or RxBreak (ASEXT bit 1) are 1, - RIE is 1, bit 7 of the Extension Control register is 0, and RDRF is 1, or - For ASCIO, RIE is 1, bit 6 in the Extension Control register is 0, and the DCDO pin is High. When the conditions listed in "On-Chip Interrupt Handling", on page 28 are met with respect to an ASCI's interrupt request, the processor fetches the address of the Interrupt Service Routine (ISR) from (I : IL : 14) for ASCI0, or from (I : IL : 16) for ASCI1. An ASCI ISR that handles both kinds of interrupts must: - 1. Save as many registers as it may use, by means of PUSH, EX AF,AF', and/or EXX instructions. - 2. Read the STAT register for this ASCI. - 3. If TIE and TDRE in STAT are both 1: - a. If Another Transmit character is available, write it to the TDR - b. If Not, clear the TIE bit until another Tx character is available. - 4. If RIE in STAT is 1 and any of OVRN, PE, FE, or RxBreak (ASEXT bit 1) are 1: - a. If bit 7 of the Extension Control register is 1, indicating that a DMA channel is handling receive data, read the DSTAT register, clear the DE and DWE bits for that DMA channel, and write the result back to DSTAT. - b. Read the CNTLA register, clear bit 3 (EFR) and write the result back to CNTLA, - c. Read the associated character from the RDR, - d. For PE or FE conditions, applications can choose to discard the character, replace it with a standard *error character*, or simply handle it like other characters, - e. For OVRN (without any other error), most applications process this *last good* character, as in step 5. An application may then post an *overrun occurred here* notification in the received data stream, or otherwise deal with the situation. - f. For Break, most applications discard the all-0 character. An application may post a *break occurred here* notification in the received data stream. The receiver does not assemble more all-0 characters, but waits for RDA to go High before searching for a new Start bit. - 5. Read the next received character from the RDR, if no errors were found in step 4, but RIE is 1, bit 7 of the Extension Control register is 0, and RDRF is 1. Process that character, of which the simplest case is storing it at the next memory location in a buffer. - 6. If for ASCIO, RIE is 1, bit 6 in the Extension Control register is 0, and bit 2 of STAT is 1, carrier has been lost, and the ASCI receiver is inactive until it returns. In this case, software may either clear RIE to 0, or set bit 6 in the Extension Control register, to prevent further interrupts because DCD0 is High. - 7. Software can now read STAT again, and return to step 3 if either RIE and RDRF are both 1, or TIE and TDRE are both 1. (This routine saves interrupt overhead.) - 8. If the ISR disabled the receive DMA channel in step 4a, the ISR restarts the channel. - 9. Finally, the ISR restores the saved registers, and return to the interrupted process by means of EI and RET instructions. # **Multiprocessor Mode** In this mode, the transmitter sends, and the receiver expects, an extra bit between the data and stop bits, that differentiates *address* from *data* characters. Other manufacturers' devices have a similar mode called *9-bit mode*. To enable this mode for both the transmitter and receiver, software sets bit 6 of the CNTLB register to 1 as part of initializing the ASCI. **NOTE:** MULTIPROCESSOR mode cannot be used with parity generation and checking. In Multiprocessor mode, data is grouped into *frames* or *messages*, each preceded by an *address* character, which differs from *data* characters in that the *extra* bit is 1. To send a frame in MULTIPROCESSOR mode, software must: - 1. Wait, if necessary, for the TDRE bit (bit 1 of the STAT register) to become 1, indicating that software can write a new Tx character to the TDR. The next two steps can be done in an ASCI Interrupt Service Routine. - 2. Read the CNTLB register, set bits 7–6 to 11, and write the result back to CNTLB. This routine sets up the transmitter to send the first character of the frame with the extra bit 1. - 3. Write the address value for the intended destination device to the TDR. - 4. For each data character in the frame, again wait, if necessary for the TDRE bit (bit 1 of the STAT register) to be 1. The following two steps can be implemented in an ASCI ISR. - 5. Read CNTLB, clear bit 7, and write the result back. This routine causes the transmitter to send the next character with the extra bit 0. - 6. Write the next data character to the TDR. If there are more characters in the frame, return to step 4. Assuming that bit 6 of CNTLB was set to 1 during ASCI initialization, to receive a frame in Multiprocessor mode software must: - 1. Read CNTLA, set bit 7, and write the result back to CNTLA. This routine causes the receiver to ignore *data* characters, that have a 0 in their extra bit. - 2. Wait for the RDRF bit in the STAT register to be 1. The following steps can be done in an ASCI interrupt service routine. - 3. Read CNTLA and check that bit 3 is 1, verifying that the next available character is indeed an address character. If not, read the RDR, discard the data character, and return to step 2. - 4. Read the RDR and check if the value obtained indicates a frame destined for this processor. (Some schemes use a unique address for each node, plus *broadcast* and/or *group* addresses.) If not, discard the character and return to step 2. The hardware ignores the data characters in the frame. - 5. Store the address character in memory (this action is optional). The required actions may vary depending on the address. - 6. Read CNTLA, clear bit 7, and write the result back to CNTLA. This routine causes the receiver assemble the following data characters. - 7. Wait for the RDRF bit in the STAT register to be 1 for each data character in the frame. The following steps can be done in an ASCI interrupt service routine. - 8. Read the data character from the RDR and store it in memory. If frames are not fixed-length, software determines the frame length from its content. If the frame is not complete, return to step 7. - 9. Check for checking or validation information in the frame. Most protocols specify that a receiver ignores a frame that does not pass checking/validation. - 10. Process the frame based on its content. This routine is application-dependent. ### CLOCKED SERIAL INPUT/OUTPUT MODULE (CSI/O) The CSI/O allows synchronous communication with serial memories, peripherals, and other processors that include compatible interfaces. It is a half-duplex interface that can send or receive 8-bit bytes, but not both simultaneously. The CSI/O includes separate receive and transmit data pins, RXS and TXS, plus a clock pin CKS that can be either an input or an output. In either direction, CKS is gated so that it switches only during active data characters on RXS and TXS. The bit rate can be as much as PHI/20 for an internally generated clock, and even faster with an externally-generated clock. The CSI/O Control (CNTR) and Data (TRDR) registers are described in section "Clocked Serial I/O (CSI/O) Registers", on page 174. #### **Clock Selection** After Reset, bits 2–0 of the CNTR are 111, which conditions the CKS pin to be an input. If this Z80S188 is to provide the clock to the other station(s), write bits 2–0 with one of the other values described in Table 22, to select by what factor the CSI/O divides PHI to produce the clock it drives onto CKS. TABLE 22. CSI/O CLOCK RATE SELECTION | CNTR 2-0 | CKS Bit rate | |----------|---------------------| | 000 | PHI/20 | | 001 | PHI/40 | | 010 | PHI/80 | | 011 | PHI/160 | | 100 | PHI/320 | | 101 | PHI/640 | | 110 | PHI/1280 | | 111 | input from external | | | source | **NOTE:** Wait at least 1 bit time after the transmitter clears its TE bit, or the receiver clears its RE bit, before changing the baud rate. #### Operation The clock signal on CKS and the data signals on TXS and RXS have the same basic relationship, regardless of whether this Z80S188 is driving or receiving the clock on CKS, and regardless of whether it is sending on TXS or receiving on RXS. Figure 23 illustrates this relationship, along with the operation of the flags in the CNTR. FIGURE 23. CSI/O OPERATION CKS is High between bytes. The CSI/O operates as follows in the four possible cases of clock and data sourcing: **Output Clock, Output Data.** After software writes a byte to be transmitted to the TRDR and sets the TE bit in the CNTR, the CSI/O drives CKS Low, and shortly thereafter drives the LS bit of the byte onto TXS. Thereafter it toggles CKS at the selected clock rate, driving each next-more-significant bit shortly after each falling edge on TXS, until it has driven the MS bit onto TXS. Thereafter the CSI/O clears the TE bit and sets the EF bit in the CNTR. Driving CKS High thereafter, completes the operation for this byte. Input Clock, Output Data. Software must write the byte to be transmitted to the TRDR, and then set the TE bit in the CNTR, before the external clock source drives CKS Low for the first bit of the byte. The CSI/O waits for falling edges on CKS, and after each such edge it drives a bit of the character onto TXS, starting with the LS bit. After driving the MS bit onto TxS, the CSI/O clears the TE bit and sets the EF bit in the CNTR. **Output Clock, Input Data.** After software sets the RE bit in the TRDR, the CSI/O drives CKS Low, and thereafter toggles CKS at the selected clock rate, for a total of 8 falling and 8 rising edges. The CSI/O samples one bit of the byte starting with the LS bit at each rising edge on CKS. sampled into the TRDR, starting with the LS bit. After sampling the MS bit, the CSI/O clears the RE bit and sets the EF bit in the CNTR. **Input Clock, Input Data.** Software must set the RE bit in the CNTR, before the external clock source drives CKS Low for the first bit of the byte. After each rising edge on CKS, one bit of the byte is sampled starting with the LS bit. After sampling the MS bit, the CSI/O clears the RE bit and sets the EF bit in the CNTR. **Transmitting a Byte.** Both the TE and RE flags in the CNTR must be 0 before software can send a(nother) byte. At that point, software must: - 1. Write the (next) byte to be transmitted into the TRDR, - 2. Write a 1 to the TE bit (bit 4) in the CNTR, with the desired clock control value in bits 2–0. If no interrupt is desired when the byte has been sent, write a 0 in bit 6 (EIE) of this register. Otherwise, write a 1 and set a Transmit flag for the interrupt service routine. - 3. If the transmit flag is cleared: - a. Read the TRDR. - b. Process the byte. **Receiving a Byte.** Both the TE and RE flags in the CNTR must be 0 before software can condition the CSI/O to receive a(nother) byte. At this point software must: - 1. Write a 1 to the RE bit (bit 5) in the CNTR, with the desired clock control value in bits 2–0. For polled operation write a 0 in bit 6 (EIE) of this value, else write a 1 and clear the Transmit flag for the Interrupt Service Routine. - 2. For polled operation, read the CNTR, periodically or in a tight loop, until RE is 0 and EF is 1. For interrupt-driven operation, the following step is processed in the interrupt service routine, as described in the next topic. - 3. For polled operation, read the TRDR to acquire the byte and clear the EF flag. If the sending station contains more data, return to step 1. Cancelling Transmission or Reception. Software can cancel byte transmission or reception in progress, by writing 0s to the TE and RE bits. Avoid this process when Z80S188 is sourcing CKS, because the remote station's hardware may hang in mid-byte. For operation with an external clock, software could perform this action after a time-out period has expired, indicating that the remote station has nothing more to send or cannot accept further data. #### Handling CSI/O Interrupts If software sets bit 6 (EIE) of the CNTR at the start of an transmit or receive operation, then when the CSI/O completes the operation and sets the EF bit, the CSI/O requests an interrupt from the processor. If the conditions listed in "On-Chip Interrupt Handling", on page 28 are met with respect to this request, the processor responds by fetching the address of the CSI/O interrupt service routine (ISR) from memory at address (I : IL : 12). This ISR must: - 1. Save as many registers as it may use, by means of PUSH, EX AF, AF, and/or EXX instructions. - 2. Read the CNTR. If the EF bit is 0, the ISR may log this *unknown interrupt* before restoring the registers and returning to the interrupted process with EI and RET instructions. - 3. If the XMIT flag is cleared: - a. Read the TRDR to acquire the byte and clear the EF flag. - b. Process the byte. - c. If further reception is necessary, write a 1 to RE as in step 1 of "Receiving a Byte" above. - d. If there is data to be sent, write the first byte to the TRDR (this action clears the EF flag) and then set TE in the CNTR, as in steps 1-2 of the "Transmitting a Byte" section. Also, set the XMIT flag for the next interrupt. - 4. If the XMIT flag is set: - a. Write the next byte to the TRDR (this clears the EF flag). - b. Set TE in the CNTR, as in steps 1-2 of "Transmitting a Byte" above. - 5. If there is data to be received, perform a dummy read of TRDR to clear the EF flag, then write a 1 to RE as in step 1 of the section, "Receiving a Byte". Also, clear the XMIT flag. - 6. If there is no other actions to be taken, perform a dummy read of TRDR to clear the EF flag. - 7. Restore the saved registers and return to the interrupted process using EI and RET instructions. #### I/O REGISTERS The registers that are integral to the processor and the programming model are described in section "Processor Description", on page 11. This chapter describes the registers in I/O space that control the operation of the overall device and its on-chip peripherals. ### **REGISTERS SUMMARY** I/O registers on the Z80S188 are divided into two classes, the 80180 registers, and other on-chip registers. The 80180 registers: - Are located at addresses between 0000H and 003FH. - Can be relocated to 0040-007FH or 0080-00BFH if desired. - Must be accessed using INO, IN r, (C), OUTO, OTDM(R), OTIM(R), or OUT (C), r instructions. - Require three clocks per I/O bus cycle. Other on-chip registers: - If bit 7 of the Interrupt Priority Register is 1, are located at I/O addresses between xxD0 and xxFFH, and can be accessed using IN, OUT, IND(R), INI(R), OUTD, OUTI, OTDR, or OTIR instructions. - If bit 7 of the Interrupt Priority Register is 0, are located at I/O addresses between 00D0 and 00FFH, and can be accessed using INO, IN r, (C), OUTO, OTDM(R), OTIM(R), or OUT (C), r instructions. - Require 4 clocks per I/O bus cycle. The following table includes all on-chip registers in both classes. I/O addresses not described are not used. | REGISTER NAME | ADDR (Hex) | REGISTER NAME | ADDR (Hex) | |-------------------------------------------------------------|------------|------------------------------------------------------------|------------| | ASCIO Control Register A | 00 | ASCI1 Control Register A | 01 | | ASCIO Control Register B | 02 | ASCI1 Control Register B | 03 | | ASCIO Status Register | 04 | ASCI1 Status Register | 05 | | ASCI0 Tx Data Register | 06 | ASCI1 Tx Data Register | 07 | | ASCIO Rx Data Register | 08 | ASCI1 Rx Data Register | 09 | | CSI/O Control Register | 0A | CSI/O Data Register | ОВ | | PRT0 Timer Data Register Low | ОС | PRTO Timer Data Register High | OD | | PRT0 Timer Reload Register Low | OE | PRT0 Timer Reload Register High | OF | | Timer Control Register | 10 | Timer Prescale Register | 11 | | ASCIO Extension Control Reg | 12 | ASCI1 Extension Control Reg | 13 | | PRT1 Timer Data Register Low | 14 | PRT1 Timer Data Register High | 15 | | PRT1 Timer Reload Register Low | 16 | PRT1 Timer Reload Register High | 17 | | Free Running Counter | 18 | | | | ASCIO Time Constant Low | 1A | ASCIO Time Constant High | 1B | | ASCI1 Time Constant Low | 1C | ASCI1 Time Constant High | 1D | | Clock Multiplier Register | 1E | CPU Control Register | 1F | | DMA0 Source Addr Register L | 20 | DMA0 Source Addr Register H | 21 | | DMA0 Source Addr Register B | 22 | DMA0 Dest Addr Register L | 23 | | DMA0 Dest Addr Register H | 24 | DMA0 Dest Addr Register B | 25 | | DMA0 Byte Count Register L | 26 | DMA0 Byte Count Register H | 27 | | DMA1 Memory Addr Register L | 28 | DMA1 Memory Addr Register H | 29 | | DMA1 Memory Addr Register B | 2A | DMA1 I/O Addr Register L | 2B | | DMA1 I/O Addr Register H | 2C | DMA1 I/O Addr Register B | 2D | | DMA1 Byte Count Register L | 2E | DMA1 Byte Count Register H | 2F | | DMA Status Register | 30 | DMA Mode Register | 31 | | DMA/Wait Control Register | 32 | Interrupt Vector Low Register | 33 | | Interrupt/Trap Control Register | 34 | | | | Refresh Control Register | 36 | | | | MMU Common Base Register OR<br>MMU Common Base Register Low | 38 | MMU Bank Base Register OR<br>MMU Common Base Register High | 39 | | MMU Common/Bank Area Reg OR<br>MMU Band Area Register | 3A | MMU Common Area Register | 3B | | MMU Bank Base Register Low | 3C | MMU Bank Base Register High | 3D | | Operating Mode Control Register | 3E | I/O Control Register | 3F | | CTC Channel 0 | D0 | CTC Channel 1 | D1 | | CTC Channel 2 | D2 | CTC Channel 3 | D3 | | PIO C Data Register | D4 | PIO C Command Register | D5 | | | | T | | |---------------------------------|------------|------------------------|------------| | REGISTER NAME | ADDR (Hex) | REGISTER NAME | ADDR (Hex) | | PIO D Data Register | D6 | PIO D Command Register | D7 | | SIO A Data Register | D8 | SIO A Control Register | D9 | | SIO B Data Register | DA | SIO B Control Register | DB | | PIO A Data Register | DC | PIO A Command Register | 4D | | PIO B Data Register | DE | PIO B Command Register | DF | | WDT Master Register | FO | WDT Command Register | F1 | | Interrupt Priority Register | F4 | | | | MEMCSO Low Register | F6 | MEMCS0 High Register | F7 | | MEMCS1 Low Register 0 | F8 | MEMCS1 High Register | F9 | | IOCS Low Register | FA | IOCS High Register | FB | | On-Chip Memory Control Register | FC | | | **Note:** The Z80S188 decodes I/O addresses F2, F3, F5, and FD-FFH as on-chip, and these addresses cannot be used for external devices. # **BASIC DEVICE REGISTERS** TABLE 23. FREE-RUNNING COUNTER (0018H) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------|---|-------|---|---|---|---|---|---|--| | Bit/Field | | Count | | | | | | | | | R/W | | R | | | | | | | | | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Bit<br>Position | Bit/<br>Field | R/W | Value | Description | |-----------------|---------------|-----|-------|--------------------------------------------------------------------------------------| | 7-0 | Count | R | | This value is counted down by 1 every 10 PHI clocks, including during I/O Stop mode. | TABLE 24. CLOCK MULTIPLIER REGISTER (001EH) CMR | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|-------------|----------------------|---|---|------|-------|---|---| | Bit/Field | 2X<br>Clock | low<br>Noise<br>XTAL | | | Rese | erved | | | | R/W | R/W | R/W | | | | ? | | | | Reset | 0 | 0 | Х | Х | Х | Х | Х | Х | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-------------------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 2X Clock | R/W | 1 | If this bit is 1, the oscillator or external clock is multiplied by 2 to produce PHI. This option may be selected independently of the 1X Clock option controlled by bit 7 of the CPU Control Register. If this bit is 1 and bit 7 of the CCR is 0, PHI operates on the same frequency as when this bit is 0 and bit 7 of the CCR is 1. | | 6 | Low Noise<br>XTAL | R/W | 1 | If this bit is 1, the oscillator is operated in a low-noise mode, in which the gain is reduced and the output drive is reduced to about 30% of normal operation. This mode can be used for PCMCIA applications, in which the crystal would otherwise be driven too energetically. This mode limits the crystal frequency to 20 MHz at $V_{DD} = 4.5 V$ and 10 MHz at $V_{DD} = 3.0 V$ . | I/O REGISTERS BASIC DEVICE REGISTERS TABLE 25. CPU CONTROL REGISTER (001FH) CCR | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|-------------|--------------|-------|-------|----------------|------|-------|-------| | Bit/Field | X1<br>Clock | Stand-<br>by | BREXT | LNPHI | ldle/<br>Quick | LNIO | LNCTL | LNA/D | | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|----------------------------|-----|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | X1 Clock | R/W | 0<br>1 | The crystal frequency is divided by 2. The crystal frequency is used directly. | | 6,3 | Standby,<br>Idle/<br>Quick | R/W | 00<br>01<br>10<br>11 | SLP inst enters Sleep or System Stop<br>mode<br>IOSTOP+SLP enters Idle mode<br>IOSTOP+SLP enters Standby mode<br>IOSTOP+SLP enters Quick Recovery<br>Standby mode | | 5 | BREXT | R/W | 1 | Z80S188 honors Bus Requests in Standby mode | | 4 | LNPHI | R/W | 1 | PHI Low-Noise mode: 25% of normal drive | | 2 | LNIO | R/W | 1 | The following pins have 25% of normal drive: ARDY, BRDY, CKA1-0, CKS, CRDY, DRDY, DTRA-B, IEO, PA7-0, PB7-0, PC7-0, PD7-0, RTS0, RTSA-B, SYNCA-B, TEND1-0, TOUT, TXA1-0, TxDA-B, TXS, ZC/T03-0 | | 1 | LNCTL | R/W | 1 | The following pins have 25% of normal drive: BUSACK, HALT, IOCS, IORQ, M1, MEMCS1-0, MREQ, RFSH, ROMCS, ST, RD, WR | | 0 | LNA/D | R/W | 1 | A22-0/D7-0 Low-Noise mode: 25% of normal drive | TABLE 26. REFRESH CONTROL REGISTER (0036H) RCR | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|------|------|----------------|---|---|-----|---|---| | Bit/Field | REFE | REFW | Reserved Cycle | | | cle | | | | R/W | R/W | R/W | ? R/W | | | W | | | | Reset | 1 | 1 | X X X X 0 0 | | | | 0 | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-----------|-----|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | REFE | R/W | 0 | The Z80S188 does not Refresh The Z80S188 generates Refresh cycles | | 6 | REFW | R/W | 0<br>1 | 2-clock Refresh cycles<br>3-clock Refresh cycles | | 1-0 | Cycle | R/W | 00<br>01<br>10<br>11 | Refresh cycle every 10 PHI clocks<br>Refresh cycle every 20 PHI clocks<br>Refresh cycle every 40 PHI clocks<br>Refresh cycle every 80 PHI clocks | TABLE 27. OPERATING MODE CONTROL REGISTER (003EH) OMCR | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-----------|-----|------|-----|----------|---|---|---|---|--|--| | Bit/Field | M1E | M1TE | IOC | Reserved | | | | | | | | R/W | R/W | W | R/W | ? | | | | | | | | Reset | 1 | 1 | 1 | Х | Х | Х | Х | Х | | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-----------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | M1E | R/W | 0 | M1 is asserted Low during refetch of RETI instruction and INTO acknowledge cycle (Z80 peripheral compatible). | | | | | 1 | M1 is asserted Low in all Op Code fetches, INTO acknowledge cycles, and 1st cycle of NMI acknowledge. The Z80S188 does not refetch RETI instructions. | | 6 | M1TE | W | 0 | After a 0 is written to this bit, the next Op Code fetch asserts $\overline{\text{M1}}$ Low. (Automatically returns to 1 state.) M1E governs operation of $\overline{\text{M1}}$ | | 5 | IOC | R/W | 0 | In I/O cycles $\overline{\text{IORQ}}$ , and $\overline{\text{RD}}$ if applicable, are driven Low from the rising edge at the start of the T2 cycle (Z80 compatible) In I/O cycles $\overline{\text{IORQ}}$ , and $\overline{\text{RD}}$ if applicable, are driven Low from the falling edge in the T1 cycle (64180 compatible) | TABLE 28. I/O CONTROL REGISTER (003FH) IOCR | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|----|-----|-------|----------|---|---|---|---| | Bit/Field | IO | Α | IOSTP | Reserved | | | | | | R/W | R/ | R/W | | ? | | | | | | Reset | 0 | 0 | 0 | Х | Х | Х | Х | Х | **Note:** R = Read W = Write X = Indeterminate | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-----------|-----|-------|-----------------------------------------| | 7-6 | IOA | R/W | 00 | 180 registers are located at 0000-003F | | | | | 01 | 180 registers are located at 0040-007F | | | | | 10 | 180 registers are located at 0080-00BF | | | | | 11 | Do not program this value. | | 5 | IOSTP | R/W | 0 | Normal operation | | | | | 1 | The ASCIs, PRTs, and CSIO are disabled. | TABLE 29. ON-CHIP MEMORY CONTROL REGISTER (XXFC OR OOFCH) OCMCR | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------|--------|--------|--------|----------|---|---|---|---|--| | Bit/Field | ОС | ОС | ОС | Reserved | | | | | | | | RAM | RAM | ROM | | | | | | | | | Enable | Hi Phy | Enable | | | | | | | | R/W | R/W | R/W | R/W | ? | | | | | | | Reset | 1 | 0 | 1 | Х | Х | Х | Х | Х | | **Note:** R = Read W = Write X = Indeterminate | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|------------------|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | OC RAM<br>Enable | R/W | 0<br>1 | On-chip RAM is not accessible. On-chip RAM is enabled. | | 6 | OC RAM<br>Hi Phy | R/W | 0 | On-chip RAM is located at xxFC00-<br>xxFFFFH.<br>On-chip RAM is located at 7FFC00-<br>7FFFFFH. | | 5 | OC ROM<br>Enable | R/W | 0<br>1 | On-chip ROM and ROMCS are disabled. Masked part: on-chip ROM is enabled at 000000-000FFFH. Unmasked part: ROMCS becomes Low for 000000-000FFFH. | # INTERRUPT REGISTERS See section "Interrupts", on page 15, for more about these registers. TABLE 30. INTERRUPT VECTOR LOW REGISTER (0033H) IL | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|---|-------|---|---|---|---------|---|---| | Bit/Field | | IL7-5 | | | F | Reserve | d | | TABLE 30. INTERRUPT VECTOR LOW REGISTER (0033H) IL | R/W | | R/W | | | | ? | | | |-------|---|-----|---|---|---|---|---|---| | Reset | 0 | 0 | 0 | Х | Х | Х | Х | Х | | Bit<br>Position | Bit/<br>Field | R/W | Value | Description | |-----------------|---------------|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-5 | IL7-5 | R/W | | The processor uses these bits as A7-5 (along with the contents of the I register as A15-8) when fetching an interrupt service routine address for INT1-2, ASCI0-1, PRT0-1, DMA0-1, CSI/O, or the ZDI. | TABLE 31. INTERRUPT/TRAP CONTROL REGISTER (0034H) ITC | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|------|-----|------|------|--------|------|------|------| | Bit/Field | Trap | UFO | ROM | RAM | Reserv | INT2 | INT1 | INTO | | | | | EE | EE | ed | en | en | en | | R/W | RWOC | R | RW0C | RWOC | ? | R/W | R/W | R/W | | Reset | 0 | Χ | 0 | 0 | Х | 0 | 0 | 1 | **Note:** R = Read W = Write X = Indeterminate RWOC = Readable; Writing 0 Clears | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-----------|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Trap | RW0C | 1 | Illegal Instruction Trap. Writing a 0 to this bit clears it; writing a 1 has no effect. | | 6 | UFO | R | 0<br>1 | Inst started at stacked PC - 1<br>Inst started at stacked PC - 2 | | 5 | ROMEE | RWOC | 1 | In a masked ROM part with the ROM Entry Protect option masked as 1, this bit is set if a ROM Entry Exception occurs. Writing a 0 to this bit clears it; writing a 1 has no effect. | | 4 | RAMEE | RWOC | 1 | In a masked ROM part with the RAM Protect option masked as 1, this bit is set if a RAM Execution Exception occurs. Writing a 0 to this bit clears it; writing a 1 has no effect. | | 2 | INT2 en | R/W | | INT2 interrupt enable | | 1 | INT1 en | R/W | | INT1 interrupt enable | | 0 | INTO en | R/W | | INTO interrupt enable | TABLE 32. INTERRUPT PRIORITY REGISTER (XXF4 OR 00F4H) INTPR | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|-------------------|------------|------------|--------------|-------------------------|---|---|---| | Bit/Field | All<br>Page<br>IO | SIOA<br>32 | SIOB<br>32 | Reserv<br>ed | Z80 Peripheral Priority | | | | | R/W | R/W | R/W | R/W | ? | R/W | | | | | Reset | 1 | 0 | 0 | Х | 0 | 0 | 0 | 0 | | D:4 | | | | | |-----------------|-------------------------------|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit<br>Position | Bit/Field | R/W | Value | Description | | 7 | AllPage<br>IO | R/W | 0 | SIO, PIO, CTC, WDT, Chip Select and Wait blocks decode A15-8 for all 0, like the "180 registers". These blocks ignore A15-8, as on the Z80. | | 6-5 | SIOA32,<br>SIOB32 | R/W | 0 | SIO channel generates, checks 16 bit<br>CRC<br>SIO channel generates, checks 32 bit<br>CRC | | 3-0 | Z80<br>Peripheral<br>Priority | R/W | | CTC, PIO AB, PIO CD, SIO (lowest) PIO AB, PIO CD, SIO, CTC (lowest) PIO AB, PIO CD, CTC, SIO (lowest) SIO, PIO AB, PIO CD, CTC (lowest) CTC, PIO AB, SIO, PIO CD (lowest) SIO, PIO AB, CTC, PIO CD (lowest) | # **MMU REGISTERS** See section "Memory Management Unit (MMU)", on page 30, for more about these registers. TABLE 33. COMMON BASE REGISTER (0038H IN CLASSIC MODE) CBR | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-----------|---|-----------------------|---|---|---|---|---|---|--|--|--| | Bit/Field | | Base of Common Area 1 | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-----------------------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | Common 1<br>Area Base | R/W | | If the comparison of bits 15-12 of a logical address indicates that the address is in Common Area 1, this value (shifted left 12 bits, times 4096) is added to the logical address to form the physical address. | TABLE 34. BANK BASE REGISTER (0039H IN CLASSIC MODE) BBR | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-----------|---|-------------------|---|---|---|---|---|---|--|--|--| | Bit/Field | | Base of Bank Area | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | Reset | 0 | 0 0 0 0 0 0 0 0 | | | | | | | | | | **Note:** R = Read W = Write X = Indeterminate | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-------------------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | Bank Area<br>Base | R/W | | If the comparison of bits 15-12 of a logical address indicates that the address is in the Bank Area, this value (shifted left 12 bits, times 4096) is added to the logical address to form the physical address. | TABLE 35. COMMON/BANK AREA REGISTER (003AH IN CLASSIC MODE) CBAR | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------|------|--------|----------|-------|------------------------|---|---|---|--| | Bit/Field | Bank | /Commo | n 1 Bour | ndary | Common O/Bank Boundary | | | | | | R/W | | R/ | W | | R/W | | | | | | Reset | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-------------------------------|-----|-------|--------------------------------------------------------------------------------------------------------------| | 7-4 | Bank/<br>Common 1<br>Boundary | R/W | | If bits 15-12 of a logical address are greater than or equal to this value, the address is in Common Area 1. | | 3-0 | Common 0/<br>Bank<br>Boundary | R/W | | If bits 15-12 of a logical address are less than this value, the address is in Common Area 0. | **Note:** In Classic mode, if bits 3-0 of this reg $\leq$ bits 15-12 of a logical address < bits 7-4 of this reg, the address is in the Bank Area. Do not program this register so that bits 3-0 > bits 7-4. All comparisons are unsigned. TABLE 36. COMMON BASE REGISTER LOW (0038H IN EXTENDED MODE) CBRL | Bit | 7 | 6 5 4 3 2 | | | | | 1 0 | | | | | |-----------|-----|-------------------------------------------------|--|--|--|--|-----|--|--|--|--| | Bit/Field | Con | Common Area 1 Base address, bits 15-10 Reserved | | | | | | | | | | | R/W | | R/W X | | | | | | | | | | | Reset | 0 | 0 0 0 0 0 X X | | | | | | | | | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|--------------------------------------------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-2 | Common<br>Area 1 Base<br>Address 15-<br>10 | R/W | | In Extended mode, if the comparison of bits 15-10 of a logical address indicates that the address is in Common Area 1, this value is added to bits 15-10 of the logical address to form bits 15-10 of the physical address. | I/O REGISTERS MMU REGISTERS TABLE 37. COMMON BASE REGISTER HIGH (0039H IN EXTENDED MODE) CBRH | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-----------|----------|---|----------------------------------------|---|---|---|---|---|--|--| | Bit/Field | Reserved | ( | Common Area 1 Base address, bits 22-16 | | | | | | | | | R/W | Х | | R/W | | | | | | | | | Reset | Х | 0 | 0 0 0 0 0 0 | | | | | | | | **Note:** R = Read W = Write X = Indeterminate | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|--------------------------------------------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-2 | Common<br>Area 1 Base<br>Address 22-<br>16 | R/W | | In Extended mode, if the comparison of bits 15-10 of a logical address indicates that the address is in Common Area 1, this value, plus the carry from the addition of bits 15-10, is used as bits 22-16 of the physical address. | TABLE 38. BANK AREA REGISTER (003AH IN EXTENDED MODE) BAR | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-----------|------|--------------------------------------------------|---|---|---|---|---|---|--|--|--| | Bit/Field | Comi | Common O/Bank Area Boundary, bits 15-10 Reserved | | | | | | | | | | | R/W | | R/W X | | | | | | | | | | | Reset | 0 | 0 0 0 0 0 X | | | | | | | | | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|---------------------------------------------|-----|-------|-----------------------------------------------------------------------------------------------------------------| | 7-2 | Common 0/<br>Bank Area<br>Boundary<br>15-10 | R/W | | In Extended mode, if bits 15-10 of a logical address are less than this value, the address is in Common Area 0. | TABLE 39. COMMON AREA REGISTER (003BH IN EXTENDED MODE) CAR | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-----------|------|--------------------------------------------------|---|---|---|---|---|---|--|--|--| | Bit/Field | Bank | Bank/Common 1 Area Boundary, bits 15-10 Reserved | | | | | | | | | | | R/W | | | X | | | | | | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | Х | Х | | | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|------------------------------------|-----|-------|-----------------------------------------------------------------------------------------------------------------| | 7-2 | Common 0/<br>Bank Area<br>Boundary | R/W | | In Extended mode, if bits 15-10 of a logical address are greater than or equal to this value, the address is in | | | 15-10 ´ | | | Common Area 1. | **Note:** In Extended mode, if bits 7-2 of the BAR $\leq$ bits 15-12 of a logical address < bits 7-2 of this reg, the address is in the Bank Area. Do not program these registers so that bits 7-2 of the BAR > bits 7-2 of this register. All comparisons are unsigned. TABLE 40. BANK BASE REGISTER LOW (003CH IN EXTENDED MODE) BBRL | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-----------|---------------------------------------------|---|---|---|---|---|---|---|--|--| | Bit/Field | Bank Area Base address, bits 15-10 Reserved | | | | | | | | | | | R/W | | | X | | | | | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | Х | Х | | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|----------------------------------------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-2 | Bank Area<br>Base<br>Address 15-<br>10 | R/W | | In Extended mode, if the comparison of bits 15-10 of a logical address indicates that the address is in the Bank Area, this value is added to bits 15-10 of the logical address to form bits 15-10 of the physical address. | TABLE 41. BANK BASE REGISTER HIGH (003DH IN EXTENDED MODE) BBRH | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-----------|----------|---|------------------------------------|---|---|---|---|---|--|--|--| | Bit/Field | Reserved | | Bank Area Base address, bits 22-16 | | | | | | | | | | R/W | X | | R/W | | | | | | | | | | Reset | Х | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|----------------------------------------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-2 | Bank Area<br>Base<br>Address 22-<br>16 | R/W | | In Extended mode, if the comparison of bits 15-10 of a logical address indicates that the address is in Common Area 1, this value, plus the carry from the addition of bits 15-10, is used as bits 22-16 of the physical address. | # CHIP SELECT AND WAIT REGISTERS See pages 33 and 38 for more detail about these registers. TABLE 42. MEMORY CHIP SELECT 0 LOW REGISTER (XXF6 OR 00FH6) MCSOL | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-----------|-----|------|-------------|-----|---|---|-------------|-----|--|--| | Bit/Field | CA1 | 4-13 | Size/Enable | | | | Wait States | | | | | R/W | R/ | W | | R/W | | | | R/W | | | | Reset | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | | | | Bit | | | | | |----------|--------------------------------|-----|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Position | Bit/Field | R/W | Value | Description | | 7-6 | Comparison<br>Address<br>14-13 | R/W | | The Size/Enable field controls whether these bits are compared for equality to A14-13. | | 5-2 | Size/Enable | R/W | 0001<br>0010<br>0011<br>0100<br>0101<br>0110<br>0111<br>1000<br>1001<br>1010 | MEMCS0 is disabled (remains High). MEMCS0 Low for all of memory MEMCS0 Low when A22==CA22 MEMCS0 Low when A22-21==CA22-21 MEMCS0 Low when A22-20==CA22-20 MEMCS0 Low when A22-19==CA22-19 MEMCS0 Low when A22-18==CA22-18 MEMCS0 Low when A22-17==CA22-17 MEMCS0 Low when A22-16==CA22-16 MEMCS0 Low when A22-15==CA22-15 MEMCS0 Low when A22-14==CA22-14 MEMCS0 Low when A22-13==CA22-13 Reserved; do not program these values | | 1-0 | Wait States | R/W | 00<br>01<br>10<br>11 | No wait states added in MEMCSO range At least 1 wait state in MEMCSO range At least 2 wait states in MEMCSO range At least 3 wait states in MEMCSO range | TABLE 43. MEMORY CHIP SELECT 0 HIGH REGISTER (XXF7 OR 00F7H) MCS0H | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-----------|--------------------------|-----------------|---|---|---|---|---|---|--|--|--| | Bit/Field | Comparison Address 22-15 | | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | Reset | 0 | 0 0 0 0 0 0 0 0 | | | | | | | | | | **Note:** R = Read W = Write X = Indeterminate | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|---------------------------------|-----|-------|-----------------------------------------------------------------------------------------------------| | 7-0 | Comparison<br>Address 22-<br>15 | R/W | | The Size/Enable field in MCSOL controls how many of these bits are compared for equality to A22-15. | TABLE 44. MEMORY CHIP SELECT 1 LOW REGISTER (XXF8 OR 00F8H) MCS1L | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------|-----|------|-------------|-----|---|---|-------------|---|--| | Bit/Field | CA1 | 4-13 | Size/Enable | | | | Wait States | | | | R/W | R/ | W | | R/W | | | R/W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-------------|-----|-------|-----------------------------------------| | 7-6 | Comparison | R/W | | The Size/Enable field controls whether | | | Address 14- | | | these bits are compared for equality to | | | 13 | | | A14-13. | | 5-2 | Size/Enable | R/W | 0000 | MEMCS1 is disabled (remains High) | | | | | 0001 | MEMCS1 Low for all memory (see note) | | | | | 0010 | MEMCS1 Low when A22==CA22 | | | | | 0011 | MEMCS1 Low when A22-21==CA22-21 | | | | | 0100 | MEMCS1 Low when A22-20==CA22-20 | | | | | 0101 | MEMCS1 Low when A22-19==CA22-19 | | | | | 0110 | MEMCS1 Low when A22-18==CA22-18 | | | | | 0111 | MEMCS1 Low when A22-17==CA22-17 | | | | | 1000 | MEMCS1 Low when A22-16==CA22-16 | | | | | 1001 | MEMCS1 Low when A22-15==CA22-15 | | | | | 1010 | MEMCS1 Low when A22-14==CA22-14 | | | | | 1011 | MEMCS1 Low when A22-13==CA22-13 | | | | | 11xx | Reserved; do not program these values | | 1-0 | Wait States | R/W | 00 | No wait states added in MEMCS1 | | | | | | range | | | | | 01 | At least 1 wait state in MEMCS1 | | | | | | range | | | | | 10 | At least 2 wait states in MEMCS1 | | | | | | range | | | | | 11 | At least 3 wait states in MEMCS1 | | | | | | range | | | | | | | | Bit | | | | | |----------|-----------|-----|-------|-------------| | Position | Bit/Field | R/W | Value | Description | **Note:** If the ranges for $\overline{\text{MEMCS0}}$ and $\overline{\text{MEMCS1}}$ overlap, $\overline{\text{MEMCS0}}$ goes Low and $\overline{\text{MEMCS1}}$ remains High for addresses in the overlapped region. TABLE 45. MEMORY CHIP SELECT 1 HIGH REGISTER (XXF9 OR 00F9H) MCS1H | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|---|--------------------------|---|---|---|---|---|---| | Bit/Field | | Comparison Address 22-15 | | | | | | | | R/W | | R/W | | | | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit<br>Position | Bit/Field | R/W | Value Description | |-----------------|---------------------------------|-----|-----------------------------------------------------------------------------------------------------| | 7-0 | Comparison<br>Address 22-<br>15 | R/W | The Size/Enable field in MCS1L controls how many of these bits are compared for equality to A22-15. | TABLE 46. I/O CHIP SELECT LOW REGISTER (XXFA OR OOFAH) IOCSL | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|---|-------|---|------------|------|---|-------------|---| | Bit/Field | | CA7-5 | | Comp<br>Hi | Size | | Wait States | | | R/W | | R/W | | R/W | R/ | W | R/ | W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|---------------------------|-----|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-5 | Comparison<br>Address 7-5 | R/W | | The Size field controls how many of these bits are compared for equality to A7-5. | | 4 | CompHi | R/W | 0<br>1 | IOCS decoding ignores A15-8 IOCS Low requires A15-8 = CA15-8 | | 3-2 | Size | R/W | 00<br>01<br>10<br>11 | $\overline{\text{IOCS}}$ does not decode A7-5 (see note)<br>$\overline{\text{IOCS}}$ Low requires A7 = CA7<br>$\overline{\text{IOCS}}$ Low requires A7-6 = CA7-6<br>$\overline{\text{IOCS}}$ Low requires A7-5 = CA7-5 | | 1-0 | Wait States | R/W | 00<br>01<br>10<br>11 | Min 4 clocks/cycle in IOCS range Min 5 clocks/cycle in IOCS range Min 6 clocks/cycle in IOCS range Min 7 clocks/cycle in IOCS range | $\mbox{{\bf Note:}}\ \overline{\mbox{{\bf IOCS}}}$ always remains High for on-chip I/O addresses. TABLE 47. I/O CHIP SELECT HIGH REGISTER (XXFB OR 00FBH) IOCSH | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|---|-------------------------|---|---|---|---|---|---| | Bit/Field | | Comparison Address 15-8 | | | | | | | | R/W | | R/W | | | | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|--------------------------------|-----|-------|-----------------------------------------------------------------------------------------| | 7-0 | Comparison<br>Address 15-<br>8 | R/W | | The CompHi bit in IOCSL controls whether these bits are compared for equality to A15-8. | # I/O PORT (PIO) REGISTERS See section "Parallel I/O (PIOs)", on page 44, for more about these registers. TABLE 48. PORT A DATA (XXDC OR OODCH) PAD | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|---|-----------------|---|---|---|---|---|---| | Bit/Field | | Port A Data | | | | | | | | R/W | | R/W | | | | | | | | Reset | Х | X X X X X X X X | | | | | | | **Note:** R = Read W = Write X = Indeterminate | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-------------|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | Port A Data | R/W | | Writing to this address sets output data for the PA7-0 pins, and in mode 0 or 2 makes ARDY High. Reading from this address returns input data from the PA7-0 pins, and in mode 1 or 2 makes ARDY or BRDY (respectively) High. | TABLE 49. PORT A CONTROL (XXDD OR 00DDH) PAC | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|---|----------------|---|---|---|---|---|---| | Bit/Field | | Port A Control | | | | | | | | R/W | | WO | | | | | | | | Reset | Х | X | | | | | | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-------------------|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | Port A<br>Control | WO | | The port decodes the LS bits of data written to this address, to select among the following control words: Interrupt Vector Word. The port | | | | | vvvvvv0 | • | | | | | | Interrupt Disable Word. Bit 7 enables | | | | | exxx0011 | (1) or disables (0) port interrupts. | | | | | | Interrupt Control Word. Bit 7 enables | | | | | | (1) or disables (0) port interrupts. | | | | | eahm0111 | (Continued) | | Bit | | | | | |----------------|-------------------|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Position | Bit/Field | R/W | Value | Description | | 7-0<br>(cont.) | Port A<br>Control | WO | | In mode 3 only, bit 5 controls whether pins selected by 1s in the mask interrupt when High (1) or Low (0), bit 6 controls whether interrupt occurs when all (1) or any (0) of these pins is in the active state, and a 1 in bit 4 indicates that the next value written to this address is an interrupt mask. Mode Control Word. Bits 7-6 select | | | | | mmxx1111 | the port's operating mode: 00 Output 01 Input 10 Bidirectional 11 Bit Control. Setting this value also makes the port capture the next value written to this address, as an I/O Register Control Word, in which 1s identify inputs and 0s identify outputs. | TABLE 50. PORT B DATA (XXDE OR OODEH) PBD | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-----------|---|-------------|---|---|---|---|---|---|--|--|--| | Bit/Field | | Port B Data | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-------------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | Port B Data | R/W | | Writing to this address sets output data for the PB7-0 pins, and in mode 0 makes BRDY High. Reading from this address returns input data from the PB7-0 pins, and in mode 1 makes BRDY High. | TABLE 51. PORT B CONTROL (XXDF OR OODFH) PBC | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-----------|---|----------------|---|---|---|---|---|---|--|--|--| | Bit/Field | | Port B Control | | | | | | | | | | | R/W | | WO | | | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-------------------|-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | Port B<br>Control | WO | | The port decodes the LS bits of data written to this address, to select among the following control words: Interrupt Vector Word. The port | | | | | vvvvvv0 | returns this value as an interrupt vector. | | | | | exxx0011 | Interrupt Disable Word. Bit 7 enables (1) or disables (0) port interrupts. Interrupt Control Word. Bit 7 enables | | | | | eahm0111 | (1) or disables (0) port interrupts. In mode 3 only, bit 5 controls whether pins selected by 1s in the mask interrupt when High (1) or Low (0), bit 6 controls whether interrupt occurs when all (1) or any (0) of these pins is in the active state, and a 1 in bit 4 indicates that the next value written to this address is an interrupt mask. | | | | | mmxx1111 | Mode Control Word. Bits 7-6 select the port's operating mode: 00 Output 01 Input 10 Do not program 11 Bit Control. | | | | | | Setting this value also makes the port capture the next value written to this address, as an I/O Register Control Word, in which 1s identify inputs and 0s identify outputs. | TABLE 52. PORT C DATA (XXD4 OR 00D4H) PCD | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | |-----------|---|-------------|---|---|---|---|---|---|--|--|--|--| | Bit/Field | | Port C Data | | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | | | | **NOTE:** This address operates as described for Port A Data above, except that it is associated with the PC7-0 and CRDY pins, and for mode 2 the DRDY pin. TABLE 53. PORT C CONTROL (XXD5 OR 00D5H) PCC | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-----------|----------------|----|---|---|---|---|---|---|--|--|--| | Bit/Field | Port C Control | | | | | | | | | | | | R/W | | WO | | | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | | | **Note:** R = Read W = Write X = Indeterminate WO = Write Only **NOTE:** This address operates as described for Port A Control above, except that it is associated with the PC7-0 and CRDY pins, and for mode 2 the DRDY pin. TABLE 54. PORT D DATA (XXD6 OR 00D6H) PDD | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-----------|---|-------------|---|---|---|---|---|---|--|--|--| | Bit/Field | | Port D Data | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | | | **Note:** R = Read W = Write X = Indeterminate **NOTE:** This address operates as described for Port B Data above, except that it is associated with the PD7-0 pins, and in mode 0 or 1 the DRDY pin. TABLE 55. PORT D CONTROL (XXD7 OR 00D7H) PDC | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-----------|---|----------------|---|---|---|---|---|---|--|--|--| | Bit/Field | | Port D Control | | | | | | | | | | | R/W | | WO | | | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | | | **Note:** R = Read W = Write X = Indeterminate WO = Write Only **NOTE:** This address operates as described for Port B Control above, except that it is associated with the PD7–0 pins, and in mode 0 or 1 the DRDY pin ### **DMA REGISTERS** See section "DMA Channels", on page 56, for more about these registers. TABLE 56. DMAO SOURCE ADDRESS REGISTER LOW (0020H) SAROL | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-----------|---|--------------------------------|---|---|---|---|---|---|--|--|--| | Bit/Field | | LS byte of DMA0 Source Address | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | | | **Note:** R = Read W = Write X = Indeterminate | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|--------------------------------------|-----|-------|--------------------------------------------------| | 7-0 | DMA0<br>Source<br>Address LS<br>byte | R/W | | LS byte of the Source Address for DMA channel 0. | TABLE 57. DMAO SOURCE ADDRESS REGISTER HIGH (0021H) SAROH | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-----------|---|------------------------------------|---|---|---|---|---|---|--|--|--| | Bit/Field | | Middle byte of DMA0 Source Address | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|------------------------------------------|-----|-------|----------------------------------------------------| | 7-0 | DMA0<br>Source<br>Address<br>middle byte | R/W | | Bits 15-8 of the Source Address for DMA channel 0. | TABLE 58. DMAO SOURCE ADDRESS REGISTER B (0022H) SAROB | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------|--------|-------------------------------|---|---|---|---|---|---|--| | Bit/Field | Reserv | DMA0 Source Address 22-16, OR | | | | | | | | | | ed | Not used DMA Request Select | | | | | | | | | R/W | N/A | R/W | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | **Note:** R = Read W = Write X = Indeterminate | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|------------------------------------------------|-----|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------| | 6-0 | DMA0<br>Source<br>Address 22-<br>16, OR<br>DMA | R/W | | If the Source Mode field in the DMODE register is 00-10, this field contains A22-16 of the Source memory address | | | Request<br>Select | | 000<br>001<br>010<br>011<br>100<br>101<br>110 | SIO A Rx<br>SIO B Rx<br>PIO A In | TABLE 59. DMAO DESTINATION ADDRESS REGISTER LOW (0023H) DAROL | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|-------------------------------------|---|---|---|---|---|---|---| | Bit/Field | LS byte of DMA0 Destination Address | | | | | | | | | R/W | R/W | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-------------------------------------------|-----|-------|-------------------------------------------------------| | 7-0 | DMA0<br>Destination<br>Address LS<br>byte | R/W | | LS byte of the Destination Address for DMA channel 0. | TABLE 60. DMA0 DESTINATION ADDRESS REGISTER HIGH (0024H) DAROH | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-----------|-----------------------------------------|-----|---|---|---|---|---|---|--|--| | Bit/Field | Middle byte of DMA0 Destination Address | | | | | | | | | | | R/W | | R/W | | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Χ | | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-----------------------------------------------|-----|-------|---------------------------------------------------------| | 7-0 | DMA0<br>Destination<br>Address<br>middle byte | R/W | | Bits 15-8 of the Destination Address for DMA channel 0. | TABLE 61. DMAO DESTINATION ADDRESS REGISTER B (0025H) DAROB | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|----------|------------------------------------|-----|-------|-----------|--------|---|---| | Bit/Field | Reserved | DMA1 Destination Address 22-16, OR | | | | | | | | | | | Not | DMA F | Request S | Select | | | | R/W | N/A | R/W | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Χ | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|----------------------------------------------|-----|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6-0 | DMA0<br>Destination<br>Address 22-<br>16, OR | R/W | | If the Destination Mode field in the DMODE register is 00-10, this field contains A22-16 of the Destination memory address | | | DMA<br>Request<br>Select | | 000<br>001<br>010<br>011<br>100<br>101<br>110 | If the Destination Mode field in the DMODE register is 11, indicating an I/O destination, bits 2-0 select which destination device handshake line controls data transfer, as follows: \[ \begin{align*} \text{DREQO} pin & ASCIO TDRE & ASCI1 TDRE & Reserved, do not program & SIO A Tx & SIO B Tx & PIO A Out PIO B Out \] | I/O REGISTERS TABLE 62. DMAO BYTE COUNT REGISTER LOW (0026H) BCROL | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------|----------------------------|-----|---|---|---|---|---|---|--| | Bit/Field | LS byte of DMA0 Byte Count | | | | | | | | | | R/W | | R/W | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | **Note:** R = Read W = Write X = Indeterminate | Bit<br>Position | Bit/Field | R/W | Value Description | | |-----------------|-------------------------------|-----|--------------------------------------|-------------| | 7-0 | DMA0 Byte<br>Count LS<br>byte | R/W | LS byte of the Byte Co<br>channel 0. | unt for DMA | TABLE 63. DMAO BYTE COUNT REGISTER HIGH (0027H) BCROH | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-----------|----------------------------|-----|---|---|---|---|---|---|--|--| | Bit/Field | MS byte of DMA0 Byte Count | | | | | | | | | | | R/W | | R/W | | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | | **Note:** R = Read W = Write X = Indeterminate | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-------------------------------|-----|-------|----------------------------------------------| | 7-0 | DMA0 Byte<br>Count MS<br>byte | R/W | | MS byte of the Byte Count for DMA channel 0. | TABLE 64. DMA1 MEMORY ADDRESS REGISTER LOW (0028H) MAR1L | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------|------------------------------|-----|---|---|---|---|---|---|--| | Bit/Field | DMA1 Memory Address bits 7-0 | | | | | | | | | | R/W | | R/W | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|--------------------------------------|-----|-------|---------------------------------------------------| | 7-0 | DMA1<br>Memory<br>Address LS<br>byte | R/W | | Bits 7-0 of the Memory Address for DMA channel 1. | TABLE 65. DMA1 MEMORY ADDRESS REGISTER HIGH (0029H) MAR1H | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-----------|------------------------------------|-----|---|---|---|---|---|---|--|--| | Bit/Field | Middle byte of DMA1 Memory Address | | | | | | | | | | | R/W | | R/W | | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|------------------------------------------|-----|-------|----------------------------------------------------| | 7-0 | DMA1<br>Memory<br>Address<br>middle byte | R/W | | Bits 15-8 of the Memory Address for DMA channel 1. | TABLE 66. DMA1 MEMORY ADDRESS REGISTER B (002AH) MAR1B | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-----------|----------|---|---------------------------|---|---|---|---|---|--|--|--| | Bit/Field | Reserved | | DMA1 Memory Address 22-16 | | | | | | | | | | R/W | N/A | | R/W | | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | | | **Note:** R = Read W = Write X = Indeterminate | Bit | D://E' | D/14/ | | | |----------|-------------------------------------|-------|-------|----------------------------------------| | Position | Bit/Field | R/W | Value | Description | | 3-0 | DMA1<br>Memory<br>Address 19-<br>16 | R/W | | Bits 22-16 of the DMA1 Memory address. | #### TABLE 67. DMA1 I/O ADDRESS REGISTER LOW (002BH) IAR1L | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-----------|------------------------------|-----|---|---|---|---|---|---|--|--|--| | Bit/Field | Bits 7-0 of DMA1 I/O Address | | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|--------------------------------|-----|-------|------------------------------------------------| | 7-0 | DMA1 I/O<br>Address LS<br>byte | R/W | | Bits 7-0 of the I/O Address for DMA channel 1. | I/O REGISTERS TABLE 68. DMA1 I/O ADDRESS REGISTER HIGH (002CH) IAR1H | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-----------|-------------------------------|-----|---|---|---|---|---|---|--|--|--| | Bit/Field | Bits 15-8 of DMA1 I/O Address | | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | | | **Note:** R = Read W = Write X = Indeterminate | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|--------------------------------|-----|-------|-------------------------------------------------| | 7-0 | DMA1 I/O<br>Address MS<br>byte | R/W | | Bits 15-8 of the I/O Address for DMA channel 1. | TABLE 69. DMA1 I/O ADDRESS REGISTER B (002DH) IAR1B | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|------|------|---|----------|---|------------------------------|-----|---| | Bit/Field | AltE | AltC | | Reserved | I | DMA1 I/O Handshake<br>Select | | | | R/W | R/W | R/W | | N/A | | | R/W | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-----------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | AltE | R/W | 1 | This bit must be set only when both DMA channels are programmed for the same I/O source or I/O destination. In this case, a <i>channel end</i> condition (byte count is 0) on channel 0 sets bit 6 (AltC), which then enables channel 1's request and blocks channel 0's. | | | | | | Similarly, a channel end condition on channel 1 clears bit 6 (AltC), which then enables channel 0's request and blocks channel 1's. In order to use this feature with external requests, the request from the device must be routed or connected to both the DREQO and DREQ1 pins. | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|---------------------------------|-----|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | AltC | R/W | | If bit 7 (AltE) is 0, this bit has no effect. When bit 7 (AltE) is 1 and this bit is 0, the Request signal selected by bits 2-0 is not presented to channel 1, but channel 0's Request operates normally. | | | | | | When AltE is 1 and this bit is 1, the Request selected by SAR18-16 or DAR18-16 is not presented to channel 0, but channel 1's request operates normally. | | | | | | This bit can be written by software, to select which channel operates first, but this process must be done only when both channels are stopped (both DE1 and DE0 are 0). | | 2-0 | DMA1 I/O<br>Handshake<br>Select | R/W | | If bit DIM1 in the DCNTL register is 1, indicating an I/O source, these bits select which source handshake signal controls the transfer, as follows: DREQ1 pin | | | | | 000 | ASCIO RDRF | | | | | 001<br>010 | ASCI1 RDRF<br>Reserved, do not program | | | | | 011 | SIO A Rx | | | | | 100<br>101 | SIO B Rx<br>PIO A In | | | | | 110<br>111 | PIO B In | | | | | 111 | If DIM1 is 0, indicating an I/O destination, these bits select which destination handshake signal controls the transfer, as follows: DREQ1 pin | | | | | 000 | ASCIO TDRE | | | | | 001<br>010 | ASCI1 TDRE<br>Reserved, do not program | | | | | 011 | SIO A Tx | | | | | 100<br>101 | SIO B Tx<br>PIO A Out | | | | | 110 | PIO B Out | | | | | 111 | | I/O REGISTERS TABLE 70. DMA1 BYTE COUNT REGISTER LOW (002EH) BCR1L | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-----------|----------------------------|---|---|---|---|---|---|---|--|--|--| | Bit/Field | LS byte of DMA1 Byte Count | | | | | | | | | | | | R/W | R/W | | | | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | | | **Note:** R = Read W = Write X = Indeterminate | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-------------------------------|-----|-------|----------------------------------------------| | 7-0 | DMA1 Byte<br>Count LS<br>byte | R/W | | LS byte of the Byte Count for DMA channel 1. | TABLE 71. DMA1 BYTE COUNT REGISTER HIGH (002FH) BCR1H | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-----------|----------------------------|---|---|---|---|---|---|---|--|--|--| | Bit/Field | MS byte of DMA1 Byte Count | | | | | | | | | | | | R/W | R/W | | | | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-------------------------------|-----|-------|----------------------------------------------| | 7-0 | DMA1 Byte<br>Count MS<br>byte | R/W | | MS byte of the Byte Count for DMA channel 1. | TABLE 72. DMA STATUS REGISTER (0030H) DSTAT | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|-----|-----|------|------|------|------|--------------|-----| | Bit/Field | DE1 | DE0 | DWE1 | DWE0 | DIE1 | DIEO | Reserv<br>ed | DME | | R/W | R/W | R/W | W | W | R/W | R/W | N/A | R/W | | Reset | 0 | 0 | Х | Х | 0 | 0 | Х | 0 | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-----------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | DE1 | R/W | | DMA channel 1 enable. This bit can only be written when DWE1 is 0 in a write operation. DMA channel 1 clears this bit when it counts its byte count down to 0. | | 6 | DE0 | R/W | | DMA channel 0 enable. This bit can only be written when DWE0 is 0 in a write operation. DMA channel 0 clears this bit when it counts its byte count down to 0. | | 5-4 | DWE1-0 | W | 0 | Writing a 0 to one of these bits makes the Z80S188 capture the value of the corresponding DE bit. Writing a 1 to one of these bits does not affect the state of the corresponding DMA channel. These bits always read as 11. | | 3-2 | DIE1-0 | R/W | | Interrupt enable for DMA channels 1-0. If one of these bits is 1, that DMA channel interrupts when it decrements its byte count to 0. | | 0 | DME | R | 0 | Operations of both DMA channels are disabled. Reset and a Non-Maskable interrupt both clear this bit. Operation of a DMA channel that has its DE bit 1 is enabled. This bit is set when a 1 is written to a DE bit, and a 0 is written to the corresponding DWE bit in the same write operation. | I/O REGISTERS DMA REGISTERS TABLE 73. DMA MODE REGISTER (0031H) DMODE | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|------|-------|-------------------|---|-----|--------------|------|--------------| | Bit/Field | Rese | erved | DMA0 Dest<br>Mode | | | Source<br>de | MMOD | Reserv<br>ed | | R/W | 1 : | ? | R/W | | R/W | | R/W | ? | | Reset | Х | Х | 0 | 0 | 0 | 0 | 0 | Х | | Bit | | | | | |----------|-----------|-----|-------|--------------------------------------| | Position | Bit/Field | R/W | Value | Description | | 5-4 | DMA0 Dest | R/W | | This field controls operation of the | | | Mode | | | destination side of DMA channel 0: | | | | | | Memory write, address increment | | | | | 00 | Memory write, address decrement | | | | | 01 | Memory (or memory mapped I/O) | | | | | 10 | write, fixed address | | | | | | I/O write, fixed address | | | | | 11 | | | 3-2 | DMA0 | R/W | | This field controls operation of the | | | Source | | | source side of DMA channel 0: | | | Mode | | 00 | Memory read, address increment | | | | | 01 | Memory read, address decrement | | | | | 10 | Memory (or memory mapped I/O) | | | | | | read, fixed address | | | | | 11 | I/O read, fixed address | | 1 | MMOD | R/W | | When the Source and Dest Mode | | | | | | fields above are both 0x, indicating | | | | | | memory to memory operation, no | | | | | | device request (for example, DREQO) | | | | | | controls data transfer on DMA | | | | | | channel 0. In this case, this bit | | | | | | selects between two modes: | | | | | 0 | Cycle Steal mode: the DMA(s) and | | | | | | processor alternate bus cycles. | | | | | 1 | Burst mode: DMA0 uses the bus | | | | | | continuously to complete the block | | | | | | transfer. | TABLE 74. DMA/WAIT CONTROL REGISTER (0032H) DCNTL | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|-------|---------|-------|-------|--------|---------------|------|------| | Bit/Field | Memor | y Waits | I/O V | Vaits | Reques | t Sense<br>-0 | DMA1 | Mode | | R/W | R/ | W | R/ | W | R/ | W | R/W | | | Reset | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|----------------------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | Memory<br>Waits | R/W | | This field controls how many wait states are injected into DMA and processor memory cycles: | | | | | 00 | None | | | | | 01 | One | | | | | 10 | Two | | | | | 11 | Three | | 5-4 | I/O Waits | R/W | | This field controls how many wait states are injected into DMA and processor I/O cycles: | | | | | 00 | None | | | | | 01 | One | | | | | 10 | Two | | | | | 11 | Three | | 3-2 | Request<br>Sense 1-0 | R/W | 0 | Each of these bits controls how the corresponding DMA channel samples its Request signal (except when DMA 0's Source and Dest Mode fields are both 0x) Level sense: the DMA samples its Request again during the 2nd cycle for each byte Edge sense: another falling edge is needed on the Request line before the DMA channel transfers another byte | | | | | | See section "Edge- vs. Level-Sensitive Requests", on page 57, for timing of both cases. | | 1-0 | DMA1<br>Mode | R/W | | This field controls the direction of both transfer and address stepping on DMA channel 1: | | | | | 00 | Incrementing Memory addrs to I/O | | | | | 01 | Decrementing Memory addrs to I/O | | | | | 10 | I/O to incrementing Memory addrs | | | | | 11 | I/O to decrementing Memory addrs | ## **WATCH-DOG TIMER REGISTERS** See section "Watch-Dog Timer", on page 62, for more about these registers. TABLE 75. WATCH-DOG TIMER MASTER REGISTER (XXFO OR 00F0H) WDTMR | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-----------|--------|--------|--------|----------|---|---|---|---|--|--| | Bit/Field | Enable | Period | Select | Reserved | | | | | | | | R/W | R/W | R/ | W | | | Х | | | | | | Reset | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | | | | d R/\frac{R}{1} | | Description Writing B1H to the WDT Command | |-----------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | nable R/\ | V O | Writing B1H to the WDT Command | | | | register disables the WDT | | | 1 | The WDT cannot be disabled. | | R/\ | 00<br>01<br>10<br>11 | The field selects how long software can leave the Watch-Dog Timer unattended, before it drives WDTOUT Low: 2 <sup>16</sup> ( 65,536) PHI clocks 2 <sup>18</sup> ( 262,144) PHI clocks 2 <sup>20</sup> (1,048,576) PHI clocks | | | R/V | 01<br>10 | TABLE 76. WATCH-DOG TIMER COMMAND REGISTER (XXF1 OR 00F1H) WDTCR | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-----------|-----|-----------------------------|---|---|---|---|---|---|--|--| | Bit/Field | | WDT Command | | | | | | | | | | R/W | | W | | | | | | | | | | Reset | n/a | n/a n/a n/a n/a n/a n/a n/a | | | | | | | | | **Note:** R = Read W = Write X = Indeterminate | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|----------------|-----|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | WDT<br>Command | W | 4EH<br>B1H | Software can write the following values to this register, to affect the status of the WDT and Z80S188: Reloads/Restarts WDT Disables WDT if WDTMR bit 7 is 0 | ## COUNTER/TIMER (CTC) REGISTERS See section "Counter/Timer Channels (CTCs)", on page 62, for more about these registers. TABLE 77. CTCO (xxDO or 00D0H) CTCO | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-----------|-------------------------------------------------------------|----------------------------------|---|---|---|---|---|---|--|--| | Bit/Field | | Read: value of CTC0 down-counter | | | | | | | | | | | Write: Interrupt Vector or Channel Control or Time Constant | | | | | | | | | | | R/W | | R/W | | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-----------|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | СТСО | R/W | vvvvvxx0 | Reading this address returns the value of channel 0's down-counter. Writing an even value sets bits 7-3 of the interrupt vector for all four channels. | | | | | ecputfr1 | Writing an odd value loads a Channel Control word, in which: Bit 7 enables (1) or disables (0) interrupts from this channel. Bit 6 selects Counter (1) or Timer (0) mode. | | | | | | In Timer mode, bit 5 selects whether the prescaler divides PHI by 256 (1) or 16 (0). Bit 4 selects rising (1) or falling (0) edges on CLK/TRGO to decrement the down-counter in Counter mode, or to trigger down-counting in Timer mode with bit 3 set. In Timer mode, bit 3 controls whether the channel starts down-counting immediately after software loads the Time Constant (0), or waits for the edge selected by bit 4, on CLK/TRGO, before counting down (1). | | | | | | Writing a 1 to bit 2 indicates that the channel loads the next byte written to this address, into its Time Constant register. If the channel is stopped, or bit 1 is 1, the value is also loaded into its down-counter. Writing a 1 to bit 1 stops the channel if it has been running, and resets it in any case. If bits 2-1 are 11, the channel is re-enabled after software writes the new Time Constant. | TABLE 78. CTC1 (xxD1 or 00D1H) CTC1 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------|---|--------------------------------------------------------------------------|---|---|---|---|---|---|--| | Bit/Field | | Read: value of CTC1 down-counter Write: Channel Control or Time Constant | | | | | | | | | R/W | | R/W | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | **Note:** This address operates as described for CTC0 above, except: - 1. Software cannot write an interrupt vector to this address, and - 2. The pin associated with CTC1 is CLK/TRG1 TABLE 79. CTC2 (XXD2 OR 00D2H) CTC2 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------|---|--------------------------------------------------------------------------|---|---|---|---|---|---|--| | Bit/Field | | Read: value of CTC2 down-counter Write: Channel Control or Time Constant | | | | | | | | | R/W | | R/W | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | **Note:** R = Read W = Write X = Indeterminate **Note:** This address operates as described for CTC0 above, except: - 1. Software cannot write an interrupt vector to this address, and - 2. The pin associated with CTC2 is CLK/TRG2 TABLE 80. CTC3 (xxD3 or 00D3H) CTC3 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------|---|--------------------------------------------------------------------------|---|---|---|---|---|---|--| | Bit/Field | | Read: value of CTC3 down-counter Write: Channel Control or Time Constant | | | | | | | | | R/W | | R/W | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | **Note:** R = Read W = Write X = Indeterminate **Note:** This address operates as described for CTC0 above, except: - 1. Software cannot write an interrupt vector to this address, and - 2. The pin associated with CTC3 is CLK/TRG3 ## PROGRAMMABLE RELOAD TIMER (PRT) REGISTERS See section "Programmable Reload Timers (PRTs)", on page 69, for more about these registers. TABLE 81. PRTO TIMER DATA REGISTER LOW (000CH) TMDROL | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------|---|-------------------------|---|---|---|---|---|---|--| | Bit/Field | | LS Byte of PRTO Counter | | | | | | | | | R/W | | R/W | | | | | | | | | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | **Note:** R = Read W = Write X = Indeterminate | Bit<br>Position | Bit/Field | R/W | Value Descri <sub>l</sub> | ption | |-----------------|-------------------------------|-----|---------------------------|---------------------------------| | 7-0 | LS Byte of<br>PRTO<br>Counter | R/W | The LS<br>counte | S 8 bits of PRTO's down-<br>er. | TABLE 82. PRTO TIMER DATA REGISTER HIGH (000DH) TMDROH | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------|---|-------------------------|---|---|---|---|---|---|--| | Bit/Field | | MS Byte of PRTO Counter | | | | | | | | | R/W | | R/W | | | | | | | | | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | **Note:** R = Read W = Write X = Indeterminate | Bit | | | | |----------|-------------------------------|-----|---------------------------------------| | Position | Bit/Field | R/W | Value Description | | 7-0 | MS Byte of<br>PRTO<br>Counter | R/W | The MS 8 bits of PRTO's down-counter. | TABLE 83. PRTO RELOAD REGISTER LOW (000EH) RLDROL | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------|---|------------------------------|---|---|---|---|---|---|--| | Bit/Field | | LS Byte of PRTO Reload Value | | | | | | | | | R/W | | R/W | | | | | | | | | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | | | | Bit | | | | |----------|---------------------------------------|-----|--------------------------------------------------------------------------------------------------| | Position | Bit/Field | R/W | Value Description | | 7-0 | LS Byte of<br>PRTO<br>Reload<br>Value | R/W | The LS 8 bits of the value that is loaded into PRTO's down-counter, when it is decremented to 0. | TABLE 84. PRTO RELOAD REGISTER HIGH (000FH) RLDROH | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------|---|------------------------------|---|---|---|---|---|---|--| | Bit/Field | | MS Byte of PRTO Reload Value | | | | | | | | | R/W | | R/W | | | | | | | | | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|---------------------------------------|-----|-------|--------------------------------------------------------------------------------------------------| | 7-0 | MS Byte of<br>PRTO<br>Reload<br>Value | R/W | | The MS 8 bits of the value that is loaded into PRTO's down-counter, when it is decremented to 0. | TABLE 85. TIMER CONTROL REGISTER (0010H) TCR | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|------|------|------|------|-----|---|------|------| | Bit/Field | TIF1 | TIFO | TIE1 | TIEO | TOC | | TDE1 | TDEO | | R/W | R | R | R/W | R/W | ? | | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-----------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | TIF1,0 | R | | One of these status bits is set when a PRT decrements its down-counter to 0. It is cleared when software has read this register and either byte of the TMDR. | | 5-4 | TIE1,0 | R/W | | If one of these bits is 1, the PRT requests an interrupt when its down-counter has counted down to 0, and it has set its TIF bit. | | Bit<br>Position | Dit/Field | D/M | Value | Description | |-----------------|-----------|-----|-------|-------------------------------------| | Position | Bit/Field | R/W | value | Description | | 3-2 | TOC | R/W | | This field controls what happens on | | | | | | the TOUT pin when PRT1 counts | | | | | | down to 0: | | | | | 00 | No change | | | | | 01 | TOUT is toggled | | | | | 10 | TOUT goes Low | | | | | 11 | TOUT goes High | | 1-0 | TDE1,0 | R/W | 0 | The corresponding PRT is stopped. | | | | | 1 | The corresponding PRT is running. | TABLE 86. TIMER PRESCALE REGISTER (0011H) TPR | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------|---------|----------|-----------|----|----------------------|---|---|---|--| | Bit/Field | PF | RT1 Pres | cale Sele | ct | PRTO Prescale Select | | | | | | R/W | | R/ | W | | R/W | | | | | | Reset | 1 1 1 1 | | | | 1 | 1 | 1 | 1 | | | Bit | | | | | |----------|-----------|-----|-------|--------------------------------------| | Position | Bit/Field | R/W | Value | Description | | 7-4, 3-0 | PRT1-0 | R/W | | These fields select the down counter | | | Prescale | | | clock for PRT1 and PRT0 respec- | | | Select | | | tively: | | | | | 0000 | PHI | | | | | 0001 | PHI/2 | | | | | 0010 | PHI/4 | | | | | 0011 | PHI/8 | | | | | 0100 | PHI/16 | | | | | 0101 | PHI/32 | | | | | 0100 | PHI/64 | | | | | 0111 | PHI/128 | | | | | 1000 | PHI/256 | | | | | 1001 | PHI/512 | | | | | 1010 | PHI/1024 | | | | | 1011 | PHI/2048 | | | | | 1100 | PHI/4096 | | | | | 1101 | PHI/8192 | | | | | 1110 | PHI/16384 | | | | | 1111 | PHI/20 (Default after Reset) | TABLE 87. PRT1 TIMER DATA REGISTER LOW (0014H) TMDR1L | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-----------|-------------------------|-----|---|---|---|---|---|---|--|--| | Bit/Field | LS Byte of PRT1 Counter | | | | | | | | | | | R/W | | R/W | | | | | | | | | | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-------------------------------|-----|-------|---------------------------------------| | 7-0 | LS Byte of<br>PRT1<br>Counter | R/W | | The LS 8 bits of PRT1's down-counter. | TABLE 88. PRT1 TIMER DATA REGISTER HIGH (0015H) TMDR1H | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-----------|-------------------------|-----|---|---|---|---|---|---|--|--| | Bit/Field | MS Byte of PRT1 Counter | | | | | | | | | | | R/W | | R/W | | | | | | | | | | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-------------------------------|-----|-------|---------------------------------------| | 7-0 | MS Byte of<br>PRT1<br>Counter | R/W | | The MS 8 bits of PRT1's down-counter. | #### TABLE 89. PRT1 RELOAD REGISTER LOW (0016H) RLDR1L | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-----------|------------------------------|-----|---|---|---|---|---|---|--|--| | Bit/Field | LS Byte of PRT1 Reload Value | | | | | | | | | | | R/W | | R/W | | | | | | | | | | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | **Note:** R = Read W = Write X = Indeterminate | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|---------------------------------------|-----|-------|--------------------------------------------------------------------------------------------------| | 7-0 | LS Byte of<br>PRT1<br>Reload<br>Value | R/W | | The LS 8 bits of the value that is loaded into PRT1's down-counter, when it is decremented to 0. | #### TABLE 90. PRT1 RELOAD REGISTER HIGH (001H7) RLDR1H | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-----------|------------------------------|-----|---|---|---|---|---|---|--|--| | Bit/Field | MS Byte of PRT1 Reload Value | | | | | | | | | | | R/W | | R/W | | | | | | | | | | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|---------------------------------------|-----|-------|--------------------------------------------------------------------------------------------------| | 7-0 | MS Byte of<br>PRT1<br>Reload<br>Value | R/W | | The MS 8 bits of the value that is loaded into PRT1's down-counter, when it is decremented to 0. | ## SERIAL I/O (SIO) REGISTERS See section "Serial I/O Channels (SIOs)", on page 71, for more about these registers. TABLE 91. SIO A DATA (XXD8 OR 00D8H) SIOAD | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|---|-----------------------------------------|---|---|---|---|---|---| | Bit/Field | | Write: Tx character, Read: Rx character | | | | | | | | R/W | | R/W | | | | | | | | Reset | Х | x x x x x x x x x | | | | | | | **Note:** R = Read W = Write X = Indeterminate | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-----------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | Data | R/W | | A character to be transmitted can be written to this address, only when bit 2 of RRO is 1. If bits 6-5 of WR5 specify less than 8 bits/character, only the LS bits of the value written is sent. This address is read only when bit 0 of RRO is 1, in which case it returns the oldest available received character. | TABLE 92. SIO A CONTROL (XXD9 OR 00D9H) SIOAC | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|---|--------------------------------------------------------------------|---|---|---|---|---|---| | Bit/Field | | Write: WR0,1,3-7 per WR0 bits 2-0,<br>Read: RR0-1 per WR0 bits 2-0 | | | | | | | | R/W | | R/W | | | | | | | | Reset | Х | x x x x x x x x x | | | | | | | | Bit | | | | | |----------|-----------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Position | Bit/Field | R/W | Value | Description | | 7-0 | WR or RR | R/W | | Writing to this address loads the Write Register selected by bits 2-0 of WRO, while reading from this address returns the contents of the Read Register selected by bits 2-0 of WRO. Bits 2-0 of WRO are cleared to 000 by reset and after any access to this address except a write to WRO, so that every other access to this address is to WRO or RRO. The following tables describe the contents of the Write and Read Registers. | Table 93. SIO WR0 (Write to xxD9, 00D9, xxDB, or 00DBH with WR0 2-0=000) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|--------------|---|---|---------|---|-----|-----------|------| | Bit/Field | CRC/<br>comr | | ( | Command | d | Reg | ister add | ress | | R/W | V | V | | W | | | W | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | | | | | |----------|-----------|-----|-------|---------------------------------------| | Position | Bit/Field | R/W | Value | Description | | 7-6 | CRC/EOM | W | 00 | Null command | | | command | | 01 | Reset Rx CRC Checker | | | | | 10 | Reset Tx CRC Generator | | | | | 11 | Reset Tx Underrun/EOM latch | | 5-3 | Command | W | 000 | Null command | | | | | 001 | Send Abort | | | | | 010 | Reset External/Status Interrupts | | | | | 011 | Channel Reset | | | | | 100 | Enable Interrupt on Next Rx Character | | | | | 101 | Reset Tx Interrupt Pending | | | | | 110 | Error Reset | | | | | 111 | Return From Interrupt (software RETI) | | 2-0 | Register | W | 000 | WR0 or RR0 | | | Address | | 001 | WR1 or RR1 | | | | | 010 | WR2 or RR2 (both in channel B only) | | | | | 011 | WR3 (Rx Control) | | | | | 100 | WR4 (Channel Control) | | | | | 101 | WR5 (Tx Control) | | | | | 110 | WR6 (Sync or Address) | | | | | 111 | WR7 (Sync or Flag) | **Note:** Bits 2-0 are cleared to 000 after any access to this address other than a write to WRO, so that the next access is to WRO or RRO. Table 94. SIO WR1 (Write to xxD9, 00D9, xxDB, or 00DBH with WR0 2- 0 = 001) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|-------------------|---|---|---|---------------|-----------------------------|-------|---------------------------| | Bit/Field | WAIT/RDY function | | | | errupt<br>ode | Status<br>Affects<br>Vector | Tx IE | External<br>/Status<br>IE | | R/W | W | | | ٧ | V | W | W | W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|--------------|-----|-------|------------------------------------------| | 7-5 | WAIT/RDY | W | 00x | WAIT/RDY pin is not driven | | | function | | 01x | WAIT/RDY pin is High | | | | | 100 | L = Tx not full, $H = Tx$ full | | | | | 101 | L = Rx data available, $H = Rx$ empty | | | | | 110 | L during write to Data address = Tx | | | | | | full, | | | | | 111 | not driven = no write or Tx not full | | | | | | L during read f/Data address = Rx | | | | | | empty, | | | | | | not driven = no read or Rx available | | 4-3 | Rx interrupt | W | 00 | Rx interrupts disabled | | | mode | | 01 | On first character | | | | | 10 | All characters, Parity Error is Special | | | | | 11 | All characters, Parity Error not Special | | 2 | Status | W | 0 | Channel returns value in ch B RR2 for | | | Affects | | | all interrupts | | | Vector | | 1 | Channel returns bits 7-4 and 0 from | | | (channel B | | | ch B RR2, bits 3-1 indicate highest | | | only) | | | priority interrupt. | | 1 | Tx IE | W | | Transmit Interrupt enable | | 0 | External/ | W | | External/Status Interrupt enable | | | Status IE | | | | Table 95. SIO WR3 (Write to xxD9, 00D9, xxDB, or 00DBH with WR0 2-0=011) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|------|-------|---------|------|-----|------|-------|--------| | Bit/ | Rx I | 3its/ | Auto | Hunt | Rx | HDLC | Strip | Rx | | Field | Char | acter | Enables | Mode | CRC | Addr | Sync | Enable | | R/W | ٧ | V | W | W | W | W | W | W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-----------------------|-----|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | Rx Bits/<br>Character | W | 00<br>01<br>10<br>11 | 5 data bits/character 6 data bits/character 7 data bits/character 8 data bits/character | | 5 | Auto<br>Enables | W | 0 | State of $\overline{DCD}$ and $\overline{CTS}$ pins can be read in RRO, but do not affect the channel. $\overline{DCD}$ Low enables the Receiver, and $\overline{CTS}$ Low enables the Transmitter. | | 4 | Hunt Mode | W | | In Synchronous modes, writing a 1 to this bit sets bit 4 in RRO and forces the Receiver into Hunt mode, in which it searches for the Sync or Flag pattern in WR7 (and WR6 in Bisync mode). | | 3 | Rx CRC | W | | In Classic Sync reception, software can set or clear this bit to include (1) or exclude (0) each received character from the CRC checking for the message. In these modes, the receiver includes an extra 8-bit delay between when each character is placed in the Rx FIFO, and when it would start being shifted into the Rx CRC checker. This means that software has up to 8 bit times, from when each character is placed in the Rx FIFO, to set or clear this bit for the character. In HDLC/SDLC mode this bit is 1 because all characters in each frame are included in the CRC. | | 2 | HDLC<br>address | W | | If this bit is 1 in HDLC/SDLC mode, the receiver matches the first character of each received frame against the character in WR6, and discards/ignores frames that do not match. | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|------------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Strip Sync | W | | If this bit is 1 in Classic Sync modes,<br>Sync characters are not placed in the<br>Rx FIFO. This bit is 1 only at the start<br>of a message, because software needs<br>to detect embedded Syncs so that it<br>can exclude them from the CRC. | | 0 | Rx Enable | W | | A 1 in this bit enables the receiver. This bit must set only after all other Rx control bits have been initialized, which means that WR3 needs to be written twice during device initialization. | Table 96. SIO WR4 (Write to xxD9, 00D9, xxDB, or 00DBH with WR0 2- 0 = 100) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|-------|------|-----------|---|--------------|---|-----------------|------------------| | Bit/Field | Clock | Mode | Sync Mode | | Channel mode | | Parity<br>Sense | Parity<br>Enable | | R/W | V | V | W | | | W | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | **Note:** R = Read W = Write X = Indeterminate | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|--------------|-----|-------|-----------------------------------------------------------------------------| | 7-6 | Clock Mode | W | 00 | X1 clock (Sync or isochronous) | | | | | 01 | /16 clock (Async) | | | | | 10 | /32 clock (Async) | | | | | 11 | /64 clock (Async) | | 5-4 | Sync Mode | W | | When bits 3-2 are 00, this field | | | | | | selects the Synchronous protocol: | | | | | 00 | 8-bit Sync (monosync) | | | | | 01 | 16-bit Sync (Bisync) | | | | | 10 | HDLC/SDLC | | | | | 11 | External Sync | | 3-2 | Channel | W | 00 | Synchronous mode | | | Mode | | 01 | Async w/ 1 Stop bit | | | | | 10 | Async w/ 1.5 Stop bits | | | | | 11 | Async s/ 2 Stop bits | | 1 | Parity Sense | W | | If bit 0 is 1, this bit selects between even (1) or odd (0) parity checking | | | | | | and generation. | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|------------------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Parity<br>Enable | W | | A 1 in this bit makes the transmitter send, and the receiver sample and check, a parity bit in each character, after the number of data bits selected in WR5 and WR3 respectively. | TABLE 97. SIO WR5 (WRITE TO XXD9, 00D9, XXDB, OR 00DBH w/WR0 2- 0 = 101) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|-----|-----------|---|-------|--------|--------|-----|--------| | Bit/Field | DTR | Tx bits/ | | Send | Tx | CRC | RTS | Tx CRC | | | | character | | Break | Enable | Select | | | | R/W | W | W | | W | W | W | W | W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|------------------------|-----|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | DTR | W | | This bit controls the channel's DTR pin, 0 for negation/high, and 1 for assertion/low. | | 6-5 | Tx bits/char-<br>acter | W | 00<br>01<br>10<br>11 | 5 or less bits/Tx character 6 bits/Tx character 7 bits/Tx character 8 bits/Tx character | | 4 | Send Break | W | | A 1 in this bit forces the TxD pin Low (space, 0) to send a Break sequence in Async or isochronous mode. A 0 puts TxD under the control of the transmitter. | | 3 | Tx Enable | W | | A 1 in this bit enables the Transmitter. This bit must be set only after all other Tx parameters have been set up, which means that WR5 must be written twice during device initialization. | | 2 | CRC Select | W | 0 | Tx and Rx CRC use CCITT polynomial (required in HDLC/SDLC mode) Tx and Rx CRC use CRC-16 polynomial. | | 1 | RTS | W | | This bit controls the channel's RTS pin, 0 for negation/high, and 1 for assertion/low. | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-----------|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Tx CRC | W | | In Classic Sync transmission, software can set this bit when it detects RRO bit 2 set to solicit a new Tx character, to include (1) or exclude (0) the next character it writes to the Data address, in CRC generation for the message. This bit must remain 1 in HDLC/SDLC mode, because all characters in each frame are included in the CRC. | Table 98. SIO WR6 (Write to xxD9, 00D9, xxDB, or 00DBH with WR0 2- 0 = 110) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|------|------------------------------------------------------------|---|---|---|---|---|-------| | Bit/Field | Mono | Monosync/External: Tx Sync, Bisync: 1st 8 Sync bits, HDLC: | | | | | | IDLC: | | | | address | | | | | | | | R/W | | W | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|--------------------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | Sync or<br>Address | W | | In monosync or External Sync mode, this register holds the Tx Sync character. In Bisync mode, it holds the first 8 bits of the Tx/Rx Sync pattern. In HDLC/SDLC mode with WR3 bit 2 set, it holds the address byte against which the receiver matches the first character of each frame. | Table 99. SIO WR7 (Write to xxD9, 00D9, xxDB, or 00DBH with WR0 2-0 = 111) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|-----|--------------------------------------------------------|---|---|---|---|---|-----| | Bit/Field | Moi | Monosync: Rx Sync, Bisync: 2nd 8 Sync bits, HDLC: Flag | | | | | | lag | | R/W | | W | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|--------------|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | Sync or Flag | W | | In monosync mode, this register holds the Rx Sync character. In Bisync mode, it holds the last 8 bits of the Tx/Rx Sync pattern. In HDLC/SDLC mode it must be written with the Flag pattern 01111110. | TABLE 100. SIO RR0 (READ F/XXD9, 00D9, XXDB, OR 00DBH WITH WR0 2- 0 = 000) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|--------|-------|-----|-------|-----|-------|-------|-------| | Bit/Field | Break/ | Tx | CTS | Sync/ | DCD | Tx | Int | Rx | | | Abort | Under | | Hunt | | Empty | Pendg | Avail | | | | run/ | | | | | (ch A | | | | | EOM | | | | | only) | | | R/W | R | R | R | R | R | R | R | R | | Reset | 0 | 1 | N/A | N/A | N/A | 1 | 0 | 0 | | Bit<br>Position | Bit/Field | R/W | Value Description | |-----------------|------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Break/Abort | R | In Async or isochronous mode, the receiver sets this bit when it detects a Break sequence, namely an all-0 character with a Framing Error. | | | | | In HDLC/SDLC mode the receiver sets this bit when it detects an Abort sequence, seven or more consecutive ones when a frame is in progress. In either case, if External/Status interrupts are enabled, setting this bit results in an interrupt. When this bit changes in either direction, software unlatches it by writing a Reset External/Status command to WRO. This action also enables the receiver to interrupt again when it clears this bit because RxD returns to 1 in ASYNC mode or 0 in HDLC mode. | | 6 | Tx<br>Underrun/<br>EOM | R | This bit is set by reset, and when a Tx underrun occurs. It is cleared if software writes a Reset Tx Underrun/EOM command to WRO bits 7-6. | | | | | In Synchronous modes, if this bit is 1 when the transmitter underruns, that is, when it needs a byte to transmit but neither software nor a DMA channel has provided one, it sends a closing Sync or Flag. This process generally (65535 times out of 65536) causes a receive CRC error at the remote node. If this bit is 0 when the transmitter underruns, it sends the accumulated CRC followed by a closing Sync or Flag. | | | | | In HDLC/SDLC mode, software can over-<br>ride the sending of the CRC and Flag, in<br>case of an unintentional Underrun, by<br>issuing a Send Abort command. When<br>software detects a 0-to-1 transition of<br>this bit, it unlatches the bit by writing a<br>Reset External/Status command to WRO. | | 5 | CTS | R | This bit reflects the state of the channel's CTS pin, with a 1 indicating an active/low state and 0 indicating inactive/high. When this bit changes in either direction, software unlatches it by writing a Reset External/Status command to WRO. | | Bit | D1: /EL 1.1 | 5.044 | | |----------|----------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Position | Bit/Field | R/W | Value Description | | 4 | Sync/Hunt | R | In Async or External Sync mode, this bit reflects the state of the channel's SYNC pin, with a 1 indicating an active/low state and 0 indicating inactive/high. | | | | | In Classic Sync or HDLC/SDLC modes, this bit is set whenever the receiver is disabled, or when software writes a 1 to WR3 bit 4, and is cleared when the receiver detects a Sync or Flag pattern. When this bit changes in either direction, software unlatches it by writing a Reset External/Status command to WRO. | | 3 | DCD | R | This bit reflects the state of the channel's DCD pin, with a 1 indicating an active/low state and 0 indicating inactive/high. When this bit changes in either direction, software unlatches it by writing a Reset External/Status command to WRO. | | 2 | Tx Empty | R | This bit is 1 when it is OK to write a transmit character to the channel's data address. | | 1 | Interrupt<br>Pending | R | This bit is 1 in channel A, if there are any interrupting conditions pending in either channel. This bit is always 0 in channel B. | | 0 | Rx<br>Available | R | This bit is 1 when there is/are one or more received characters available to be read from the channel's data address. | Table 101. SIO RR1 (Read f/xxD9, 00D9, xxDB, or 00DBH with WR0 2-0 = 001) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-------------|--------------|-----------------|--------|--------|---------|-------------| | Bit/<br>Field | EOF | CRCE/<br>FE | Rx<br>Overru | Parity<br>Error | HDLC/S | DLC Rx | Residue | All<br>Sent | | | | | n | | | | | | | R/W | R | R | R | R | | R | | R | | Reset | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|------------------------------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | HDLC/SDLC<br>End of<br>Frame | R | | This bit is set only in HDLC/SDLC mode, when a closing Flag is detected. It is cleared if software writes an Error Reset command to WRO, and also when the first character of the next frame arrives. | | 6 | CRC/<br>Framing<br>Error | R | | In Async or isochronous mode, this bit is 1 if a character is available to be read from the channel's data address, in which the receiver sampled the Stop bit as 0/space/Low. | | | | | | In HDLC/SDLC mode, a 1 in this bit indicates a CRC error when accompanied by a 1 in bit 7. | | | | | | In Classic Sync modes, when software reads a message-terminating character from the channel's data address, if the Rx character length in WR3 is less than 8 bits, WR3 is written to change it to 8 bits/character. Then software waits for 4 more Rx Available flags, the first two characters of which are the CRC. | | 6 (cont.) | | | | In Classic Sync modes, this bit validly reflects CRC correctness when RRO bit 0 is 1 for the 2nd character after the last CRC character. Regardless of the mode, this bit can be cleared by writing an Error Reset command to WRO, but the bit is not latched and is updated for each received character | | 5 | Rx Overrun | R | | In any mode, the receiver sets this bit if software or a DMA channel has not read received characters from the channel's data address in a timely manner, so that another character arrives when the 3-character Rx FIFO is full. This bit is set when the character that overwrote its predecessor comes to the top of the Rx FIFO, and remains set until it is cleared by an Error Reset command written to WRO. | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-------------------------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | Parity Error | R | Value | If bit 0 of WR4 is 1, the receiver sets this bit when a character with parity different from the sense defined by WR4 bit 1, comes to the top of the Rx FIFO. When set, this bit remains 1 until it is cleared by an Error Reset command written to WRO. | | 3-1 | HDLC/SDLC<br>Rx Residue | R | | In HDLC/SDLC mode, when bit 7 of this register is 1, these bits indicate the number and placement of the final data bits and CRC, in the last 3 or 4 characters of the frame. The meaning of this value depends on the number of bits per character, and is illustrated in Figures 18 through 21. | | 0 | All Sent | R | | In Async and isochronous modes, this bit is 1 when all characters written to the channel's data address have been sent. | TABLE 102. SIO B DATA (XXDA OR OODAH) SIOBD | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|---|-----------------------------------------|---|---|---|---|---|---| | Bit/Field | | Write: Tx character, Read: Rx character | | | | | | | | R/W | | R/W | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | **Note:** This address operates as described for SIO A Data above, except that it deals with transmit data to be sent on the TxDB pin, and received data from the RxDB pin. TABLE 103. SIO B CONTROL (XXDB OR 00DBH) SIOBC | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|--------|-------------------------------------------------------------|---|---|---|---|---|---| | Bit/Field | Write: | Write: WR0-7 per WR0 bits 2-0, Read: RR0-2 per WR0 bits 2-0 | | | | | | | | R/W | | R/W | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | **Note:** R = Read W = Write X = Indeterminate **Note:** This address operates as described for SIO A Control above, providing access to the same Write and Read Registers for SIO channel B, except: - 1. The Return From Interrupt command cannot be issued in channel B WRO. - 2. The Status Affects Vector bit (WR1 bit 2) is only effective in channel B WR1. - 3. The Interrupt Pending bit (RR0 bit 1) is always 0 in channel B RR0. - 4. The following two registers are only accessible in channel B: Table 104. SIO B WR2 (Write to xxDB or 00DBH with WR0 2-0=010) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------|---|------------------|---|---|---|---|---|---|--| | Bit/Field | | Interrupt Vector | | | | | | | | | R/W | | W | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|---------------------|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | Interrupt<br>Vector | W | | These bits are returned as the vector during interrupt acknowledge cycles in which either SIO channel is the highest priority requesting device. If bit 2 of channel B WR1 is 1, bits 3-1 contain a code identifying the highest priority SIO interrupt pending, as described for RR2. Bit 0 must be 0 for mode 2 interrupts. | TABLE 105. SIO B RR2 (READ FROM XXDB OR 00DBH WITH WR0 2-0 = 010) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|---|----------|----------|---|-------|------|---|---| | Bit/Field | | Interrup | t Vector | | Vecto | IV 0 | | | | R/W | | F | 3 | | R | | | R | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | **Note:** R = Read W = Write X = Indeterminate | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|------------------------|-----|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4 | Interrupt<br>Vector | R | | These bits are identical to bits 7-4 of the latest value written to WR2. | | 3-1 | Vector or<br>Type Code | R | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | If bit 2 in channel B WR1 is 0, these bits are identical to bits 3-1 of the latest value written to WR2. If bit 2 is 1, these bits identify the highest priority interrupt pending in the SIO channels, or 001 if no interrupt is pending: Channel B Transmit (lowest priority) Channel B External/Status Channel B Rx Character Available Channel B Special Receive Condition Channel A Transmit Channel A External/Status Channel A Rx Character Available Channel A Rx Character Available Channel A Special Receive Condition | | 0 | Vector | R | | This bit is identical to bit 0 of the latest value written to WR2. | # ASYNC SERIAL COMMUNICATIONS INTERFACE (ASCI) REGISTERS See Async Serial Communications Interface (ASCI), which starts on page 94, for more detail about these registers. TABLE 106. ASCIO CONTROL REGISTER A (0000H) CNTLAO | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|-----|-----|-----|------|-------|------|------|------| | Bit/Field | MPE | RE | TE | RTS0 | MPBR/ | MOD2 | MOD1 | MOD0 | | | | | | | EFR | | | | | R/W | Reset | 0 | 0 | 0 | 1 | Х | 0 | 0 | 0 | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|---------------------------------------|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Multi-<br>Processor<br>Mode<br>Enable | R/W | | If this bit and the MP bit in CNTLB are both 1, only received characters having a 1 in an additional bit between the last data bit and the stop bit, is placed in the Rx FIFO. If either the MP bit or this bit is 0, all received characters are placed in the Rx FIFO. | | 6 | Receive<br>Enable | R/W | | A 1 in this bit enables the receiver. Writing a 0 summarily stops reception. | | 5 | Transmit<br>Enable | R/W | | A 1 in this bit enables the transmitter. Writing a 0 summarily stops transmission. | | 4 | RTS0 | R/W | | this bit controls the RTSO output. | | 3 | MP Bit Rcv/<br>Error Flag<br>Reset | R/W | | Reading this bit returns the value of<br>the "multiprocessor" bit. Read this<br>register before reading the RDR.<br>Writing a 0 to this bit clears the<br>OVRN, FE, PE, and Break Detect bits.<br>Writing a 1 has no effect. | | 2 | MOD2 | R/W | 0 | 7 bit data (Tx and Rx)<br>8 bit data | | 1 | MOD1 | R/W | 0<br>1 | No parity (Tx and Rx) Parity generated (Tx), checked (Rx) | | 0 | MOD0 | R/W | 0<br>1 | 1 Stop bit Transmitted<br>2 Stop bits Transmitted | TABLE 107. ASCI1 CONTROL REGISTER A (0001H) CNTLA1 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|-----|-----|-----|--------|-------|------|------|------| | Bit/Field | MPE | RE | TE | Reserv | MPBR/ | MOD2 | MOD1 | MOD0 | | | | | | ed | EFR | | | | | R/W | Reset | 0 | 0 | 0 | 1 | Х | 0 | 0 | 0 | All bits in this register are as described in the previous table. TABLE 108. ASCIO CONTROL REGISTER B (0002H) CNTLBO | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|------|-----|------------|-----|-----|----|----------|-----| | Bit/Field | MPBT | MP | CTS/<br>PS | PEO | DR | Sp | eed Sele | ect | | R/W | R/W | R/W | R/W | R/W | R/W | | R/W | | | Reset | Х | 0 | 0 | 0 | 0 | 1 | 1 | 1 | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-------------------------------|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Multi-<br>Processor<br>Bit Tx | R/W | | If the MP bit (next) is 1, this bit defines the value to send in the MP bit with the next character written to the Transmit Data Register. | | 6 | Multi-<br>Processor<br>Mode | R/W | | If this bit is 1, the ASCI sends, and expects to receive, an extra bit after the last data bit. This bit is 1 to identify address characters that begin frames, or 0 to identify following data characters. | | 5 | CTS/PS | R/W | | Reading this pin returns the state of the CTS pin (0 = low, 1 = high). For writing, this bit is PS. If bits 2-0 in this register are not 111 and the BRG Mode bit in the Extension Control register is 0, PS determines whether the PHI clock is "Prescaled" by 10 (for 0) or 30 (for 1) as the first stage in ASCI clocking. | | 4 | Parity Even/<br>Odd | R/W | | If MOD1 (CNTLA bit 1) is 1, this bits selects whether parity is generated and checked as even (for 0) or odd (for 1). | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-----------------|-----|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | DR | R/W | 0 | The ASCI divides the its basic clock by 16 to obtain its bit rate. | | | | | 1 | The ASCI divides the its basic clock by 64 to obtain its bit rate | | 2-0 | Speed<br>Select | R/W | 000<br>001<br>010<br>011<br>100<br>101<br>110 | Do not program this value. If the BRGO Mode bit is 1, the output of the new BRG is the basic clock of the ASCI. If BRGO Mode is 0, these bits determine what the output of the Prescaler is divided by, to obtain basic clock for the ASCI: Used as is /2 /4 /8 /16 /32 /64 In any case, the basic clock is divided by 16 or 64 to obtain the ASCI bit rate. | TABLE 109. ASCI1 CONTROL REGISTER B (0003H) CNTLB1 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|------|-----|-----|-----|-----|----|----------|-----| | Bit/Field | MPBT | MP | PS | PEO | DR | Sp | eed Sele | ect | | R/W | R/W | R/W | R/W | R/W | R/W | | R/W | | | Reset | Х | 0 | 0 | 0 | 0 | 1 | 1 | 1 | All bits in this register are as described in the preceding table, except that bit 5 has no function in write operations on the Z80S188 ASCI1. TABLE 110. ASCIO STATUS REGISTER (0004H) STATO | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|------|------|----|----|-----|------|------|-----| | Bit/Field | RDRF | OVRN | PE | FE | RIE | DCD0 | TDRE | TIE | | R/W | R | R | R | R | R/W | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | pin | 0 | 0 | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-----------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RDRF | R | value | The Z80S188 sets this bit when a character is received. Reading the last received byte from the Rx FIFO clears this bit. See Note below. | | 6 | OVRN | R | | This bit is set when the last character received before an Overrun condition comes to the top of the Rx FIFO. It is cleared when software writes a 0 to the EFR bit in CNTLO. See Note below. | | 5 | PE | R | | This bit is set if parity is enabled, and a character with a Parity Error comes to the top of the Rx FIFO. It is cleared when software writes a 0 to the EFR bit in CNTLO. See Note below. | | 4 | FE | R | | This bit is set if a character with a Framing Error (one in which the Stop bit was sampled as 0) comes to the top of the Rx FIFO. It is cleared when software writes a 0 to the EFR bit in CNTLO. See Note below. | | 3 | RIE | R/W | | If this bit is 1, the ASCI requests an interrupt when any of the flags OVRN, PE, FE, or Break Detect is set, or if bit 7 of the Extension Control register is 0 and RDRF is set, or if bit 6 of the Extension Control register is 0 and DCD0 is Low. | | 2 | DCD0 | R | | This bit is 1 whenever the $\overline{DCD0}$ pin is High. When $\overline{DCD0}$ goes Low, the next read of this register returns a 1, but the next read returns a 0 if $\overline{DCD0}$ is still Low. Reset sets this bit according to the state of the pin. | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-----------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | TDRE | R | | This bit is cleared when software writes a character to the TDR. It is set when the character leaves the TDR for transmission, by reset, and in I/O STOP mode. It is cleared if bit 5 of the Extension Control register is 0 and CTSO is High. | | 0 | TIE | R/W | | If this bit is 1, the ASCI requests an interrupt when TDRE is 1. | **Note:** The RDRF, OVRN, PE, and FE bits are cleared by Reset, during I/O Stop mode, and for ASCIO, if the DCD Disable bit in the Extension Control register is 0 and $\overline{DCDO}$ is High. TABLE 111. ASCI1 STATUS REGISTER (0005H) STAT1 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|------|------|----|----|-----|--------------|------|-----| | Bit/Field | RDRF | OVRN | PE | FE | RIE | Reserv<br>ed | TDRE | TIE | | R/W | R | R | R | R | R/W | R | R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | pin | 0 | 0 | **Note:** R = Read W = Write X = Indeterminate This register is as described in the previous Table, except that bit 2 has no function on the Z80S188 ASCI1. TABLE 112. ASCIO TX DATA REGISTER (0006H) TDRO | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-----------|---|-------------------|---|---|---|---|---|---|--|--| | Bit/Field | | Character to Tx | | | | | | | | | | R/W | | W | | | | | | | | | | Reset | Х | x x x x x x x x x | | | | | | | | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|--------------|-----|-------|----------------------------------------------------------------------------------------------------------| | 7-0 | Tx character | R/W | | Software can write a character to be transmitted to this register, whenever the TDRE flag in STAT0 is 1. | # TABLE 113. ASCI1 Tx DATA REGISTER (0007H) TDR1 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-----------|---|-----------------|---|---|---|---|---|---|--|--| | Bit/Field | | Character to Tx | | | | | | | | | | R/W | | W | | | | | | | | | | Reset | Х | x x x x x x x x | | | | | | | | | **Note:** R = Read W = Write X = Indeterminate | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|--------------|-----|-------|----------------------------------------------------------------------------------------------------------| | 7-0 | Tx character | R/W | | Software can write a character to be transmitted to this register, whenever the TDRE flag in STAT1 is 1. | # TABLE 114. ASCIO RX DATA REGISTER (0008H) RDRO | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-----------|---|--------------------|---|---|---|---|---|---|--|--| | Bit/Field | | Received Character | | | | | | | | | | R/W | | R | | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | | **Note:** R = Read W = Write X = Indeterminate | Bit<br>Position | Bit/Field | R/W | Value Description | |-----------------|--------------|-----|--------------------------------------------------------------------------------------------------| | 7-0 | Rx character | R/W | Whenever the RDRF flag in STATO is 1, software can read a received character from this register. | # TABLE 115. ASCI1 Rx DATA REGISTER (0009H) RDR1 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-----------|---|--------------------|---|---|---|---|---|---|--|--| | Bit/Field | | Received Character | | | | | | | | | | R/W | | R | | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|--------------|-----|-------|--------------------------------------------------------------------------------------------------| | 7-0 | Rx character | R/W | | Whenever the RDRF flag in STAT1 is 1, software can read a received character from this register. | TABLE 116. ASCIO EXTENSION CONTROL REGISTER (0012H) ASEXTO | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|------|---------|---------|-------|------|----------|-------|--------| | Bit/Field | RDID | DCD0 | CTS0 | X1 | BRG | Start IE | Rx | Tx | | | | Disable | Disable | Clock | Mode | | Break | Break/ | | | | | | | | | | TxEnd | | R/W R | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|---------------------------------|-----|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Rx Data<br>Interrupt<br>Disable | R/W | | If RIE (STAT bit 3) and this bit are both 1, the ASCI requests receive interrupts only when OVRN, PE, or FE is set. If RIE is 1 and this bit is 0, interrupts are also requested when RDRF is set (for each received character). If RIE is 0 this bit has no effect. | | 6 | DCD0<br>Disable | R/W | 0<br>1 | DCDO auto-enables the receiver DCDO has no effect on the receiver | | 5 | CTS0<br>Disable | R/W | 0<br>1 | CTSO auto-enables the transmitter CTSO has no effect on the transmitter | | 4 | X1 Clock | R/W | 0 | The clock on the CKAO pin is divided by 16 or 64 to obtain the ASCI bit clock. The clock on the CKAO pin is used as the ASCI bit clock. | | 3 | BRG Mode | R/W | 0 | The SS bits determine the factor by which the Prescaler output is divided, to obtain the ASCI's basic clock. The ASCI's basic clock comes from the new BRG. | | 2 | Start IE | R/W | | If this bit and RIE are both 1, the ASCI requests an interrupt when it detects the start of a start bit, for auto-bauding. Writing a 0 to this bit after such an interrupt occurs, clears the StartIE interrupt request. | | 1 | RxBreak | R | | This bit is 1 if the receiver has detected a Break condition, that is, if all bits in a character, including the stop bit, are 0. The all-0 character is placed in the Rx FIFO if there is space, but the receiver does not assemble any more characters until the RxA pin returns to High. | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-------------------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | TxBreak/<br>TxEnd | R/W | | Writing a 1 to this bit makes the transmitter drive TXA Low to send a Break condition, until software writes a 0 to this bit. This bit reads as 0 while a character is being transmitted, but goes to 1 when the number of stop bits selected by MODO in CNTLA have been sent. | TABLE 117. ASCI1 EXTENSION CONTROL REGISTER (0013H) ASEXT1 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|------|------|------|-------|------|----------|-------|--------| | Bit/Field | RDID | Rese | rved | X1 | BRG | Start IE | Rx | Tx | | | | | | Clock | Mode | | Break | Break/ | | | | | | | | | | TxEnd | | R/W | R/W | N/A | | R/W | R/W | R/W | R | R/W | | Reset | 0 | Х | Х | 0 | 0 | 0 | 0 | 0 | **Note:** R = Read W = Write X = Indeterminate This register is as described in the previous table, except that bits 6–5 have no function for Z80S188 ASCI1. TABLE 118. ASCIO TIME CONSTANT LOW (001AH) ASTCOL | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-----------|---|--------------------------|---|---|---|---|---|---|--|--| | Bit/Field | | LS Byte of Time Constant | | | | | | | | | | R/W | | R/W | | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|--------------------------------|-----|-------|-----------------------------------------------------------------| | 7-0 | LS byte of<br>Time<br>Constant | R/W | | The LS 8 bits of the ASCIO Baud Rate Generator's Time Constant. | TABLE 119. ASCIO TIME CONSTANT HIGH (001BH) ASTCOH | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------|--------------------------|-----|---|---|---|---|---|---|--| | Bit/Field | MS Byte of Time Constant | | | | | | | | | | R/W | | R/W | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | **Note:** R = Read W = Write X = Indeterminate | Bit<br>Position | Bit/Field | R/W | Value Description | |-----------------|--------------------------------|-----|-----------------------------------------------------------------| | 7-0 | MS Byte of<br>Time<br>Constant | R/W | The MS 8 bits of the ASCIO Baud Rate Generator's Time Constant. | TABLE 120. ASCI1 TIME CONSTANT LOW (001CH) ASTC1L | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------|--------------------------|-----|---|---|---|---|---|---|--| | Bit/Field | LS Byte of Time Constant | | | | | | | | | | R/W | | R/W | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | **Note:** R = Read W = Write X = Indeterminate | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|--------------------------------|-----|-------|-----------------------------------------------------------------| | 7-0 | LS Byte of<br>Time<br>Constant | R/W | | The LS 8 bits of the ASCI1 Baud Rate Generator's Time Constant. | TABLE 121. ASCI1 TIME CONSTANT HIGH (001DH) ASTC1H | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-----------|---|--------------------------|---|---|---|---|---|---|--|--| | Bit/Field | | MS Byte of Time Constant | | | | | | | | | | R/W | | R/W | | | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | | | | Bit<br>Position | Bit/Field | R/W | Value Description | |-----------------|--------------------------------|-----|--------------------------------------------------------------------| | 7-0 | MS Byte of<br>Time<br>Constant | R/W | The MS 8 bits of the ASCI1 Baud<br>Rate Generator's Time Constant. | # CLOCKED SERIAL I/O (CSI/O) REGISTERS See the section "Clocked Serial Input/Output Module (CSI/O)", on page 105, for more about these registers. TABLE 122. CSI/O CONTROL REGISTER (000AH) CNTR | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|----|-----|-----|-----|-----|------|----------|------| | Bit/Field | EF | EIE | RE | TE | | Spee | d Select | (SS) | | R/W | R | R/W | R/W | R/W | N/A | | R/W | | | Reset | 0 | 0 | 0 | 0 | Х | 1 | 1 | 1 | | Bit | | | | | |----------|------------------------------------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Position | Bit/Field | R/W | Value | Description | | 7 | End Flag<br>(EF) | R | | The CSI/O sets this bit to 1 when it completes sending or receiving a byte. It clears this bit when software reads or writes the TRDR, on Reset and during I/O Stop mode. | | 6 | End Inter-<br>rupt Enable<br>(EIE) | R/W | | If this bit is 1, the CSI/O requests an interrupt when it completes sending or receiving a byte and sets EF. | | 5 | Receive<br>Enable (RE) | R/W | | Write a 1 to this bit to start a CSI/O receive operation. If the SS bits are 111, the CSI/O waits for 8 clock pulses on CKS, otherwise it outputs 8 clock pulses on CKS. In either case, it clocks data on RXS into the TRDR after each falling edge on CKS. After capturing the 8th bit, it clears this bit and sets EF. | | 4 | Transmit<br>Enable (TE) | R/W | | Write a 1 to this bit to start CSI/O transmission. If the SS bits are 111, the CSI/O waits for 8 clock pulses on CKS, otherwise it outputs 8 clock pulses on CKS. In either case, it clocks data onto TXS after each falling edge on CKS. After sending 8 bits, the CSI/O clears this bit and sets EF. | | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|----------------------|-----|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2-0 | Speed<br>Select (SS) | R/W | 000<br>001<br>010<br>011<br>100<br>101<br>110 | If these bits are 111, as they are after a Reset, the CSI/O takes external clocking from the CKS pin. Otherwise, it drives a clock onto CKS, that it derives from PHI as follows: PHI/20 PHI/40 PHI/80 PHI/160 PHI/320 PHI/640 PHI/1280 | TABLE 123. CSI/O DATA REGISTER (000BH) TRDR | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|---|---------------------------------------|---|---|---|---|---|---| | Bit/Field | | Byte to Send (W) or Received Byte (R) | | | | | | | | R/W | | R/W | | | | | | | | Reset | Х | Х | Х | Х | Х | Х | Х | Х | **Note:** R = Read W = Write X = Indeterminate | Bit<br>Position | Bit/Field | R/W | Value | Description | |-----------------|-----------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | | R/W | | Software writes a byte to this register, before setting the TE bit, allowing the CSI/O to send it. Software reads a received byte from this register, after the CSI/O sets the EF flag in response to software setting the RE bit. | # **INSTRUCTION SET** The Z80S188 includes the 8S180 processor, which is descended from the ZiLOG Z80. Its 8-bit data bus and 23-bit address space fit well into a wide variety of midrange embedded processing applications, providing significantly more computing power than a microcontroller, at a fraction of the system cost of a larger microprocessor. For details of these instructions see the Z80S188 User Manual, or the Z8S180 or Z80185 User Manuals until the Z80S188 UM is available. # **CLASSES OF INSTRUCTIONS** TABLE 124. LOAD INSTRUCTIONS | Mnemonic | Operands | Instruction | |----------|----------|-------------| | LD | dst,src | Load | | POP | dst | Pop | | PUSH | src | Push | TABLE 125. ARITHMETIC INSTRUCTIONS | Mnemonic | Operands | Instruction | |----------|----------|---------------------------------------| | ADC | dst,src | Add with Carry | | ADD | dst,src | Add | | СР | A,src | Compare | | CPD(R) | | Block Scan, decrementing (and Repeat) | | CPI(R) | | Block Scan, incrementing (and Repeat) | | DAA | | Decimal Adjust Accumulator | | DEC | dst | Decrement | | INC | dst | Increment | | MLT | rr | Multiply | | NEG | | Negate Accumulator | | SBC | dst,src | Subtract with Carry | | SUB | A,src | Subtract | TABLE 126. LOGICAL INSTRUCTIONS | Operands | Instruction | |----------|-------------------------| | A,src | Logical AND | | | Complement accumulator | | A,src | Logical OR | | A,src | Test accumulator | | A,src | Logical Exclusive OR | | | A,src<br>A,src<br>A,src | TABLE 127. EXCHANGE INSTRUCTIONS | Mnemonic | Operands | Instruction | |----------|----------|------------------------------------| | EX | AF,AF' | Exchange Accumulator and Flags | | EX | DE,HL | Exchange DE and HL | | EX | (SP),rr | Exchange register and top of stack | | EXX | | Exchange register banks | TABLE 128. PROGRAM CONTROL INSTRUCTIONS | Mnemonic | Operands | Instruction | |----------|----------|------------------------------------| | CALL | cc,dst | Conditional Call | | CALL | dst | Call | | DJNZ | dst | Decrement and Jump if Non-Zero | | JP | cc,dst | Conditional Jump | | JP | dst | Jump | | JR | cc',dst | Conditional Jump Relative | | JR | dst | Jump Relative | | RET | СС | Conditional Return | | RET | | Return | | RETI | | Return from Interrupt | | RETN | | Return from Non-maskable interrupt | | RST | dst | Restart | TABLE 129. BIT MANIPULATION INSTRUCTIONS | Mnemonic | Operands | Instruction | |----------|----------|-------------| | BIT | n,src | Bit test | | RES | n,dst | Reset bit | | SET | n,dst | Set bit | TABLE 130. BLOCK TRANSFER INSTRUCTIONS | Mnemonic | Operands | Instruction | |----------|----------|---------------------------------------| | LDD(R) | | Block Move, decrementing (and Repeat) | | LDI(R) | | Block Move, incrementing (and Repeat) | TABLE 131. ROTATE AND SHIFT INSTRUCTIONS | Mnemonic | Operands | Instruction | |----------|----------|-----------------------------------| | RL | dst | Rotate Left | | RLA | | Rotate Left Accumulator | | RLC | dst | Rotate Left Circular | | RLCA | | Rotate Left Circular Accumulator | | RLD | | Rotate Left Decimal | | RR | dst | Rotate Right | | RRA | | Rotate Right Accumulator | | RRC | dst | Rotate Right Circular | | RRCA | | Rotate Right Circular Accumulator | INSTRUCTION SET TABLE 131. ROTATE AND SHIFT INSTRUCTIONS (CONTINUED) | Mnemonic | Operands | Instruction | |----------|----------|------------------------| | RRD | | Rotate Right Decimal | | SLA | dst | Shift Left | | SRA | dst | Shift Right Arithmetic | | SRL | dst | Shift Right Logical | TABLE 132. INPUT/OUTPUT INSTRUCTIONS | Mnemonic | Operands | Instruction | |-------------|----------|------------------------------------------| | IN | A,(n) | Input to A from port n | | IN | r,(C) | Input to register from port in BC | | INO | r,(n) | Input to r from port n in page 0 | | IND(R) | | Block Input, decrementing (and Repeat) | | INI(R) | | Block Input, incrementing (and Repeat) | | OTDM(R) | | Block Output, page 0, decrementing (and | | | | Repeat) | | OTIM(R) | | Block Output, page 0, incrementing (and | | | | Repeat) | | OUT | (n),A | Output from A to port n | | OUT | (C),r | Output from register to port in BC | | OUT0 | (n),r | Output from register to port n in page 0 | | OUTD (OTDR) | | Block Output, decrementing (and Repeat) | | OUTI (OTIR) | | Block Output, incrementing (and Repeat) | | TSTIO | n | Test port (0,C) under mask | TABLE 133. PROCESSOR CONTROL INSTRUCTIONS | Operands | Instruction | |----------|-----------------------| | | Complement Carry Flag | | | Disable Interrupts | | | Enable Interrupts | | | Halt | | 0/1/2 | Interrupt Mode | | | No Operation | | | Set Carry Flag | | | Sleep | | | • | # **PROCESSOR FLAGS** The following Figure shows the Flags register. Bits in this register are set and cleared by certain instructions as described in the Z80S188 User Manual. Some of the Flags can be tested by conditional JR, JP, CALL, and RET instructions, and some are used by subsequent instructions such as ADC, SBC, and DAA. The Flags can also have PUSH and POP instructions applied to them with the accumulator A. TABLE 134. FLAG REGISTER | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---|---|---|----|---|-----|---|----| | Name | S | Z | Х | HC | х | P/V | N | CF | | Reset | 0 | 0 | х | 0 | х | 0 | 0 | 0 | **Note:** X = Indeterminate | Bit/ | Bit | | |-------|----------|-------------------------| | Field | Position | Description | | S | 7 | Sign Flag | | Z | 6 | Zero Flag | | | 5 | Reserved | | НС | 4 | Half-carry Flag | | | 3 | Reserved | | P/V | 2 | Parity or Overflow Flag | | N | 1 | Add/Subtract Flag | | CF | 0 | Carry Flag | #### **CONDITION CODES** Table 135 shows the codes used in the "Flags Affected" columns of the later Instruction Summary Table, to indicate how each Flag is affected by each type of instruction. TABLE 135. FLAG SETTINGS DEFINITIONS | Cleared to 1<br>Set to 1 | |---------------------------------------------------------| | Set to 1 | | | | Set or cleared according to the result of the operation | | Unaffected | | Undefined | | Set if Overflow or Underflow | | Set if Parity or result is Even | | Set if the count in B or BC is Non-Zero | | | The following table shows the condition codes that can be used in conditional JP, CALL, and RET instructions in assembly language. A subset of these codes can also be used in JR instructions, which are shorter and faster than JP's. | Mnemonic | Definition | Flag Settings | Valid in JR? | |----------|---------------|---------------|--------------| | С | Carry | CF = 1 | Υ | | NC | No Carry | CF = 0 | Υ | | Z | Zero | Z = 1 | Υ | | NZ | Non-Zero | Z = 0 | Υ | | M | Minus | S = 1 | N | | Р | Positive or 0 | S = 0 | N | | PE | Parity Even | P/V = 1 | N | | РО | Parity Odd | P/V = 0 | N | | V | Overflow | P/V = 1 | N | | NV | No Overflow | P/V = 0 | N | #### **N**OTATION The following table describes other notation used in the subsequent Instruction Summary table. TABLE 137. SYMBOLS | Symbol | Definition | |-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | (aa) | (mn), (IX $\pm$ d), (IY $\pm$ d), (BC), (DE), or (HL). | | (BC), (DE), (HL) | The 8-bit contents of memory, at the address pointed to by a register pair | | $(IX \pm d), (IY \pm d)$ | The 8-bit content of memory at the address formed by adding the contents of the index register and the signed displacement d in the instruction. | | (mn) | The 8-bit content of memory at the direct address mn | | (SP) | The 16-bit contents of memory at the address pointed to by SP, and the next higher address. | | ±d | Because d is signed, it would be more correct to just write $\pm$ instead. But we write $\pm$ to emphasize that d is signed. | | AF | A concatenated with F, with A as the MS byte | | b | A bit number 0-7 | | CC | A condition code C, NC, Z, NZ, S, M, PE, PV, V, or NV | | cc' | A condition code C, NC, Z, or NZ | | d | An 8-bit signed displacement -128-127 | | ee | A 16-bit register BC, DE, HL, SP, IX, or IY | | IEF1,2 | The processor's two Interrupt Enable Flags. See the "Interrupts" section for more detail. | | mn | A 16-bit immediate data value or direct address | | n | A 8-bit immediate value or port number, 0-255H or 0-FFH | | op1-op2 | A range of Op Code values, that includes some of the values between the low and high values. See the Note. | | PC | Program Counter | | рр | A 16-bit register BC, DE, HL, SP, IX, IY, or AF | | r, r' | An 8-bit register A, B, C, D, E, H, or L. | | rr | A 16-bit register HL, IX, or IY. | | S | an 8-bit register or memory location | | SP | Stack Pointer | | ss | A 16-bit register BC, DE, HL, or SP. | | ss <sub>H</sub> , ss <sub>L</sub> | The more- and less-significant 8 bits of a register pair | | tt | A 16-bit register like ss, except that the value that designates HL in the ss encoding, here means "same as the destination register HL, IX, or IY". | **Note:** The – between Op Codes (op1–op2), in the Op Codes column of the following Instruction Summary table, indicates all the binary values between the lower and upper limits inclusive, that can be formed by incrementing the set of bits that differ between the lower and upper value. **EXAMPLE:** 00–C0 denotes 00, 40, 80, and C0, while 40-BF includes all the values in that range. #### **ASSEMBLY LANGUAGE SYNTAX** For two-operand instructions, Z80 assembly language syntax puts the *destination* operand before the *source* operand. **EXAMPLE:** LD A, (1234) is a Load instruction, while LD (1234), A is a Store instruction. Past Z80 assemblers allowed the destination operand to be omitted (implicit) if the Op Code mnemonic only allowed one destination operand, for example, AND L instead of AND A, L. Use of these short forms is discouraged because it is a cause of possible error (the programmer mistakes the implicit destination). But for legacy code, all known Z80 assemblers still accept the short form. **Note:** The assembly language uses C ambiguously, to designate one of the 8-bit registers as well as a condition code to test the Carry flag. This processor description uses CF to designate the Carry flag, and HC to designate the Half-Carry flag (as opposed to the 8-bit register H). #### **INSTRUCTION SUMMARY** The following table describes each type or class of instruction, using the notation described in the preceding sections. The table is sorted by the assembly language mnemonics. TABLE 138. INSTRUCTION SUMMARY | | Addre | ss Mode | OpCode(s) (Hex) | Flags Affected | | | | | | |------------------------------|-------|----------------|-----------------|----------------|---|----|-----|---|----| | Instruction and Operation | dst | src | | S | Z | НС | P/V | N | CF | | ADC A,s | | r | 88-8F | * | * | * | V | 0 | * | | $A \leftarrow A + s + CF$ | | n | CE | • | | | | | | | | | (HL) | 8E | • | | | | | | | | | $(IX/Y \pm d)$ | DD/FD 8E | • | | | | | | | ADC HL,ss | | | ED 4A-7A | * | * | * | V | 0 | * | | $HL \leftarrow HL + ss + CF$ | | | | | | | | | | | ADD A,s | | r | 80–87 | * | * | * | V | 0 | * | | $A \leftarrow A + s$ | | n | C6 | • | | | | | | | | | (HL) | 86 | • | | | | | | | | | $(IX/Y \pm d)$ | DD/FD 86 | | | | | | | | ADD rr,tt | HL | | 09-39 | _ | _ | * | _ | 0 | * | | rr ← rr + tt | IX/Y | | DD/FD 09-39 | | | | | | | | AND A,s | | r | A0-A7 | * | * | 1 | Р | 0 | 0 | | $A \leftarrow A$ and s | | n | E6 | • | | | | | | | | | (HL) | A6 | | | | | | | | | | $(IX/Y \pm d)$ | DD/FD A6 | • | | | | | | TABLE 138. INSTRUCTION SUMMARY (CONTINUED) | | Addre | ss Mode | OpCode(s) (Hex) | Flags Affected | | | | | | | | |----------------------------------------------------------------------------------------------------------------|-------|----------------|----------------------|----------------|---|----|-----|---|----|--|--| | Instruction and Operation | dst | src | | S | Z | НС | P/V | N | CF | | | | BIT b,m | | r | CB 40-7F | Х | * | 1 | Х | 0 | _ | | | | $Z \leftarrow not (bit b of m)$ | | (HL) | CB 46-7E | | | | | | | | | | | | $(IX/Y \pm d)$ | DD/FD CB d 46-<br>7E | | | | | | | | | | CALL cc,mn IF cc $\{SP \leftarrow SP - 2 \\ (SP) \leftarrow PC \\ PC \leftarrow mn\}$ | | | C4–FC | _ | _ | - | _ | - | _ | | | | CALL mn<br>$SP \leftarrow SP - 2$<br>$(SP) \leftarrow PC$<br>$PC \leftarrow mn$ | | | CD | _ | _ | _ | _ | - | _ | | | | CCF<br>CF ← not CF | | | 3F | _ | - | * | _ | 0 | * | | | | CP A,s | | r | B8-BF | * | * | * | V | 1 | * | | | | A – s | | n | FE | | | | | | | | | | | | (HL) | BE | | | | | | | | | | | | $(IX/Y \pm d)$ | DD/FD BE | | | | | | | | | | CPD | | (17.17.1.2.47 | ED A9 | * | * | * | NZ | 1 | | | | | A – (HL)<br>HL ← HL – 1<br>BC ← BC – 1 | | | 22 7.0 | | | | | · | | | | | CPDR repeat $\{A - (HL)\}$ $HL \leftarrow HL - 1$ $BC \leftarrow BC - 1$ $Matherall$ while (not Z and BC != 0) | | | ED B9 | * | * | * | NZ | 1 | _ | | | | CPI | | | ED A1 | * | * | * | NZ | 1 | _ | | | | A – (HL)<br>HL ← HL + 1<br>BC ← BC – 1 | | | | | | | | | | | | | CPIR repeat {A - (HL) | | | ED B1 | * | * | * | NZ | 1 | _ | | | | HL $\leftarrow$ HL + 1<br>BC $\leftarrow$ BC - 1<br>} while (not Z and BC != 0) | | | | | | | | | | | | | CPL | | | 2F | _ | _ | 1 | _ | 1 | _ | | | | $A \leftarrow not A$ | | | | | | | | | | | | | <b>DAA</b> A ← decimal adjust (A,F) | | | 27 | * | * | * | Р | _ | * | | | TABLE 138. INSTRUCTION SUMMARY (CONTINUED) | | Address Mode | OpCode(s) (Hex) | Flags Affected | | | | | | | | |---------------------------------------------------------------------------------------------------------|----------------|-----------------|----------------|---|----|-----|-------|----|--|--| | Instruction and Operation | dst src | | s | Z | НС | P/V | N | CF | | | | DEC ee | SS | 0B-3B | _ | _ | _ | _ | _ | _ | | | | ee ← ee − 1 | IX/Y | DD/FD 2B | | | | | | | | | | DEC m | r | 05-3D | * | * | * | V | 1 | _ | | | | $m \leftarrow m - 1$ | (HL) | 35 | | | | | | | | | | <del>-</del> | $(IX/Y \pm d)$ | DD/FD 35 | • | | | | | | | | | <b>DI</b> IEF1,2 ← 0 | | F3 | _ | _ | _ | _ | _ | _ | | | | <b>DJNZ d</b><br>B← B − 1 | | 10 | _ | _ | _ | _ | _ | _ | | | | if B != 0 {PC $\leftarrow$ PC $\pm$ d} | | | | | | | | | | | | <b>EI</b> IEF1,2 ← 1 | | FB | _ | _ | _ | ·— | _ | _ | | | | $EX\ AF, AF'$ $AF\ \leftrightarrow AF'$ | | 08 | * | * | * | * | * | * | | | | EX (SP),rr | HL | E3 | _ | _ | _ | _ | _ | _ | | | | $(SP) \leftrightarrow rr$ | IX/Y | DD/FD E3 | : | | | | | | | | | $\begin{array}{c} \textbf{EXX} \\ \textbf{BC} \leftrightarrow \textbf{BC'} \end{array}$ | | D9 | _ | _ | _ | _ | _ | _ | | | | $DE \leftrightarrow DE'$<br>$HL \leftrightarrow HL'$ | | | | | | | | | | | | HALT | | 76 | _ | _ | _ | _ | _ | | | | | IM n | | ED 40-58 | _ | _ | _ | _ | - | - | | | | <b>IN A,(n)</b><br>A ← (n) | | DB | _ | - | _ | _ | _ | _ | | | | <b>IN r,(C)</b><br>r ← (BC) | | ED 40-78 | * | * | 0 | Р | 0 | - | | | | <b>INO</b> r,(n)<br>r ← (0,n) | | ED 00-38 | * | * | 0 | Р | 0 | _ | | | | INC ee | SS | 03–33 | _ | _ | _ | _ | _ | _ | | | | ee ← ee + 1 | IX/Y | DD/FD 23 | | | | | | | | | | INC m | r | 04-3C | * | * | * | V | 0 | _ | | | | m ← m + 1 | (HL) | 34 | • | | | | | | | | | | IX/Y | DD/FD 34 | | | | | N - 1 | | | | | IND $(HL) \leftarrow (C)$ $B \leftarrow B - 1$ $HL \leftarrow HL - 1$ | | ED AA | X | * | Х | X | 1 | _ | | | | INDR do $\{(HL) \leftarrow (C)$<br>B $\leftarrow$ B - 1<br>HL $\leftarrow$ HL - 1<br>$\}$ while B $!=0$ | | ED BA | Х | 1 | Х | Х | 1 | - | | | TABLE 138. INSTRUCTION SUMMARY (CONTINUED) | | Addres | ss Mode | OpCode(s) (Hex) | | F | lags A | ffecte | d | | |-------------------------------------------------------------------------------------------------------------|----------------|----------------|-----------------|---|---|--------|--------|---|----| | Instruction and Operation | dst | src | | S | Z | НС | P/V | N | CF | | INI $(HL) \leftarrow (C)$ $B \leftarrow B - 1$ $HL \leftarrow HL + 1$ | | | ED A2 | Х | * | Х | Х | 1 | _ | | INIR<br>do $\{(HL) \leftarrow (C)$<br>$B \leftarrow B - 1$<br>$HL \leftarrow HL + 1$<br>$\}$ while $B != 0$ | | | ED B2 | X | 1 | X | X | 1 | - | | JP (rr) | (H | HL) | E9 | _ | _ | _ | _ | _ | _ | | $PC \leftarrow rr$ | (I) | (/Y) | DD/FD E9 | _ | | | | | | | JP cc,mn<br>if cc {PC ← mn} | | | C2-FA | - | _ | _ | _ | _ | _ | | <b>JP mn</b> PC ← mn | | | C3 | - | _ | _ | _ | - | _ | | JR cc',d if cc' $\{PC \leftarrow PC \pm d\}$ | | | 10–38 | _ | _ | _ | _ | _ | _ | | | | | 18 | _ | _ | _ | _ | _ | _ | | LD (aa),A | (BC) | | 02 | _ | _ | _ | _ | _ | _ | | $(aa) \leftarrow A$ | (DE) | | 12 | - | | | | | | | | (HL) | | 77 | - | | | | | | | | (mn) | | 32 | - | | | | | | | | $(IX/Y \pm d)$ | | DD/FD 77 | - | | | | | | | LD (mn),ee | | HL | 22 | _ | _ | _ | _ | _ | _ | | $(mn) \leftarrow ee$ | | SS | ED 43-73 | - | | | | | | | | | IX/Y | DD/FD 22 | - | | | | | | | LD A,(aa) | | (BC) | 0A | _ | _ | _ | _ | _ | _ | | $A \leftarrow (aa)$ | | (DE) | 1A | = | | | | | | | | | (HL) | 7E | = | | | | | | | | | (mn) | 3A | - | | | | | | | | | $(IX/Y \pm d)$ | | - | | | | | | | <b>LD A,I</b> A ← I | | | ED 57 | * | * | 0 | IEF2 | 0 | _ | | <b>LD A,R</b> A ← R | | | ED 5F | * | * | 0 | IEF2 | 0 | _ | | LD ee,mn | SS | | 01–31 | _ | | _ | _ | _ | _ | | ee ← mn | IX/Y | | DD/FD 21 | - | | | | | | | LD ee,(mn) | HL | | 2A | _ | _ | _ | _ | _ | _ | | ee ← (mn) | SS | | ED 4B-7B | - | | | | | | | | IX/Y | | ,_ | | | | | | | TABLE 138. INSTRUCTION SUMMARY (CONTINUED) | | Addres | s Mode | OpCode(s) (Hex) | Flags Affected | | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------|----------------|----------------|-----------------|----------------|---|----|-----|---|----|--|--| | Instruction and Operation | dst | src | | S | Z | НС | P/V | N | CF | | | | <b>LD I,A</b> I ← A | | | ED 47 | - | _ | _ | _ | _ | _ | | | | LD m,n | r | | 06-3E | - | _ | - | _ | - | _ | | | | $m \leftarrow n$ | (HL) | | 36 | | | | | | | | | | | $(IX/Y \pm d)$ | | DD/FD 36 | | | | | | | | | | LD m,r | r' | | 40-7F | - | - | - | _ | _ | _ | | | | $m \leftarrow r$ | (HL) | | 70–77 | | | | | | | | | | | $(IX/Y \pm d)$ | | DD/FD 70-77 | | | | | | | | | | <b>LD R,A</b> R ← A | | | ED 4F | _ | _ | _ | _ | _ | _ | | | | LD r,s | | r' | 40-7F | _ | _ | _ | _ | _ | _ | | | | $r \leftarrow s$ | | n | 06-3E | | | | | | | | | | | | (HL) | 46-7E | | | | | | | | | | | | $(IX/Y \pm d)$ | DD/FD 46-7E | | | | | | | | | | LD SP,rr | | HL | F9 | _ | _ | _ | _ | _ | _ | | | | $SP \leftarrow rr$ | | IX/Y | DD/FD F9 | | | | | | | | | | LDD $(DE) \leftarrow (HL)$ $DE \leftarrow DE - 1$ $HL \leftarrow HL - 1$ $BC \leftarrow BC - 1$ | | | ED A8 | - | | 0 | NZ | 0 | _ | | | | LDDR do $\{(DE) \leftarrow (HL)$ DE $\leftarrow$ DE - 1 HL $\leftarrow$ HL - 1 BC $\leftarrow$ BC - 1 $\}$ while BC != 0 | | | ED B8 | _ | _ | 0 | 0 | 0 | _ | | | | LDI $(DE) \leftarrow (HL)$ $DE \leftarrow DE + 1$ $HL \leftarrow HL + 1$ $BC \leftarrow BC - 1$ | | | ED A0 | - | _ | 0 | NZ | 0 | - | | | | LDIR do $\{(DE) \leftarrow (HL)$ DE $\leftarrow$ DE + 1 HL $\leftarrow$ HL + 1 BC $\leftarrow$ BC - 1 $\}$ while BC != 0 | | | ED BO | _ | _ | 0 | 0 | 0 | _ | | | | MLT ss | | | ED 4C-7C | _ | _ | _ | _ | _ | _ | | | | $ss \leftarrow ss_L * ss_H$ | | | | | | | | | | | | | <b>NEG</b> A ← 0 − A | | | ED 44 | * | * | * | V | 1 | * | | | TABLE 138. INSTRUCTION SUMMARY (CONTINUED) | | Addre | ess Mode | OpCode(s) (Hex) | | F | lags A | ffecte | d | | |------------------------------------------------------|-------|----------------|-----------------|----|---|--------|--------|---|----| | Instruction and Operation | dst | src | | s | Z | НС | P/V | N | CF | | NOP | | | 00 | _ | _ | _ | _ | _ | _ | | OR A,s | | r | B0-B7 | * | * | 0 | Р | 0 | 0 | | $A \leftarrow A OR s$ | | n | F6 | | | | | | | | - | | (HL) | B6 | | | | | | | | - | | | | | | | | | | | | | $(IX/Y \pm d)$ | DD/FD B6 | | | | | | | | OTDM | | | ED 8B | * | * | * | Р | * | * | | (0,C) ← (HL) | | | | | | | | | | | $B \leftarrow B - 1$ $C \leftarrow C - 1$ | | | | | | | | | | | U ← U − 1<br>HL ← HL − 1 | | | | | | | | | | | | | | ED 0D | | | | | * | | | OTDMR | | | ED 8B | 0 | 1 | 0 | 1 | ^ | 0 | | do $\{(0,C) \leftarrow (HL)$<br>B $\leftarrow$ B - 1 | | | | | | | | | | | C ← C − 1 | | | | | | | | | | | U ← U − 1<br>HL ← HL − 1 | | | | | | | | | | | } while B != 0 | | | | | | | | | | | OTDR | | | ED DD | Х | 1 | Х | Х | 1 | | | do {(C) ← (HL) | | | ED BB | ^ | ' | ^ | ^ | ' | _ | | $B \leftarrow B - 1$ | | | | | | | | | | | HL ← HL − 1 | | | | | | | | | | | } while B != 0 | | | | | | | | | | | OTIM | | | ED 83 | * | * | * | Р | * | * | | (0,C) ← (HL) | | | LD 03 | | | | ' | | | | B ← B − 1 | | | | | | | | | | | C ← C + 1 | | | | | | | | | | | HL ← HL + 1 | | | | | | | | | | | OTIMR | | | ED 93 | 0 | 1 | 0 | 1 | * | 0 | | do {(0,C) ← (HL) | | | LD 00 | O | • | Ü | • | | Ü | | $B \leftarrow B - 1$ | | | | | | | | | | | C ← C + 1 | | | | | | | | | | | $HL \leftarrow HL + 1$ | | | | | | | | | | | } while B != 0 | | | | | | | | | | | OTIR | | | ED B3 | Х | 1 | Х | Χ | 1 | _ | | do {(C) ← (HL) | | | 25 50 | ,, | • | ,, | ,, | • | | | B ← B − 1 | | | | | | | | | | | $HL \leftarrow HL + 1$ | | | | | | | | | | | } while B != 0 | | | | | | | | | | | OUT (C),r | | | ED 41-79 | _ | _ | _ | _ | _ | _ | | (BC) ← r | | | | | | | | | | | OUT (n),A | | | D3 | | | | | | | | (n) ← A | | | 50 | | | | | | | | OUTO (n),r | | | ED 01-79 | | | | | | | | (0,n) ← r | | | בט טו–וא | _ | _ | _ | _ | _ | _ | | (∪,11) ← 1 | | | | | | | | | | TABLE 138. INSTRUCTION SUMMARY (CONTINUED) | | Addres | s Mode | OpCode(s) (Hex) | | F | lags A | ffecte | d | | |-------------------------------------------------------------------------|--------|--------|----------------------|------------|----------|--------|--------|------|------| | Instruction and Operation | dst | src | | S | Z | НС | P/V | N | CF | | OUTD<br>(C) ← (HL)<br>B ← B − 1<br>HL ← HL − 1 | | | ED AB | Х | * | X | Х | 1 | _ | | OUTI (C) $\leftarrow$ (HL) B $\leftarrow$ B - 1 HL $\leftarrow$ HL + 1 | | | ED AB | Х | * | Х | Х | 1 | _ | | POP pp | qq | | C1-F1 | (no | chan | ge unl | ess op | eran | d is | | $pp \leftarrow (SP)$<br>$SP \leftarrow SP + 2$ | IX/Y | | DD/FD E1 | | | Al | | | | | PUSH pp | | qq | C5-F5 | _ | _ | _ | _ | _ | _ | | $SP \leftarrow SP-2$<br>(SP) $\leftarrow pp$ | | IX/Y | DD/FD E5 | | | | | | | | RES b,m | | r | CB 80-BF | _ | _ | _ | _ | _ | _ | | $m \leftarrow m$ and not (2^b) | (H | łL) | CB 86-BE | | | | | | | | - | (IX/ | ∕ ± d) | DD/FD CB d 86–<br>BE | | | | | | | | RET $PC \leftarrow (SP)$ $SP \leftarrow SP + 2$ | | | C9 | - | _ | _ | _ | _ | - | | RET cc<br>if cc {PC $\leftarrow$ (SP)<br>SP $\leftarrow$ SP + 2} | | | CO-F8 | _ | _ | _ | - | _ | _ | | RETI PC ← (SP) SP ← SP + 2 + recognition by Z80 peripherals | | | ED 4D | _ | _ | _ | _ | _ | _ | | RETN $PC \leftarrow (SP)$ $SP \leftarrow SP + 2$ $IEF1 \leftarrow IEF2$ | | | ED 45 | _ | _ | _ | _ | _ | _ | | RL m | | r | CB 10-17 | * | * | 0 | Р | 0 | * | | C <del> 7</del> 0 <del> </del> | (H | IL) | CB 16 | | | | | | | | $(CF,m) \leftarrow rotL(CF,m)$ | | ∕ ± d) | DD/FD CB d 16 | | | | | | | | RLA | | | 17 | _ | _ | 0 | _ | 0 | * | | C 7 0 4 | | | | | | | | | | | $(CF,A) \leftarrow rotL(CF,A)$ | | | 00.00.07 | <b>y</b> . | <b>y</b> | | | | × | | RLC m | | r<br> | CB 00-07 | * | * | 0 | Р | 0 | * | | C <b>₹</b> 7 0 <b>₹</b> | | IL) | CB 06 | | | | | | | | $(CF,m) \leftarrow rotL(m)$ | (IX/\ | ∕ ± d) | DD/FD CB d 06 | | | | | | | TABLE 138. INSTRUCTION SUMMARY (CONTINUED) | | Address N | lode | OpCode(s) (Hex) | | Flags Affected S Z HC P/V N | | | | | |-------------------------------------------------------------------|-----------|--------------|-----------------|----------|-----------------------------|----|-----|---|----| | Instruction and Operation | dst | src | | S | Z | НС | P/V | N | CF | | RLCA | | | 07 | _ | _ | 0 | _ | 0 | * | | C <b>₹</b> 7 0 <b>₹</b> | | | | | | | | | | | $(CF,A) \leftarrow rotL(A)$ | | | | | | | | | | | RLD | | | ED 6F | * | * | 0 | Р | 0 | _ | | $tmp \leftarrow A[3:0]$ | | | | | | | | | | | $A[3:0] \leftarrow (HL)[7:4]$<br>$(HL)[7:4] \leftarrow (HL)[3:0]$ | | | | | | | | | | | $(HL)[3:0] \leftarrow (HL)[3:0]$ | | | | | | | | | | | RR m | r | | CB 18-1F | * | * | 0 | Р | 0 | * | | <u>→</u> C → 7 0 | (HL) | | CB 1E | - | | | | | | | $(CF,m) \leftarrow rotR(CF,m)$ | (IX/Y± | d) | DD/FD CB d 1E | = | | | | | | | RRA | r | <u>'</u> | 1F | _ | _ | 0 | _ | 0 | * | | <b>C</b> → 7 0 | | | | | | | | | | | $(CF,A) \leftarrow rotR(CF,A)$ | | | | | | | | | | | RRC m | r | | CB 08-0F | * | * | 0 | Р | 0 | * | | <u>→</u> C → 7 0 | (HL) | | CB 0E | - | | | | | | | $(CF,m) \leftarrow rotR(m)$ | (IX/Y± | d) | DD/FD CB d 0E | <b>.</b> | | | | | | | RRCA | | | OF | _ * | _ | 0 | _ | 0 | * | | C 7 0 | | | | | | | | | | | $(CF,A) \leftarrow rotR(A)$ | | | | | | | | | | | RRD | | | ED 67 | * | * | 0 | Р | 0 | _ | | $tmp \leftarrow (HL)[3:0]$ | | | | | | | | | | | $(HL)[3:0] \leftarrow (HL)[7:4]$ | | | | | | | | | | | $(HL)[7:4] \leftarrow A[3:0]$<br>$A[3:0] \leftarrow tmp$ | | | | | | | | | | | RST p | | | C7-FF | * | * | 0 | Р | 0 | | | $SP \leftarrow SP - 2$ | | | 67-11 | | | O | ı | O | _ | | $(SP) \leftarrow PC$ | | | | | | | | | | | $PC \leftarrow 0,p$ | | | | | | | | | | | note: p = | | | | | | | | | | | 0,8,10,18,,38 <sub>16</sub> | | | | | | | | | | | SBC A,s | | r | 98–9F | * | * | * | V | 1 | * | | $A \leftarrow A - s - CF$ | | n | DE | • | | | | | | | _ | | (HL) | 9E | • | | | | | | | <del>-</del> | (IX | $(/Y \pm d)$ | DD/FD 9E | - | | | | | | | SBC HL,ss | | r | ED 42-72 | * | * | * | V | 1 | * | | HL ← HL – ss – CF | | | | | | | | | | | SCF | | | 37 | _ | _ | 0 | _ | 0 | 1 | | CF ← 1 | | | | | | | | | | TABLE 138. INSTRUCTION SUMMARY (CONTINUED) | | Address Mode | OpCode(s) (Hex) | | F | lags A | ffecte | d | | |------------------------------------|----------------|----------------------|---|---|--------|--------|---|----| | Instruction and Operation | dst src | | S | Z | НС | P/V | N | CF | | SET b,m | r | CB CO-FF | _ | _ | _ | _ | _ | | | $m \leftarrow m \text{ or } (2^b)$ | (HL) | CB C6-FE | = | | | | | | | - | $(IX/Y \pm d)$ | DD/FD CB d C6-<br>FE | - | | | | | | | SLA m | r | CB 20-27 | * | * | 0 | Р | 0 | * | | C <del>← </del> 7 0 ← 0 | (HL) | CB 26 | - | | | | | | | (CF,m) ← m + m | $(IX/Y \pm d)$ | DD/FD CB d 26 | | | | | | | | SLP | | ED 76 | _ | _ | _ | _ | _ | _ | | SRA m | r | CB 28-2F | * | * | 0 | Р | 0 | * | | 7 0 | (HL) | CB 2E | - | | | | | | | (m,CF) ← arith_shR(m) | $(IX/Y \pm d)$ | DD/FD CB d 2E | - | | | | | | | SRL m | r | CB 38-3F | 0 | * | 0 | Р | 0 | * | | 0 → 7 0 → C | (HL) | CB 3E | = | | | | | | | $(m,CF) \leftarrow logic\_shR(m)$ | $(IX/Y \pm d)$ | DD/FD CB d 3E | - | | | | | | | SUB A,s | r | 90–97 | * | * | * | V | 1 | * | | $A \leftarrow A - s$ | n | D6 | - | | | | | | | <del>-</del> | (HL) | 96 | - | | | | | | | <del>-</del> | $(IX/Y \pm d)$ | ) DD/FD 96 | | | | | | | | TST A,s | r | ED 04-3C | * | * | 1 | Р | 0 | 0 | | A AND s | n | ED 64 | • | | | | | | | _ | (HL) | ED 34 | • | | | | | | | TSTIO n<br>(0,C) AND n | | ED 34 | * | * | 1 | Р | 0 | 0 | | XOR A,s | r | A8-AF | * | * | 0 | Р | 0 | 0 | | $A \leftarrow A XOR s$ | n | EE | - | | | | | | | <del>-</del> | (HL) | AE | - | | | | | | | <del>-</del> | $(IX/Y \pm d)$ | ) DD/FD AE | - | | | | | | # **OP CODE MAP** # TABLE 139. OP CODE MAP (1ST OP CODE) # LOWER NIBBLE (HEX) | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | |--------|----------------|--------------|---------------|---------------|-----------------|--------------|---------------|--------------|--------------|--------------|---------------|----------------|---------------|----------------|---------------|------------| | ( | NOP | LD<br>BC,nn | LD<br>(BC),A | INC<br>BC | INC<br>B | DEC<br>B | LD<br>B,n | RLCA | EX<br>AF,AF' | ADD<br>HL,BC | LD<br>A,(BC) | DEC<br>BC | INC<br>C | DEC<br>C | LD<br>C,n | RRCA | | | DJNZ<br>d | LD<br>DE,nn | LD<br>(DE),A | INC<br>DE | INC<br>D | DEC<br>D | LD<br>D,n | RLA | JR<br>d | ADD<br>HL,DE | LD<br>A,(DE) | DEC<br>DE | INC<br>E | DEC<br>E | LD<br>E,n | RRA | | : | JR<br>NZ,d | LD<br>HL,nn | LD<br>(nn),HL | INC<br>HL | INC<br>H | DEC<br>H | LD<br>H,n | DAA | JR<br>Z,d | ADD<br>HL,HL | LD<br>(HL),nn | DEC<br>HL | INC<br>L | DEC<br>L | LD<br>L,n | CPL | | ; | JR<br>NC,d | LD<br>SP,nn | LD<br>(nn),A | INC<br>SP | INC<br>(HL) | DEC<br>(HL) | LD<br>(HL),n | SCF | JR<br>C,d | ADD<br>HL,SP | LD<br>A,(nn) | DEC<br>SP | INC<br>A | DEC<br>A | LD<br>A,n | CCF | | 4 | LD<br>B,B | LD<br>B,C | LD<br>B,D | LD<br>B,E | LD<br>B,H | LD<br>B,L | LD<br>B,(HL) | LD<br>C,A | LD<br>C,B | LD<br>C,C | LD<br>C,D | LD<br>C,E | LD<br>C,H | LD<br>C,L | LD<br>C,(HL) | LD<br>C,A | | į | D,B | LD<br>D,C | LD<br>D,D | LD<br>D,E | LD<br>D,H | LD<br>D,L | LD<br>D,(HL) | LD<br>D,A | LD<br>E,B | LD<br>E,C | LD<br>E,D | LD<br>E,E | LD<br>E,H | LD<br>E,L | LD<br>E,(HL) | LD<br>E,A | | X | LD<br>H,B | LD<br>H,C | LD<br>H,D | LD<br>H,E | LD<br>H,H | LD<br>H,L | LD<br>H,(HL) | LD<br>H,A | LD<br>L,B | LD<br>L,C | LD<br>L,D | LD<br>L,E | LD<br>L,H | LD<br>L,L | LD<br>L,(HL) | LD<br>L,A | | | 7 LD<br>(HL),B | LD<br>(HL),C | LD<br>(HL),D | LD<br>(HL),E | LD<br>(HL),H | LD<br>(HL),L | HALT | LD<br>(HL),A | LD<br>A,B | LD<br>A,C | LD<br>A,D | LD<br>A,E | LD<br>A,H | LD<br>A,L | LD<br>A,(HL) | LD<br>A,A | | NIBBLE | ADD<br>A,B | ADD<br>A,C | ADD<br>A,D | ADD<br>A,E | ADD<br>A,H | ADD<br>A,L | ADD<br>A,(HL) | ADC<br>A,A | ADC<br>A,B | ADC<br>A,C | ADC<br>A,D | ADC<br>A,E | ADC<br>A,H | ADC<br>A,L | ADC<br>A,(HL) | ADC<br>A,A | | Z 9 | SUB<br>A,B | SUB<br>A,C | SUB<br>A,D | SUB<br>A,E | SUB<br>A,H | SUB<br>A,L | SUB<br>A,(HL) | SUB<br>A,A | SBC<br>A,B | SBC<br>A,C | SBC<br>A,D | SBC<br>A,E | SBC<br>A,H | S BC<br>A,L | SBC<br>A,(HL) | SBC<br>A,A | | UPPER | AND<br>A,B | AND<br>A,C | AND<br>A,D | AND<br>A,E | AND<br>A,H | AND<br>A,L | AND<br>A,(HL) | AND<br>A,A | XOR<br>A,B | XOR<br>A,C | XOR<br>A,D | XOR<br>A,E | XOR<br>A,H | XOR<br>A,L | XOR<br>A,(HL) | XOR<br>A,A | | ا ر | OR<br>A,B | OR<br>A,C | OR<br>A,D | OR<br>A,E | OR<br>A,H | OR<br>A,L | OR<br>A,(HL) | OR<br>A,A | CP<br>A,B | CP<br>A,C | CP<br>A,D | CP<br>A,E | CP<br>A,H | CP<br>A,L | CP<br>A,(HL) | CP<br>A,A | | ( | RET<br>NZ | POP<br>BC | JP<br>NZ,nn | JP<br>nn | C ALL<br>NZ,nn | PUSH<br>BC | ADD<br>A,n | RST<br>0 | RET<br>Z | RET | JP<br>Z,nn | (Table<br>140) | CALL<br>Z,nn | CALL<br>nn | ADC<br>A,n | RST<br>8 | | [ | ) RET<br>NZ | POP<br>DE | JP<br>NC,nn | OUT<br>(n),A | C ALL<br>NC,nn | PUSH<br>DE | SUB<br>A,n | RST<br>10H | RET<br>C | EXX | JP<br>C,nn | IN<br>A,(n) | CALL<br>C,nn | (Table<br>141) | SBC<br>A,n | RST<br>18H | | I | RET<br>PO | POP<br>HL | JP<br>PO,nn | EX<br>(SP),HL | C ALL<br>PO ,nn | PUSH<br>HL | AND<br>A,n | RST<br>20 | RET<br>PE | JP<br>(HL) | JP<br>PE,nn | EX<br>DE,HL | CALL<br>PE,nn | (Table<br>142) | XOR<br>A,n | RST<br>28H | | I | RET P | POP<br>AF | JP<br>P,nn | DI | C ALL<br>P,nn | PUSH<br>AF | OR<br>A,n | RST<br>30H | RET<br>M | LD<br>SP,HL | JP<br>M,nn | El | CALL<br>M,nn | (Table<br>143) | CP<br>A,n | RST<br>38H | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | #### Notes: INSTRUCTION SET OP CODE MAP TABLE 140. OP CODE MAP (2ND OP CODE AFTER OCBH) #### **LOWER NIBBLE (HEX)** | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | |------------------------|------------------|------------|------------|------------|------------|------------|---------------|------------|------------|------------|------------|------------|------------|------------|---------------|------------| | ( | ) RLC | RRC | | B | C | D | E | H | L | (HL) | RRCA | B | C | D | E | H | L | (HL) | A | | | 1 RL | RR | | B | C | D | E | H | L | (HL) | A | B | C | D | E | H | L | (HL) | A | | : | 2 SLA | SRA | | B | C | D | E | H | L | (HL) | A | B | C | D | E | H | L | (HL) | A | | ; | 3 | | | | | | | | SRL<br>B | SRL<br>C | SRL<br>D | SRL<br>E | SRL<br>H | SRL<br>L | SRL<br>(HL) | SRL<br>A | | • | <b>1</b> BIT 0,B | BIT<br>0,C | BIT<br>0,D | BIT<br>0,E | BIT<br>0,H | BIT<br>0,L | BIT<br>O,(HL) | BIT<br>0,A | BIT<br>1,B | BIT<br>1,C | BIT<br>1,D | BIT<br>1,E | BIT<br>1,H | BIT<br>1,L | BIT<br>1,(HL) | BIT<br>1,A | | į | 5 BIT 2,B | BIT<br>2,C | BIT<br>2,D | BIT<br>2,E | BIT<br>2,H | BIT<br>2,L | BIT<br>2,(HL) | BIT<br>2,A | BIT<br>3,B | BIT<br>3,C | BIT<br>3,D | BIT<br>3,E | BIT<br>3,H | BIT<br>3,L | BIT<br>3,(HL) | BIT<br>3,A | | $\widehat{\mathbf{x}}$ | 3 BIT 4,B | BIT<br>4,C | BIT<br>4,D | BIT<br>4,E | BIT<br>4,H | BIT<br>4,L | BIT<br>4,(HL) | BIT<br>4,A | BIT<br>5,B | BIT<br>5,C | BIT<br>5,D | BIT<br>5,E | BIT<br>5,H | BIT<br>5,L | BIT<br>5,(HL) | BIT<br>5,A | | _ | 7 BIT 6,B | BIT<br>6,C | BIT<br>6,D | BIT<br>6,E | BIT<br>6,H | BIT<br>6,L | BIT<br>6,(HL) | BIT<br>6,A | BIT<br>7,B | BIT<br>7,C | BIT<br>7,D | BIT<br>7,E | BIT<br>7,H | BIT<br>7,L | BIT<br>7,(HL) | BIT<br>7,A | | NIBBLE | RES | | 0,B | 0,C | 0,D | 0,E | 0,H | 0,L | 0,(HL) | 0,A | 1,B | 1,C | 1,D | 1,E | 1,H | 1,L | 1,(HL) | 1,A | | | RES | | 2,B | 2,C | 2,D | 2,E | 2,H | 2,L | 2,(HL) | 2,A | 3,B | 3,C | 3,D | 3,E | 3,H | 3,L | 3,(HL) | 3,A | | UPPER | RES | | 4,B | 4,C | 4,D | 4,E | 4,H | 4,L | 4,(HL) | 4,A | 5,B | 5,C | 5,D | 5,E | 5,H | 5,L | 5,(HL) | 5,A | | ا ر | RES | | 6,B | 6,C | 6,D | 6,E | 6,H | 6,L | 6,(HL) | 6,A | 7,B | 7,C | 7,D | 7,E | 7,H | 7,L | 7,(HL) | 7,A | | ( | SET | | 0,B | 0,C | 0,D | 0,E | 0,H | 0,L | 0,(HL) | 0,A | 1,B | 1,C | 1,D | 1,E | 1,H | 1,L | 1,(HL) | 1,A | | I | SET | | 2,B | 2,C | 2,D | 2,E | 2,H | 2,L | 2,(HL) | 2,A | 3,B | 3,C | 3,D | 3,E | 3,H | 3,L | 3,(HL) | 3,A | | ı | SET | | 4,B | 4,C | 4,D | 4,E | 4,H | 4,L | 4,(HL) | 4,A | 5,B | 5,C | 5,D | 5,E | 5,H | 5,L | 5,(HL) | 5,A | | I | SET | | 6,B | 6,C | 6,D | 6,E | 6,H | 6,L | 6,(HL) | 6,A | 7,B | 7,C | 7,D | 7,E | 7,H | 7,L | 7,(HL) | 7,A | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | Lower Nibble of 2nd Op Code TABLE 141. OP CODE MAP (2ND OP CODE AFTER ODDH) # **LOWER NIBBLE (HEX)** | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | |--------------------|------------------|----------------------|-----------------|------------------|-----------------|------------------|--------------------|--------------------------|---|--------------|---------------|----------------|---|---|-------------------|---| | 0 | | | | | | | | | | ADD<br>IX,BC | | | | | | | | 1 | | | | | | | | | | ADD<br>IX,DE | | | | | | | | 2 | | LD<br>IX,nn | LD<br>(nn),IX | INC<br>IX | | | | | | ADD<br>IX,IX | LD<br>IX,(nn) | DEC<br>IX | | | | | | 3 | | | | | INC<br>(IX ± d) | DEC<br>(IX ± d) | LD (IX<br>± d),n | | | ADD<br>IX,SP | | | | | | | | 4 | | | | | | | LD B,<br>(IX ± d) | | | | | | | | LD C,<br>(IX ± d) | | | 5 | | | | | | | LD D,<br>(IX ± d) | | | | | | | | LD E,<br>(IX ± d) | | | <b>6 ⊋</b> | | | | | | | LD H,<br>(IX ± d) | | | | | | | | LD L,<br>(IX ± d) | | | ( <b>HEX</b> ) | LD (IX<br>± d),B | LD<br>(IX ± d),<br>C | LD (IX<br>±d),D | LD (IX<br>± d),E | LD (IX<br>±d),H | LD (IX<br>± d),L | | LD (IX <u>+</u><br>±d),A | | | | | | | LD A,<br>(IX ± d) | | | UPPER NIBBLE 8 8 8 | | | | | | | ADD A,<br>(IX ± d) | | | | | | | | ADC A, (IX ± d) | | | <b>2</b> 9 | | | | | | | SUB A, (IX ± d) | | | | | | | | SBC A, (IX ± d) | | | | | | | | | | AND A, (IX ± d) | | | | | | | | XOR A, (IX ± d) | | | В | | | | | | | OR A,<br>(IX ± d) | | | | | | | | CP A,<br>(IX ± d) | | | С | | | | | | | | | | | | (Table<br>144) | | | | | | D | | | | | | | | | | | | | | | | | | Е | | POP<br>IX | | EX<br>(SP),IX | | PUSH<br>IX | | | | JP<br>(IX) | | | | | | | | F | | | | | | | | | | LD<br>SP,IX | | | | | | | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | #### **Notes:** INSTRUCTION SET OP CODE MAP TABLE 142. OP CODE MAP (2ND OP CODE AFTER OEDH) #### **LOWER NIBBLE (HEX)** | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | |------------------------|----------------|---------------|--------------|---------------|---------------|------|------|-----------|--------------|---------------|--------------|---------------|------------|------|------|-----------| | C | IN0<br>B,(n) | OUTO<br>(n),B | | | TST<br>A,B | | | | IN0<br>C,(n) | OUTO<br>(n),C | | | TST<br>A,C | | | | | 1 | INO<br>D,(n) | OUTO<br>(n),D | | | TST<br>A,D | | | | IN0<br>E,(n) | OUTO<br>(n),E | | | TST<br>A,E | | | | | 2 | ! INO<br>H,(n) | OUTO<br>(n),H | | | TST<br>A,H | | | | IN0<br>L,(n) | OUTO<br>(n),L | | | TST<br>A,L | | | | | 3 | IN0<br>F,(n) | | | | TST<br>A,(HL) | | | | IN0<br>A,(n) | OUTO<br>(n),A | | | TST<br>A,A | | | | | 4 | . IN<br>B,(C) | OUT<br>(C),B | SBC<br>HL,BC | LD<br>(nn),BC | NEG | RETN | IM 0 | LD<br>I,A | IN<br>C,(C) | OUT<br>(C),C | ADC<br>HL,BC | LD<br>BC,(nn) | MLT<br>BC | RETI | | LD<br>R,A | | 5 | IN<br>D,(C) | OUT<br>(C),D | SBC<br>HL,DE | LD<br>(nn),DE | | | IM 1 | LD<br>A,I | IN<br>E,(C) | OUT<br>(C),E | ADC<br>HL,DE | LD<br>DE,(nn) | MLT<br>DE | | IM 2 | LD<br>A,R | | $\hat{\mathbf{x}}^{6}$ | IN<br>H,(C) | OUT<br>(C),H | SBC<br>HL,HL | LD<br>(nn),HL | TST<br>A,n | | | RRD | IN<br>L,(C) | OUT<br>(C),L | ADC<br>HL,HL | LD<br>HL,(nn) | MLT<br>HL | | | RLD | | EX 7 | IN<br>F,(C) | | SBC<br>HL,SP | LD<br>(nn),SP | TSTIO<br>n | | SLP | | IN<br>A,(C) | OUT<br>(C),A | ADC<br>HL,SP | LD<br>SP,(nn) | MLT<br>SP | | | | | BLE<br>8 | 3 | | | OTIM | | | | | | | | OTDM | | | | | | UPPER NIBBLE | 1 | | | OTIMR | | | | | | | | OTDMR | | | | | | PEF | LDI | CPI | INI | OUTI | | | | | LDD | CPD | IND | OUTD | | | | | | 5 B | LDIR | CPIR | INIR | OTIR | | | | | LDDR | CPDR | INDR | OTDR | | | | | | C | | | | | | | | | | | | | | | | | | D | ) | | | | | | | | | | | | | | | | | E | | | | | | | | | | | | | | | | | | F | | | | | | | | | | | | | | | | | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | TABLE 143. OP CODE MAP (2ND OP CODE AFTER OFDH) #### **LOWER NIBBLE (HEX)** | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | Ε | F | |--------------------|-----------------|------------------|-----------------|------------------|------------------|------------------|------------------|------------------|---|--------------|---------------|----------------|---|---|------------------|---| | 0 | | | | | | | | | | ADD<br>IY,BC | | | | | | | | 1 | | | | | | | | | | ADD<br>IY,DE | | | | | | | | 2 | | LD<br>IY,nn | LD<br>(nn),IY | INC<br>IY | | | | | | ADD<br>IY,IY | LD<br>IY,(nn) | DEC<br>IY | | | | | | 3 | | | | | INC<br>(IY±d) | DEC<br>(IY ± d) | LD (IY<br>±d),n | | | ADD<br>IY,SP | | | | | | | | 4 | | | | | | | LD B,<br>(IY±d) | | | | | | | | LD C,<br>(IY±d) | | | 5 | | | | | | | LD D,<br>(IY±d) | | | | | | | | LD E,<br>(IY±d) | | | <b>≈</b> 6 | | | | | | | LD H,<br>(IY±d) | | | | | | | | LD L,<br>(IY±d) | | | UPPER NIBBLE (HEX) | LD (IY<br>±d),B | LD (IY<br>± d),C | LD (IY<br>±d),D | LD (IY<br>± d),E | LD (IY<br>± d),H | LD (IY<br>± d),L | | LD (IY<br>± d),A | | | | | | | LD A,<br>(IY±d) | | | 8 <b>BLE</b> | | | | | | | ADD A,<br>(IY±d) | | | | | | | | ADC A,<br>(IY±d) | | | <b>2</b> 9 | | | | | | | SUB A,<br>(IY±d) | | | | | | | | SBC A, (IY±d) | | | <b>PP</b> | | | | | | | AND A, (IY±d) | | | | | | | | XOR A,<br>(IY±d) | | | ⊃ <sub>B</sub> | | | | | | | OR A,<br>(IY±d) | | | | | | | | CP A,<br>(IY±d) | | | С | | | | | | | | | | | | (Table<br>145) | | | | | | D | | | | | | | | | | | | | | | | | | Е | | POP<br>IY | | EX<br>(SP),IY | | PUSH<br>IY | | | | JP<br>(IY) | | | | | | | | F | | | | | | | | | | LD<br>SP,IY | | | | | | | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | Е | F | # **Notes:** INSTRUCTION SET OP CODE MAP TABLE 144. OP CODE MAP (4TH BYTE, AFTER ODDH, OCBH, AND d) #### **LOWER NIBBLE (HEX)** 0 1 2 3 4 5 8 9 Α В С D F 6 7 Ε RRC (IX ± d) RLC 0 $(IX \pm d)$ 1 RL RR $(IX \pm d)$ $(IX \pm d)$ 2 SLA SRA $(IX \pm d)$ $(IX \pm d)$ SRL 3 $(IX \pm d)$ BIT 0, BIT 1, 4 $(IX \pm d)$ $(IX \pm d)$ BIT 2, BIT 3, 5 $(IX \pm d)$ $(IX \pm d)$ BIT 4, BIT 5, 6 **UPPER NIBBLE (HEX)** $(IX \pm d)$ $(IX \pm d)$ BIT 6, BIT 7, $(IX \pm d)$ $(IX \pm d)$ 8 RES 0, RES 1, $(IX \pm d)$ $(IX \pm d)$ 9 RES 2, RES 3, $(IX \pm d)$ $(IX \pm d)$ RES 4, RES 5, $(IX \pm d)$ $(IX \pm d)$ В RES 6, RES 7, $(IX \pm d)$ $(IX \pm d)$ SET 0, SET 1, С $(IX \pm d)$ $(IX \pm d)$ SET 2, SET 3, D $(IX \pm d)$ $(IX \pm d)$ SET 4, SET 5, Ε $(IX \pm d)$ $(IX \pm d)$ F SET 6, SET 7, $(IX \pm d)$ $(|X \pm d)$ 1 2 3 7 0 4 5 6 8 9 Α В С D Ε F #### Notes: d = signed 8-bit displacement TABLE 145. OP CODE MAP (4TH BYTE, AFTER OFDH, OCBH, AND D) LOWER NIBBLE (HEX) | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | |---|---|---|---|---|---|---|--------------------|---|---|---|---|---|---|---|--------------------|---| | 0 | | | | | | | RLC<br>(IY ± d) | | | | | | | | RRC<br>(IY ± d) | | | 1 | | | | | | | RL<br>(IY ± d) | | | | | | | | RR<br>(IY ± d) | | | 2 | | | | | | | SLA<br>(IY ± d) | | | | | | | | SRA<br>(IY±d) | | | 3 | | | | | | | | | | | | | | | SRL<br>(IY ± d) | | | 4 | | | | | | | BIT 0,<br>(IY ± d) | | | | | | | | BIT 1,<br>(IY ± d) | | | 5 | | | | | | | BIT 2,<br>(IY ± d) | | | | | | | | BIT 3,<br>(IY ± d) | | | 6 | | | | | | | BIT 4,<br>(IY ± d) | | | | | | | | BIT 5,<br>(IY ± d) | | | 7 | | | | | | | BIT 6,<br>(IY ± d) | | | | | | | | BIT 7,<br>(IY ± d) | | | 8 | | | | | | | RES 0,<br>(IY ± d) | | | | | | | | RES 1,<br>(IY ± d) | | | 9 | | | | | | | RES 2,<br>(IY ± d) | | | | | | | | RES 3,<br>(IY ± d) | | | Α | | | | | | | RES 4,<br>(IY ± d) | | | | | | | | RES 5,<br>(IY ± d) | | | В | | | | | | | RES 6,<br>(IY ± d) | | | | | | | | RES 7,<br>(IY ± d) | | | С | | | | | | | SET 0,<br>(IY±d) | | | | | | | | SET 1,<br>(IY±d) | | | D | | | | | | | SET 2,<br>(IY±d) | | | | | | | | SET 3,<br>(IY±d) | | | E | | | | | | | SET 4,<br>(IY±d) | | | | | | | | SET 5,<br>(IY±d) | | | F | | | | | | | SET 6,<br>(IY±d) | | | | | | | | SET 7,<br>(IY±d) | | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | Е | F | **Notes:** d = signed 8-bit displacement #### **ELECTRICAL CHARACTERISTICS** #### **ABSOLUTE MAXIMUM RATINGS** Stresses greater than those listed below may cause permanent damage to the device. These are stress ratings only; proper operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. TABLE 146. ABSOLUTE MAXIMUM RATINGS | Min | Max | Units | Notes | |------|----------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------| | -40 | + 105 | С | 1 | | -65 | +150 | С | | | -0.7 | +12 | V | 2 | | -0.3 | +7 | V | | | | TBD | mW | | | | TBD | mA | | | | TBD | mA | | | -TBD | + TBD | μΑ | | | -TBD | TBD | mA | | | | -40<br>-65<br>-0.7<br>-0.3 | -40 +105 -65 +150 -0.7 +12 -0.3 +7 TBD TBD TBD TBD TBD +TBD | -40 +105 C -65 +150 C -0.7 +12 V -0.3 +7 V TBD mW TBD mA TBD mA -TBD +TBD μA | #### Notes: - 1. Operating temperature is specified in DC Characteristics - 2. Applies to all pins except where noted otherwise. Maximum current through a pin is specified below. # STANDARD TEST CONDITIONS Unless otherwise noted, the DC and AC characteristics in this document are measured under standard test conditions that include the load circuit described in Figure 24. This circuit closely mimics the loading presented by active devices such as memories and peripheral devices. All voltages are referenced to the Vss pins (ground, 0V). Positive current flows into the referenced pin. All AC parameters assume a load capacitance of 100 pF. See "Characteristic Curves" on page 224 for the effect of lesser or greater total capacitance on the timing. AC timing measurements are referenced to the high and low voltage thresholds given in the DC specifications, as indicated in Figures 25 through 40. FIGURE 24. TEST LOAD CIRCUIT # **DC CHARACTERISTICS** Tables 147 and 148 show the DC Characteristics of the Z80S188, for temperature ranges $T_A$ = 0°C to +70°C and -40°C to +85°C respectively. Table 147. DC Characteristics, $T_A = 0$ °C to +70°C | Symbol | Parameter | Condition | Min | Тур | Max | Units | |------------------|----------------------------------------------------------------|----------------------------------------|----------------------|-----|-----------------------|-------| | V <sub>IH1</sub> | Input high Voltage<br>(RESET, EXTAL, NMI) | | V <sub>DD</sub> -0.6 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IH2</sub> | Input high Voltage<br>(Except RESET, EXTAL, NMI,<br>CKS) | | 2.0 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IH3</sub> | Input high Voltage (CKS) | | 2.4 | | $V_{DD} + 0.3$ | V | | V <sub>IL1</sub> | Input low Voltage<br>(RESET, EXTAL, NMI) | | -0.3 | | 0.6 | V | | V <sub>IL2</sub> | Input low Voltage<br>(except RESET, EXTAL, NMI) | | -0.3 | | 0.6 | V | | V <sub>OH</sub> | Output high Voltage | $I_{OH} = -200 \text{ uA}$ | 2.4 | | | V | | | | I <sub>OH</sub> = -20 uA | V <sub>DD</sub> -1.2 | | | - | | V <sub>OL</sub> | Output low Voltage | $I_{OL} = 2.2 \text{ mA}$ | | | 0.45 | V | | I <sub>IL</sub> | Input Leakage (All inputs except XTAL, EXTAL, LFXTAL, LFEXTAL) | $V_{IN} = 0.5 \text{ to } V_{DD}$ -0.5 | | | 1.0 | uA | | I <sub>OL</sub> | Output Leakage | $V_{IN} = 0.5 \text{ to } V_{DD}-0.5$ | | | 1.0 | uA | | I <sub>DD</sub> | Supply Current (Normal Opera- | 20 MHz (note 1) | | TBD | TBD | mA | | | tion) | 33 MHz (note 1) | | TBD | TBD | -<br> | Table 147. DC Characteristics, $T_A = 0^{\circ}C$ to $+70^{\circ}C$ (Continued) | Symbol Parameter | | Condition Min | | Тур | Max | Units | | |-----------------------------------------------------------------------------------------|-------------------------------------------------|-----------------|--|-----|-----|-------|--| | I <sub>DD1</sub> | Standby Current | 20 MHz (note 1) | | TBD | TBD | mA | | | | (System Stop Mode) | 33 MHz (note 1) | | TBD | TBD | | | | I <sub>DD2</sub> | I <sub>DD2</sub> Standby Current (Standby Mode) | | | TBD | TBD | uA | | | <b>Notes:</b> 1. $V_{IH} > V_{DD}$ -1.0 V, VIL < 0.8 V, VDD = 5.0 V, no outputs loaded. | | | | | | | | # Table 148. DC Characteristics, $T_A = -40$ °C to +85°C | Symbol | Parameter | Condition | Min | Тур | Max | Units | |------------------|----------------------------------------------------------------|---------------------------------------|----------------------|-----|----------------------|-------| | V <sub>IH1</sub> | Input High Voltage<br>(RESET, EXTAL, NMI) | | V <sub>DD</sub> -0.6 | | V <sub>DD</sub> +0.3 | V | | V <sub>IH2</sub> | Input High Voltage<br>(Except RESET, EXTAL, NMI,<br>CKS) | | 2.0 | | V <sub>DD</sub> +0.3 | V | | V <sub>IH3</sub> | Input High Voltage (CKS) | | 2.4 | | $V_{DD} + 0.3$ | V | | V <sub>IL1</sub> | Input Low Voltage<br>(RESET, EXTAL, NMI) | | -0.3 | | 0.6 | V | | V <sub>IL2</sub> | Input Low Voltage<br>(Except RESET, EXTAL, NMI) | | -0.3 | | 0.6 | V | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -200 \text{ uA}$ | 2.4 | | | V | | | | I <sub>OH</sub> = -20 uA | V <sub>DD</sub> -1.2 | | | - | | V <sub>OL</sub> | Output Low Voltage | $I_{OL} = 2.2 \text{ mA}$ | | | 0.45 | V | | I <sub>IL</sub> | Input Leakage (All inputs except XTAL, EXTAL, LFXTAL, LFEXTAL) | $V_{IN} = 0.5 \text{ to } V_{DD}-0.5$ | | | 1.0 | uA | | I <sub>OL</sub> | Output Leakage | $V_{IN} = 0.5 \text{ to } V_{DD}-0.5$ | | | 1.0 | uA | | I <sub>DD</sub> | Supply Current (Normal Opera- | 20 MHz (note 1) | | TBD | TBD | mA | | | tion) | 33 MHz (note 1) | | TBD | TBD | - | | I <sub>DD1</sub> | Standby Current | 20 MHz (note 1) | | TBD | TBD | mΑ | | | (System Stop Mode) | 33 MHz (note 1) | | TBD | TBD | - | | I <sub>DD2</sub> | Standby Current (Standby Mode) | | | TBD | TBD | uA | 1. $V_{IH} > V_{DD}$ -1.0 V, VIL < 0.8 V, VDD = 5.0 V, no outputs loaded. # **AC CHARACTERISTICS** Tables 149 and 150 give the AC Characteristics of the Z80S188, over temperature ranges $T_A = 0$ °C to +70°C and $T_A = -40$ °C to +85°C respectively, for the parameters illustrated in Figures 25 through 40. Table 149. AC Characteristics, $T_A = 0$ °C to +70 °C, $C_L = 100$ pF | | | 20 N | 1Hz | 1Hz 33 M | | | |--------------------|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min | Max | Min | Max | Units | | f <sub>OSC</sub> | Crystal Frequency | | 20 | | 33.33 | MHz | | t <sub>EXCYC</sub> | External Clock Cycle Time (EXTAL) | 50 | DC | 30 | DC | ns | | t <sub>CHW</sub> | External Clock High Time (EXTAL) | | 15 | | 10 | ns | | t <sub>CLW</sub> | External Clock Low Time (EXTAL) | | 15 | | 10 | ns | | t <sub>EXr</sub> | External Clock Rise Time (EXTAL) | | 10 | | 5 | ns | | t <sub>EXf</sub> | External Clock Fall Time (EXTAL) | | 10 | | 5 | ns | | t <sub>CHW</sub> | PHI High Time | 20 | | 12 | | ns | | t <sub>CLW</sub> | PHI Low Time | 20 | | 12 | | ns | | t <sub>CYC</sub> | PHI Cycle Time | 50 | DC | 30 | DC | ns | | t <sub>RES</sub> | RESET Setup to PHI Fall <sup>2</sup> | 10 | | 8 | | ns | | t <sub>REH</sub> | RESET Hold from PHI Fall <sup>2</sup> | 5 | | 5 | | ns | | t <sub>Rr</sub> | RESET Fall Time <sup>1</sup> | | 50 | | 50 | ms | | t <sub>RL</sub> | RESET Low Time | 6 | | 6 | | t <sub>CYC</sub> | | t <sub>Rf</sub> | RESET Rise Time <sup>1</sup> | | 50 | | 50 | ms | | t <sub>ir</sub> | Input Fall Time (except EXTAL, RESET) <sup>1</sup> | | 50 | | 50 | ns | | t <sub>lf</sub> | Input Rise Time (except EXTAL, RESET) <sup>1</sup> | | 50 | | 50 | ns | | t <sub>AV</sub> | PHI Rise to Address Valid | | 15 | | 5 | ns | | ory Read | | | | | | | | t <sub>CSV</sub> | PHI Rise to Chip Selects Valid <sup>3</sup> | | TBS | | TBS | ns | | t <sub>M1L</sub> | PHI Rise to M1 Fall | | 15 | | 15 | ns | | t <sub>STV</sub> | PHI Fall to ST Valid <sup>4</sup> | | 15 | | 15 | ns | | t <sub>ASMR</sub> | Address Valid to MREQ Fall | t <sub>CHW</sub> -5 | | t <sub>CHW</sub> -10 | | ns | | t <sub>CSVMR</sub> | Chip Selects Valid to MREQ Fall <sup>3</sup> | TBS | | TBS | | ns | | t <sub>STBL</sub> | PHI Fall to MREQ, ST (1st op), RD Fall | | 15 | | 15 | ns | | t <sub>WTS</sub> | WAIT Setup to PHI Fall <sup>2</sup> | 15 | | 15 | | ns | | | fosc texcyc tchw tclw tclw tchw tchw tchw tchw tchw tchw tchw tcyc tres tres tres tres tres tres tres tres | texcyc External Clock Cycle Time (EXTAL) tchw External Clock High Time (EXTAL) tchw External Clock Low Time (EXTAL) tchw External Clock Rise Time (EXTAL) texr External Clock Rise Time (EXTAL) texf External Clock Fall Time (EXTAL) tchw PHI High Time tchw PHI Low Time tchw PHI Cycle Time trex RESET Setup to PHI Fall <sup>2</sup> trex RESET Hold from PHI Fall <sup>2</sup> trex RESET Fall Time <sup>1</sup> trex RESET Low Time trex RESET Rise Time <sup>1</sup> trex Input Fall Time (except EXTAL, RESET) <sup>1</sup> trex RESET) trex RESET Time (except EXTAL, RESET) <sup>1</sup> trex RESET) trex RESET Time (except EXTAL, RESET) <sup>1</sup> trex PHI Rise to Address Valid trex PHI Rise to Chip Selects Valid <sup>3</sup> trex PHI Rise to MT Fall trex PHI Fall to ST Valid <sup>4</sup> trex PHI Fall to ST Valid <sup>4</sup> trex PHI Fall to MREQ Fall tcsvmr Chip Selects Valid to MREQ Fall | Symbol Parameter Min foSC Crystal Frequency tEXCYC External Clock Cycle Time (EXTAL) 50 tCHW External Clock High Time (EXTAL) 1 tCHW External Clock Low Time (EXTAL) 1 tEXr External Clock Rise Time (EXTAL) 1 tEXf External Clock Fall Time (EXTAL) 1 tEXf External Clock Fall Time (EXTAL) 1 tEXf External Clock Fall Time (EXTAL) 20 tCHW PHI High Time 20 tCHW PHI Low Time 50 tRES RESET Setup to PHI Fall² 10 tRES RESET Hold from PHI Fall² 5 tRE RESET Hold from PHI Fall² 5 tRE RESET Rise Time¹ 6 tR RESET Rise Time¹ 1 tIr Input Fall Time (except EXTAL, RESET)¹ 1 tIf Input Rise Time (except EXTAL, RESET)¹ 1 tONG PHI Rise to Address Valid 1 tONG PHI Rise to Time (except EXTAL, RESET)¹ | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | Symbol Parameter Min Max Min f <sub>OSC</sub> Crystal Frequency 20 t <sub>EXCYC</sub> External Clock Cycle Time (EXTAL) 50 DC 30 t <sub>CHW</sub> External Clock High Time (EXTAL) 15 ———————————————————————————————————— | Symbol Parameter Min Max Min Max f <sub>OSC</sub> Crystal Frequency 20 33.33 t <sub>EXCYC</sub> External Clock Cycle Time (EXTAL) 50 DC 30 DC t <sub>CHW</sub> External Clock High Time (EXTAL) 15 10 10 10 5 10 10 5 10 10 5 10 10 5 10 10 5 10 10 5 10 10 5 10 10 5 10 5 10 5 10 5 10 5 10 5 10 5 10 5 10 5 10 5 10 5 12 10 5 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 | Table 149. AC Characteristics, $T_A = 0^{\circ}C$ to $+70^{\circ}C$ , $C_L = 100$ pF (Continued) | | | | 20 M | lHz | 33 MHz | | | |-------|---------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------|-----|--------------------------------------------|-----|-------| | No | Symbol | Parameter | Min | Max | Min | Max | Units | | 25 | t <sub>WTH</sub> | WAIT Hold from PHI Fall <sup>2</sup> | 5 | | 5 | | ns | | 26 | t <sub>STBW</sub> | MREQ, ST (1st op), RD Width Low | 2t <sub>CYC</sub> -15 | | 2t <sub>CYC</sub> -10 | | ns | | 27 | t <sub>RDS</sub> | Read Data Setup to PHI Rise <sup>1</sup> | 15 | | 15 | | ns | | 28 | t <sub>M1H</sub> | PHI Rise to M1 Rise | | 15 | | 15 | ns | | 29 | t <sub>STBH</sub> | PHI Fall to MREQ, ST (1st op), RD Rise | • | 15 | | 15 | ns | | 30 | t <sub>RDH</sub> | Read Data Hold from RD Rise <sup>1</sup> | 0 | | 0 | | ns | | 31 | t <sub>MRHAC</sub> | MREQ Rise to Address Change | t <sub>CLW</sub> -10 | | t <sub>CLW</sub> -10 | | ns | | 32 | t <sub>MRCSC</sub> | MREQ Rise to Chip Selects Change <sup>3</sup> | TBS | | TBS | | ns | | 33 | t <sub>MRWH</sub> | MREQ Width High Between Any 2<br>Cycles | t <sub>CYC</sub> -15 | | t <sub>CYC</sub> -10 | | ns | | Men | nory Write | 1 | | | | | | | 34 | $t_{WDV}$ | PHI Fall to Write Data Valid | | 20 | | 20 | ns | | 35 | t <sub>WRDS</sub> | Write Data Valid to WR Fall | t <sub>CLW</sub> -15 | | t <sub>CLW</sub> -15 | | ns | | 36 | t <sub>WRL</sub> | PHI Rise to WR Fall | | 15 | | 15 | ns | | 37 | t <sub>WRPL</sub> | WR Width Low | t <sub>CYC+</sub> | | t <sub>CYC+</sub> | | ns | | | | | t <sub>CHW</sub> -10 | | t <sub>CHW</sub> -10 | | | | 38 | t <sub>WRH</sub> | PHI Fall to WR Rise | | 15 | | 15 | ns | | 39 | t <sub>WDH</sub> | WR Rise to Write Data Change | t <sub>CLW</sub> -20 | | t <sub>CLW</sub> -12 | | ns | | 40 | t <sub>WDZ</sub> | PHI Rise to Write Data Float | | 10 | | 10 | ns | | I/O F | Read | | | | | | | | 41 | _t <sub>AVIR</sub> | Address Valid to IORQ Fall (/IOC = 1) | t <sub>CHW</sub> -10 | | t <sub>CHW</sub> -10 | | ns | | 42 | AVIR | Address Valid to $\overline{IORQ}$ Fall (/IOC = 0) | t <sub>CYC</sub> -10 | | t <sub>CYC</sub> -10 | | ns | | 43 | + | Chip Selects Valid to $\overline{\text{IORQ}}$ Fall (/ $\overline{\text{IOC}} = 1$ ) <sup>3</sup> | t <sub>CHW</sub> -10 | | t <sub>CHW</sub> -10 | | ns | | 44 | -t <sub>CSVIR</sub> | Chip Selects Valid to $\overline{\text{IORQ}}$ Fall (/ $\overline{\text{IOC}} = 0$ ) <sup>3</sup> | t <sub>CYC</sub> -10 | | t <sub>CYC</sub> -10 | | ns | | 45 | | PHI Fall to IORQ, RD Fall (/IOC = 1) | | 15 | | 15 | ns | | 46 | –t <sub>∣STL</sub> | PHI Rise to $\overline{IORQ}$ , $\overline{RD}$ Fall (/IOC = 0) | | 15 | | 15 | ns | | 47 | + | IORQ, RD Width Low (/IOC = 1) | 3t <sub>CYC</sub> -15 | | 3t <sub>CYC</sub> -10 | | ns | | 48 | — t <sub>∣STW</sub> | IORQ, RD Width Low (/IOC=0) | 2t <sub>CYC+</sub><br>t <sub>CHW</sub> -15 | | 2t <sub>CYC+</sub><br>t <sub>CHW</sub> -10 | | ns | | 49 | t <sub>ISTH</sub> | PHI Fall to IORQ, RD Rise | | 15 | | 15 | ns | | 50 | t <sub>IRAC</sub> | IORQ Rise to Address Change | t <sub>CLW</sub> -20 | | t <sub>CLW</sub> -12 | | ns | | | | | | | | | | Table 149. AC Characteristics, $T_A = 0$ °C to +70 °C, $C_L = 100$ pF (Continued) | | | | 20 N | 1Hz | 33 MHz | | | |-------|--------------------|-----------------------------------------------------|----------------------|-------------------|----------------------|-------------------|-------| | No | Symbol | Parameter | Min | Max | Min | Max | Units | | 51 | t <sub>IRCSC</sub> | IORQ Rise to Chip Selects Change <sup>3</sup> | TBS | | TBS | | ns | | I/O \ | Write | | | | | | | | 52 | t <sub>OWPL</sub> | WR Width Low | 2t <sub>CYC+</sub> | | 2t <sub>CYC+</sub> | | ns | | | | | t <sub>CHW</sub> -15 | | t <sub>CHW</sub> -10 | | | | Bus | Exchange | Timing | | | | | | | 53 | $t_{BRS}$ | BUSREQ Setup to PHI Fall <sup>2</sup> | 10 | | 10 | | ns | | 54 | t <sub>BRH</sub> | BUSREQ Hold After PHI Fall <sup>2</sup> | 10 | | 10 | | ns | | 55 | t <sub>RLAL</sub> | BUSREQ Low to BUSACK Low | t <sub>CYC</sub> | | t <sub>CYC</sub> | | ns | | | | | +t <sub>CLW</sub> | | +t <sub>CLW</sub> | | | | 56 | t <sub>BAL</sub> | PHI Rise to BUSACK Fall | | 15 | | 15 | ns | | 57 | t <sub>BZ</sub> | PHI Rise to Bus Float | | 10 | | 10 | ns | | 58 | t <sub>RHAH</sub> | BUSREQ High to BUSACK High | t <sub>CYC</sub> | 2t <sub>CYC</sub> | t <sub>CYC</sub> | 2t <sub>CYC</sub> | ns | | 59 | t <sub>BAH</sub> | PHI Fall to BUSACK Rise | | 15 | | 15 | ns | | 60 | t <sub>BV</sub> | PHI Rise to Bus Valid | | 30 | | 20 | ns | | Inte | rupt Timii | ng | | | | | | | 61 | t <sub>INTS</sub> | ĪNTO Setup to PHI Fall <sup>2</sup> | 15 | | 15 | | ns | | 62 | t <sub>INTH</sub> | INTO Hold after PHI Fall <sup>2</sup> | 5 | | 5 | | ns | | 63 | t <sub>IELD</sub> | IEI Low to IEO Low | | 10 | | 10 | ns | | 64 | t <sub>IEHD</sub> | IEI High to IEO High | | TBS | | TBS | ns | | 65 | t <sub>IEHD</sub> | M1 Low to IEO Low <sup>5</sup> | | TBS | | TBS | ns | | 66 | t <sub>IORL</sub> | PHI Low to IORQ Low (Int Ack Cycle) | | 15 | | 15 | ns | | 67 | t <sub>IEIS</sub> | IEI setup to IORQ Low (Int Ack Cycle) <sup>1</sup> | TBS | | TBS | | ns | | 68 | t <sub>INTS</sub> | D7-0 Hold from M1 High (Int Ack | 0 | | 0 | | ns | | | | Cycle) <sup>1</sup> | | | | | | | 69 | $t_{INTS}$ | INT1-2 Setup to PHI Fall (Level Sense) <sup>2</sup> | 15 | | 15 | | ns | | 70 | t <sub>INTH</sub> | INT1-2 Hold after PHI Fall (Level | 5 | | 5 | | ns | | | TIN I H | Sense) <sup>2</sup> | | | | | | | 71 | t <sub>INTL</sub> | INT1-2 Pulse Width (Edge Sense) <sup>1</sup> | 15 | | 15 | | ns | | 72 | t <sub>NMIL</sub> | NMI Width Low <sup>1</sup> | 35 | | 25 | | ns | | Refr | esh Timin | g | | | | | | | 73 | t <sub>REFL</sub> | PHI rise to RFSH Low | | TBS | | TBS | ns | | | | | | | | | | Table 149. AC Characteristics, $T_A = 0$ °C to +70 °C, $C_L = 100$ pF (Continued) | | | | | ЛHz | 33 MHz | | | | |-------|---------------------|-------------------------------------------------------|-----------------------|---------------------------|-----------------------|-----------------------|--------|--| | No | Symbol | Parameter | Min | Max | Min | Max | Units | | | 74 | t <sub>REFH</sub> | PHI rise to RFSH High | | TBS | | TBS | ns | | | 75 | t <sub>MRFWL</sub> | MREQ width Low in 2-clock refresh | t <sub>CYC</sub> -15 | | t <sub>CYC</sub> -10 | | ns | | | 76 | t <sub>MRQWL</sub> | MREQ width Low in any other cycle | 2t <sub>CYC</sub> -15 | | 2t <sub>CYC</sub> -10 | | ns | | | DMA | Timing | | | | | | | | | 77 | t <sub>DRQS</sub> | DREQ0-1 Setup to PHI Rise (Level Sense) <sup>2</sup> | 15 | | 15 | | ns | | | 78 | t <sub>DRQH</sub> | DREQ0-1 Hold from PHI Rise (Level Sense) <sup>2</sup> | 5 | | 5 | | ns | | | 79 | t <sub>DRQL</sub> | DREQ0-1 Low Width (Edge Sense)1 | t <sub>CYC</sub> | | t <sub>CYC</sub> | | ns | | | 80 | t <sub>DRQH</sub> | DREQ0-1 High Width (Edge Sense) <sup>1</sup> | t <sub>CYC</sub> | | t <sub>CYC</sub> | | ns | | | 81 | t <sub>TEV</sub> | PHI Fall to TENDO-1 Valid | | TBS | | TBS | ns | | | 82 | t <sub>TEW</sub> | TEND0-1 Pulse Width Low | 2t <sub>CYC</sub> -15 | | 2t <sub>CYC</sub> -10 | | ns | | | Halt, | Sleep Tir | ning | | | | | | | | 83 | t <sub>HAL</sub> | PHI Rise to HALT Low | | TBS | | TBS | ns | | | 84 | t <sub>HAH</sub> | PHI Rise to HALT High | | TBS | | TBS | ns | | | PRT | Timing | | | | | | | | | 85 | t <sub>CKATX</sub> | PHI Fall to TOUT Valid | | TBS | | TBS | ns | | | ASC | I Timing | | | | | | | | | 86 | t <sub>CKATX</sub> | CKAn fall to TXA Valid | | TBS | | TBS | ns | | | 87 | t <sub>RXSCKA</sub> | RXAn Setup to CKAn Rise (1X Mode) | TBS | | TBS | | ns | | | 88 | t <sub>RXHCKA</sub> | RXAn Hold From CKAn rise (1X Mode) | TBS | | TBS | | ns | | | 89 | f <sub>OLDBRG</sub> | Max Data Rate (/16 Clock, Old BRG) | | f <sub>PHI</sub> /<br>160 | | f <sub>PHI</sub> /160 | bits/s | | | 90 | f <sub>NEWBRG</sub> | Max Data Rate (/16 Clock, New BRG) | | f <sub>PHI</sub> /64 | | f <sub>PHI</sub> /64 | bits/s | | | CSI/0 | O Timing | | | | | | | | | 91 | t <sub>STDI</sub> | CKS Low to TXS Valid | | 10 | | 10 | ns | | | 92 | t <sub>SRSI</sub> | RXS Valid to CKS High <sup>1</sup> | 15 | | 15 | | ns | | | 93 | t <sub>SRHI</sub> | CKS High to RXS Invalid <sup>1</sup> | 5 | | 5 | | ns | | | WDT | Timing | | | | | | | | | 94 | t <sub>WDTL</sub> | PHI rise to WDTOUT Low | | TBS | | TBS | ns | | | 95 | t <sub>WDTH</sub> | PHI rise to WDTOUT High | | TBS | | TBS | ns | | Table 149. AC Characteristics, $T_A = 0$ °C to +70 °C, $C_L = 100$ pF (Continued) | | | | 20 N | ИНz | 33 N | 1Hz | | |-----|---------------------|----------------------------------------------------------|--------------------|-----|--------------------|-----|-------| | No | Symbol | Parameter | Min | Max | Min | Max | Units | | PIO | Γiming | | | | | | | | 96 | t <sub>MOPD</sub> | IORQ High (mode 0 port write) to Px7-0 Valid | | TBS | | TBS | ns | | 97 | t <sub>RDYH</sub> | PHI Fall to xRDY High | | TBS | | TBS | ns | | 98 | t <sub>STBL</sub> | xSTB Pulse Width Low <sup>1</sup> | TBS | | TBS | | ns | | 99 | t <sub>STBS</sub> | xSTB Rise to PHI Fall <sup>2</sup> | TBS | | TBS | | ns | | 100 | t <sub>RDYL</sub> | PHI Fall to xRDY Low | | TBS | | TBS | ns | | 101 | t <sub>STBH</sub> | xSTB Hold after PHI Fall <sup>2</sup> | TBS | | TBS | | ns | | 102 | t <sub>M1DS</sub> | Px7-0 Setup to xSTB High (Mode 1, 2) <sup>1</sup> | TBS | | TBS | | ns | | 103 | t <sub>M1DH</sub> | Px7-0 Hold After xSTB High (Mode 1, 2) <sup>1</sup> | TBS | | TBS | | ns | | 104 | t <sub>RDLSTL</sub> | xRDY fall to xSTB Fall (Mode 1, 2) | 0 | | 0 | | ns | | 105 | t <sub>SLDV</sub> | xSTB Low to Px7-0 Valid (Mode 2 In) | | TBS | | TBS | ns | | 106 | t <sub>SHDZ</sub> | xSTB High to Px7-0 released (mode 2 In) | | TBS | | TBS | ns | | 107 | t <sub>SHXDNZ</sub> | xSTB High to Px7-0 Ext Driven (Mode 2) | t <sub>SHDZ</sub> | | t <sub>SHDZ</sub> | | ns | | 108 | t <sub>PS</sub> | Px7-0 Setup to RD Low (Mode 3) | TBS | | TBS | | ns | | 109 | t <sub>PH</sub> | Px7-0 Hold After RD Low (Mode 3) | TBS | | TBS | | ns | | СТС | Timing | | | | | | | | 110 | t <sub>CTCY</sub> | CLK/TRGn Cycle Time | 2 t <sub>CYC</sub> | | 2 t <sub>CYC</sub> | | ns | | 111 | t <sub>CTW</sub> | CLK/TRGn High or Low Pulse Width | t <sub>CYC</sub> | | t <sub>CYC</sub> | | ns | | 112 | t <sub>CTS</sub> | CLK/TRGn Active Edge Setup to PHI<br>Rise <sup>2</sup> | TBS | | TBS | | ns | | 113 | t <sub>CTH</sub> | CLK/TRGn Active Edge Hold After PHI<br>Rise <sup>2</sup> | TBS | | TBS | | ns | | 114 | t <sub>ZCH</sub> | PHI rise to ZC/TOn rise | | TBS | | TBS | ns | | 115 | t <sub>ZCL</sub> | PHI Fall to ZC/TOn Fall | | TBS | | TBS | ns | | SIO | Timing | | | | | | | | 116 | t <sub>PWH</sub> | CTS, DCD, SYNC Pulse Width High | TBS | | TBS | | ns | | 117 | t <sub>PWL</sub> | CTS, DCD, SYNC Pulse Width Low | TBS | | TBS | | ns | | 118 | t <sub>TXCY</sub> | TxC Cycle Time <sup>1</sup> | TBS | | TBS | | ns | Table 149. AC Characteristics, $T_A = 0$ °C to +70°C, $C_L = 100$ pF (Continued) | | | | 20 [ | ИHz | 33 N | ЛНz | | |-----|--------------------|----------------------------------------------------|------|-----|------|-----|-------| | No | Symbol | Parameter | Min | Max | Min | Max | Units | | 119 | t <sub>TXL</sub> | TxC Width Low <sup>1</sup> | TBS | | TBS | | ns | | 120 | t <sub>TXH</sub> | TxC Width High <sup>1</sup> | TBS | | TBS | | ns | | 121 | t <sub>TXD</sub> | TxC Fall to TxD Valid | | TBS | | TBS | ns | | 122 | t <sub>TXRDY</sub> | TxC Fall to W/RDY (Ready) Low | | TBS | | TBS | ns | | 123 | t <sub>RXCY</sub> | RxC Cycle Time <sup>1</sup> | TBS | | TBS | | ns | | 124 | t <sub>RXL</sub> | RxC Width Low <sup>1</sup> | TBS | | TBS | | ns | | 125 | t <sub>RXH</sub> | RxC Width High <sup>1</sup> | TBS | | TBS | | ns | | 126 | t <sub>RXDS</sub> | RxD Valid Setup to RxC Rise (X1 Mode) | TBS | | TBS | | ns | | 127 | t <sub>RXDS</sub> | RxD Valid Hold From RxC Rise (X1 Mode) | TBS | | TBS | | ns | | 128 | t <sub>RXRDY</sub> | RxC Rise to W/RDY (Ready) Low | | TBS | | TBS | ns | | 129 | t <sub>RXSY</sub> | RxC Rise to SYNC (Output) Low | | TBS | | TBS | ns | | 130 | t <sub>SYS</sub> | SYNC (Ext Sync) Low Setup to RxC Rise <sup>1</sup> | -30 | | -30 | | ns | #### Notes: - 1. These timing requirements must be met to assure correct device operation. - 2. These Setup and Hold times must be met to guarantee recognition at the clock edge in question. If they are not met between a signal transition and a clock edge, the Z80S188 may or may not recognize the new state of the signal at that edge. If it doesn't, and the signal remains in the same state, the Z80S188 recognizes the new state one clock period later. - 3. "Chip Selects" refers to $\overline{\text{MEMCSO}}$ , $\overline{\text{MEMCSI}}$ , $\overline{\text{IOCS}}$ , and $\overline{\text{EV/ROMCS}}$ on a ROMless part. - 4. PHI Fall to ST Valid applies between DMA and CPU bus cycles. - 5. M1 Low to IEO Low max applies when an on-chip device started requesting an interrupt just before M1 went Low. Table 150. AC Characteristics, $T_A = -40\,^{\circ}\text{C}$ to $+85\,^{\circ}\text{C}$ , $C_L = 100$ pF | | | 20 I | MHz | 33 | MHz | | |--------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------| | Symbol | Parameter | Min | Max | Min | Max | Units | | fosc | Crystal Frequency | | 20 | | 33.33 | MHz | | t <sub>EXCYC</sub> | External Clock Cycle Time (EXTAL) | 50 | DC | 30 | DC | ns | | t <sub>CHW</sub> | External Clock High Time (EXTAL) | | 15 | | 10 | ns | | t <sub>CLW</sub> | External Clock Low Time (EXTAL) | | 15 | | 10 | ns | | t <sub>EXr</sub> | External Clock Rise Time (EXTAL) | | 10 | | 5 | ns | | t <sub>EXf</sub> | External Clock Fall Time (EXTAL) | | 10 | | 5 | ns | | | fosc<br>t <sub>EXCYC</sub><br>t <sub>CHW</sub><br>t <sub>CLW</sub> | f <sub>OSC</sub> Crystal Frequency t <sub>EXCYC</sub> External Clock Cycle Time (EXTAL) t <sub>CHW</sub> External Clock High Time (EXTAL) t <sub>CLW</sub> External Clock Low Time (EXTAL) t <sub>EXr</sub> External Clock Rise Time (EXTAL) | Symbol Parameter Min f <sub>OSC</sub> Crystal Frequency t <sub>EXCYC</sub> External Clock Cycle Time (EXTAL) 50 t <sub>CHW</sub> External Clock High Time (EXTAL) t <sub>CLW</sub> External Clock Low Time (EXTAL) t <sub>EXr</sub> External Clock Rise Time (EXTAL) | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Table 150. AC Characteristics, $T_A = -40\,^{\circ}\text{C}$ to $+85\,^{\circ}\text{C}$ , $C_L = 100$ pF (Continued) | | | | 20 M | Hz | 33 N | ЛНz | | |-----|--------------------|---------------------------------------------------------------------------------|-----------------------|-----|---------------------------|-----|------------------| | No | Symbol | Parameter | Min | Max | Min | Max | Units | | 7 | t <sub>CHW</sub> | PHI High Time | 20 | | 12 | | ns | | 8 | t <sub>CLW</sub> | PHI Low Time | 20 | | 12 | | ns | | 9 | t <sub>CYC</sub> | PHI Cycle Time | 50 | DC | 30 | DC | ns | | 10 | t <sub>RES</sub> | RESET Setup to PHI Fall <sup>2</sup> | 10 | | 8 | | ns | | 11 | t <sub>REH</sub> | RESET Hold from PHI Fall <sup>2</sup> | 5 | | 5 | | ns | | 12 | t <sub>Rr</sub> | RESET Fall Time <sup>1</sup> | | 50 | | 50 | ms | | 13 | t <sub>RL</sub> | RESET Low Time | 6 | | 6 | | t <sub>CYC</sub> | | 14 | t <sub>Rf</sub> | RESET Rise Time <sup>1</sup> | | 50 | | 50 | ms | | 15 | t <sub> r</sub> | Input Fall Time (except EXTAL, RESET) <sup>1</sup> | | 50 | | 50 | ns | | 16 | t <sub>lf</sub> | Input Rise Time (except EXTAL, RESET) <sup>1</sup> | | 50 | | 50 | ns | | 17 | t <sub>AV</sub> | PHI Rise to Address Valid | | 15 | | 5 | ns | | Mem | ory Read | | | | | | | | 18 | t <sub>CSV</sub> | PHI Rise to Chip Selects Valid <sup>3</sup> | | TBS | | TBS | ns | | 19 | t <sub>M1L</sub> | PHI Rise to M1 Fall | | 15 | | 15 | ns | | 20 | t <sub>STV</sub> | PHI Fall to ST Valid <sup>4</sup> | | 15 | | 15 | ns | | 21 | t <sub>ASMR</sub> | Address Valid to MREQ Fall | t <sub>CHW</sub> -5 | | t <sub>CHW</sub> -10 | | ns | | 22 | t <sub>CSVMR</sub> | Chip Selects Valid to MREQ Fall <sup>3</sup> | TBS | | TBS | | ns | | 23 | t <sub>STBL</sub> | PHI Fall to $\overline{\text{MREQ}}$ , ST (1st op), $\overline{\text{RD}}$ Fall | | 15 | | 15 | ns | | 24 | t <sub>WTS</sub> | WAIT Setup to PHI Fall <sup>2</sup> | 15 | | 15 | | ns | | 25 | t <sub>WTH</sub> | WAIT Hold from PHI Fall <sup>2</sup> | 5 | | 5 | | ns | | 26 | t <sub>STBW</sub> | MREQ, ST (1st op), RD Width Low | 2t <sub>CYC</sub> -15 | | 2t <sub>CYC</sub> -<br>10 | | ns | | 27 | t <sub>RDS</sub> | Read Data Setup to PHI Rise <sup>1</sup> | 15 | | 15 | | ns | | 28 | t <sub>M1H</sub> | PHI Rise to M1 Rise | | 15 | | 15 | ns | | 29 | t <sub>STBH</sub> | PHI Fall to MREQ, ST (1st op), RD Rise | | 15 | | 15 | ns | | 30 | t <sub>RDH</sub> | Read Data Hold from RD Rise <sup>1</sup> | 0 | | 0 | | ns | | 31 | t <sub>MRHAC</sub> | MREQ Rise to Address Change | t <sub>CLW</sub> -10 | | t <sub>CLW</sub> -10 | | ns | | 32 | t <sub>MRCSC</sub> | MREQ Rise to Chip Selects Change <sup>3</sup> | TBS | | TBS | | ns | | 33 | t <sub>MRWH</sub> | MREQ Width High Between Any 2 Cycles | t <sub>CYC</sub> -15 | | t <sub>CYC</sub> -10 | | ns | Table 150. AC Characteristics, $T_A = -40\,^{\circ}\text{C}$ to $+85\,^{\circ}\text{C}$ , $C_L = 100$ pF (Continued) | | | | 20 N | 1Hz | 33 I | ЛHz | | |-------|---------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------|-----|--------------------------------------------|-----|-------| | No | Symbol | Parameter | Min | Max | Min | Max | Units | | Men | nory Write | | | | | | | | 34 | t <sub>WDV</sub> | PHI Fall to Write Data Valid | | 20 | | 20 | ns | | 35 | t <sub>WRDS</sub> | Write Data Valid to WR Fall | t <sub>CLW</sub> -15 | | t <sub>CLW</sub> -15 | | ns | | 36 | t <sub>WRL</sub> | PHI Rise to WR Fall | | 15 | | 15 | ns | | 37 | t <sub>WRPL</sub> | WR Width Low | t <sub>CYC+</sub><br>t <sub>CHW</sub> -10 | | t <sub>CYC+</sub><br>t <sub>CHW</sub> -10 | | ns | | 38 | t <sub>WRH</sub> | PHI Fall to WR Rise | | 15 | | 15 | ns | | 39 | t <sub>WDH</sub> | WR Rise to Write Data Change | t <sub>CLW</sub> -20 | | t <sub>CLW</sub> -12 | | ns | | 40 | t <sub>WDZ</sub> | PHI Rise to Write Data Float | | 10 | | 10 | ns | | I/O F | Read | | | | | | | | 41 | | Address Valid to $\overline{IORQ}$ Fall (/IOC = 1) | t <sub>CHW</sub> -10 | | t <sub>CHW</sub> -10 | | ns | | 42 | – t <sub>AVIR</sub> | Address Valid to $\overline{IORQ}$ Fall (/IOC = 0) | t <sub>CYC</sub> -10 | | t <sub>CYC</sub> -10 | | ns | | 43 | | Chip Selects Valid to $\overline{\text{IORQ}}$ Fall (/ $\overline{\text{IOC}} = 1$ ) <sup>3</sup> | t <sub>CHW</sub> -10 | | t <sub>CHW</sub> -10 | | ns | | 44 | –t <sub>CSVIR</sub> | Chip Selects Valid to $\overline{\text{IORQ}}$ Fall (/ $\overline{\text{IOC}} = 0$ ) <sup>3</sup> | t <sub>CYC</sub> -10 | | t <sub>CYC</sub> -10 | | ns | | 45 | + | PHI Fall to $\overline{IORQ}$ , $\overline{RD}$ Fall (/IOC = 1) | | 15 | | 15 | ns | | 46 | –t∣ <sub>STL</sub> | PHI Rise to $\overline{\text{IORQ}}$ , $\overline{\text{RD}}$ Fall (/IOC=0) | | 15 | | 15 | ns | | 47 | t <sub>ISTW</sub> | $\overline{IORQ}$ , $\overline{RD}$ Width Low (/IOC = 1) | 3t <sub>CYC</sub> -15 | | 3t <sub>CYC</sub> -<br>10 | | ns | | 48 | | IORQ, RD Width Low (/IOC=0) | 2t <sub>CYC+</sub><br>t <sub>CHW</sub> -15 | | 2t <sub>CYC+</sub><br>t <sub>CHW</sub> -10 | | ns | | 49 | t <sub>ISTH</sub> | PHI Fall to ΙΟΚΩ, RD Rise | | 15 | | 15 | ns | | 50 | t <sub>IRAC</sub> | IORQ Rise to Address Change | t <sub>CLW</sub> -20 | | t <sub>CLW</sub> -12 | | ns | | 51 | t <sub>IRCSC</sub> | IORQ Rise to Chip Selects Change <sup>3</sup> | TBS | | TBS | | ns | | I/O \ | Vrite | | | | | | | | 52 | t <sub>OWPL</sub> | WR Width Low | 2t <sub>CYC+</sub><br>t <sub>CHW</sub> -15 | | 2t <sub>CYC+</sub><br>t <sub>CHW</sub> -10 | | ns | | Bus | Exchange | Timing | | | | | | | 53 | t <sub>BRS</sub> | BUSREQ Setup to PHI Fall <sup>2</sup> | 10 | | 10 | | ns | | 54 | t <sub>BRH</sub> | BUSREQ Hold After PHI Fall <sup>2</sup> | 10 | | 10 | | ns | | 55 | t <sub>RLAL</sub> | BUSREQ Low to BUSACK Low | t <sub>CYC</sub> +t <sub>CL</sub> | | t <sub>CYC</sub> | | ns | Table 150. AC Characteristics, $T_A = -40\,^{\circ}\text{C}$ to $+85\,^{\circ}\text{C}$ , $C_L = 100$ pF (Continued) | | | | 20 N | lHz | 33 I | VIHz | | |-------|--------------------|--------------------------------------------------------|-----------------------|-------------------|---------------------------|-------------------|-------| | No | Symbol | Parameter | Min | Max | Min | Max | Units | | 56 | t <sub>BAL</sub> | PHI Rise to BUSACK Fall | | 15 | | 15 | ns | | 57 | t <sub>BZ</sub> | PHI Rise to Bus Float | | 10 | | 10 | ns | | 58 | t <sub>RHAH</sub> | BUSREQ High to BUSACK High | t <sub>CYC</sub> | 2t <sub>CYC</sub> | t <sub>CYC</sub> | 2t <sub>CYC</sub> | ns | | 59 | t <sub>BAH</sub> | PHI Fall to BUSACK Rise | | 15 | | 15 | ns | | 60 | t <sub>BV</sub> | PHI Rise to Bus Valid | | 30 | | 20 | ns | | Inter | rupt Timir | ng | | | | | | | 61 | t <sub>INTS</sub> | INTO Setup to PHI Fall <sup>2</sup> | 15 | | 15 | | ns | | 62 | t <sub>INTH</sub> | INTO Hold after PHI Fall <sup>2</sup> | 5 | | 5 | | ns | | 63 | t <sub>IELD</sub> | IEI Low to IEO Low | | 10 | | 10 | ns | | 64 | t <sub>IEHD</sub> | IEI High to IEO High | | TBS | | TBS | ns | | 65 | t <sub>IEHD</sub> | M1 Low to IEO Low <sup>5</sup> | | TBS | | TBS | ns | | 66 | t <sub>IORL</sub> | PHI Low to IORQ Low (Int Ack Cycle) | | 15 | | 15 | ns | | 67 | t <sub>IEIS</sub> | IEI setup to IORQ Low (Int Ack Cycle) <sup>1</sup> | TBS | | TBS | | ns | | 68 | t <sub>INTS</sub> | D7-0 Hold from M1 High (Int Ack<br>Cycle) <sup>1</sup> | 0 | | 0 | | ns | | 69 | t <sub>INTS</sub> | INT1-2 Setup to PHI Fall (Level Sense) <sup>2</sup> | 15 | | 15 | | ns | | 70 | t <sub>INTH</sub> | INT1-2 Hold after PHI Fall (Level Sense) <sup>2</sup> | 5 | | 5 | | ns | | 71 | t <sub>INTL</sub> | INT1-2 Pulse Width (Edge Sense) <sup>1</sup> | 15 | | 15 | | ns | | 72 | t <sub>NMIL</sub> | NMI Width Low <sup>1</sup> | 35 | | 25 | | ns | | Refr | esh Timin | g | | | | | | | 73 | t <sub>REFL</sub> | PHI rise to RFSH Low | | TBS | | TBS | ns | | 74 | t <sub>REFH</sub> | PHI rise to RFSH High | | TBS | | TBS | ns | | 75 | t <sub>MRFWL</sub> | MREQ width Low in 2-clock refresh | t <sub>CYC</sub> -15 | | t <sub>CYC</sub> -10 | | ns | | 76 | t <sub>MRQWL</sub> | MREQ width Low in any other cycle | 2t <sub>CYC</sub> -15 | | 2t <sub>CYC</sub> -<br>10 | | ns | | DMA | Timing | | | | | | | | 77 | t <sub>DRQS</sub> | DREQ0-1 Setup to PHI Rise (Level Sense) <sup>2</sup> | 15 | | 15 | | ns | | 78 | t <sub>DRQH</sub> | DREQ0-1 Hold from PHI Rise (Level Sense) <sup>2</sup> | 5 | | 5 | | ns | | 79 | t <sub>DRQL</sub> | DREQ0-1 Low Width (Edge Sense)1 | t <sub>CYC</sub> | | t <sub>CYC</sub> | | ns | | - | | | | | | | | Table 150. AC Characteristics, $T_A = -40\,^{\circ}\text{C}$ to $+85\,^{\circ}\text{C}$ , $C_L = 100$ pF (Continued) | | | <del></del> | 20 N | /lHz | 33 | MHz | | |-------|---------------------|----------------------------------------------|-----------------------|---------------------------|---------------------------|-----------------------|--------| | No | Symbol | Parameter | Min | Max | Min | Max | Units | | 80 | t <sub>DRQH</sub> | DREQ0-1 High Width (Edge Sense)1 | t <sub>CYC</sub> | | t <sub>CYC</sub> | | ns | | 81 | t <sub>TEV</sub> | PHI Fall to TENDO-1 Valid | | TBS | | TBS | ns | | 82 | t <sub>TEW</sub> | TENDO-1 Pulse Width Low | 2t <sub>CYC</sub> -15 | | 2t <sub>CYC</sub> -<br>10 | | ns | | Halt, | Sleep Tin | ning | | | | | | | 83 | t <sub>HAL</sub> | PHI Rise to HALT Low | | TBS | | TBS | ns | | 84 | t <sub>HAH</sub> | PHI Rise to HALT High | | TBS | | TBS | ns | | PRT | Timing | | | | | | | | 85 | t <sub>CKATX</sub> | PHI Fall to TOUT Valid | | TBS | | TBS | ns | | ASC | l Timing | | | | | | | | 86 | t <sub>CKATX</sub> | CKAn fall to TXA Valid | | TBS | | TBS | ns | | 87 | t <sub>RXSCKA</sub> | RXAn Setup to CKAn Rise (1X Mode) | TBS | | TBS | | ns | | 88 | t <sub>RXHCKA</sub> | RXAn Hold From CKAn rise (1X Mode) | TBS | | TBS | | ns | | 89 | f <sub>OLDBRG</sub> | Max Data Rate (/16 Clock, Old BRG) | | f <sub>PHI</sub> /<br>160 | | f <sub>PHI</sub> /160 | bits/s | | 90 | f <sub>NEWBRG</sub> | Max Data Rate (/16 Clock, New BRG) | | f <sub>PHI</sub> /64 | | f <sub>PHI</sub> /64 | bits/s | | CSI/0 | O Timing | | | | | | | | 91 | t <sub>STDI</sub> | CKS Low to TXS Valid | | 10 | | 10 | ns | | 92 | t <sub>SRSI</sub> | RXS Valid to CKS High <sup>1</sup> | 15 | | 15 | | ns | | 93 | t <sub>SRHI</sub> | CKS High to RXS Invalid <sup>1</sup> | 5 | | 5 | | ns | | WDT | Timing | | | | | | | | 94 | t <sub>WDTL</sub> | PHI rise to WDTOUT Low | | TBS | | TBS | ns | | 95 | t <sub>WDTH</sub> | PHI rise to WDTOUT High | | TBS | | TBS | ns | | PIO T | Гiming | | | | | | | | 96 | t <sub>MOPD</sub> | IORQ High (mode 0 port write) to Px7-0 Valid | | TBS | | TBS | ns | | 97 | t <sub>RDYH</sub> | PHI Fall to xRDY High | | TBS | | TBS | ns | | 98 | t <sub>STBL</sub> | xSTB Pulse Width Low <sup>1</sup> | TBS | | TBS | | ns | | 99 | t <sub>STBS</sub> | xSTB Rise to PHI Fall <sup>2</sup> | TBS | | TBS | | ns | | 100 | t <sub>RDYL</sub> | PHI Fall to xRDY Low | | TBS | | TBS | ns | | 101 | t <sub>STBH</sub> | xSTB Hold after PHI Fall <sup>2</sup> | TBS | | TBS | | ns | | - | | | | | | | | Table 150. AC Characteristics, $T_A = -40\,^{\circ}\text{C}$ to $+85\,^{\circ}\text{C}$ , $C_L = 100$ pF (Continued) | | | | 20 N | ЛНz | 33 I | VIHz | | |-----|---------------------|----------------------------------------------------------|--------------------|-----|--------------------|------|-------| | No | Symbol | Parameter | Min | Max | Min | Max | Units | | 102 | t <sub>M1DS</sub> | Px7-0 Setup to xSTB High (Mode 1, 2) <sup>1</sup> | TBS | | TBS | | ns | | 103 | t <sub>M1DH</sub> | Px7-0 Hold After xSTB High (Mode 1, 2) <sup>1</sup> | TBS | | TBS | | ns | | 104 | t <sub>RDLSTL</sub> | xRDY fall to xSTB Fall (Mode 1, 2) | 0 | | 0 | | ns | | 105 | t <sub>SLDV</sub> | xSTB Low to Px7-0 Valid (Mode 2 In) | | TBS | | TBS | ns | | 106 | t <sub>SHDZ</sub> | xSTB High to Px7-0 released (mode 2 ln) | | TBS | | TBS | ns | | 107 | t <sub>SHXDNZ</sub> | xSTB High to Px7-0 Ext Driven (Mode 2) | t <sub>SHDZ</sub> | | t <sub>SHDZ</sub> | | ns | | 108 | $t_{PS}$ | Px7-0 Setup to RD Low (Mode 3) | TBS | | TBS | | ns | | 109 | t <sub>PH</sub> | Px7-0 Hold After RD Low (Mode 3) | TBS | | TBS | | ns | | СТС | Timing | | | | | | | | 110 | t <sub>CTCY</sub> | CLK/TRGn Cycle Time | 2 t <sub>CYC</sub> | | 2 t <sub>CYC</sub> | | ns | | 111 | t <sub>CTW</sub> | CLK/TRGn High or Low Pulse Width | t <sub>CYC</sub> | | t <sub>CYC</sub> | | ns | | 112 | t <sub>CTS</sub> | CLK/TRGn Active Edge Setup to PHI<br>Rise <sup>2</sup> | TBS | | TBS | | ns | | 113 | t <sub>CTH</sub> | CLK/TRGn Active Edge Hold After PHI<br>Rise <sup>2</sup> | TBS | | TBS | | ns | | 114 | t <sub>ZCH</sub> | PHI rise to ZC/TOn rise | | TBS | | TBS | ns | | 115 | t <sub>ZCL</sub> | PHI Fall to ZC/TOn Fall | | TBS | | TBS | ns | | SIO | Timing | | | | | | | | 116 | t <sub>PWH</sub> | CTS, DCD, SYNC Pulse Width High | TBS | | TBS | | ns | | 117 | t <sub>PWL</sub> | CTS, DCD, SYNC Pulse Width Low | TBS | | TBS | | ns | | 118 | t <sub>TXCY</sub> | TxC Cycle Time <sup>1</sup> | TBS | | TBS | | ns | | 119 | t <sub>TXL</sub> | TxC Width Low <sup>1</sup> | TBS | | TBS | | ns | | 120 | t <sub>TXH</sub> | TxC Width High <sup>1</sup> | TBS | | TBS | | ns | | 121 | t <sub>TXD</sub> | TxC Fall to TxD Valid | | TBS | | TBS | ns | | 122 | t <sub>TXRDY</sub> | TxC Fall to W/RDY (Ready) Low | | TBS | | TBS | ns | | 123 | t <sub>RXCY</sub> | RxC Cycle Time <sup>1</sup> | TBS | | TBS | | ns | | 124 | t <sub>RXL</sub> | RxC Width Low <sup>1</sup> | TBS | | TBS | | ns | | 125 | t <sub>RXH</sub> | RxC Width High <sup>1</sup> | TBS | | TBS | | ns | | | | | | | | | | | | | | 20 [ | ИНz | 33 | MHz | | |-----|--------------------|------------------------------------------------------------|------|-----|-----|-----|-------| | No | Symbol | Parameter | Min | Max | Min | Max | Units | | 126 | t <sub>RXDS</sub> | RxD Valid Setup to $\overline{RxC}$ Rise (X1 Mode) | TBS | | TBS | | ns | | 127 | t <sub>RXDS</sub> | RxD Valid Hold From $\overline{\text{RxC}}$ Rise (X1 Mode) | TBS | | TBS | | ns | | 128 | t <sub>RXRDY</sub> | RxC Rise to W/RDY (Ready) Low | | TBS | | TBS | ns | | 129 | t <sub>RXSY</sub> | RxC Rise to SYNC (Output) Low | | TBS | | TBS | ns | ## **CAPACITANCE** The capacitance of each pin on the Z80S188 depends on whether the pin is an input, output, or both. The total capacitance associated with outputs affects their AC characteristics (switching time) as described in "Characteristic Curves", on page 224. | Input | 5 pF | |--------|-------| | Output | 10 pF | | I/O | 12 pF | ## **TIMING DIAGRAMS** FIGURE 25. BASIC TIMING FIGURE 26. MEMORY READ TIMING (ONE WAIT STATE) FIGURE 27. MEMORY WRITE TIMING (NO WAIT STATES) FIGURE 28. I/O READ TIMING (AUTO WAIT STATE) FIGURE 29. I/O WRITE TIMING (AUTO AND ONE WAIT STATE) FIGURE 30. BUS EXCHANGE TIMING FIGURE 31. INTERRUPT TIMING FIGURE 32. INTERRUPT ACKNOWLEDGE TIMING $\textbf{Note: 3-Clock refresh simply adds another clock TRW between } T_{R1} \text{ and } T_{R2}, \text{ during which nothing changes.}$ FIGURE 33. REFRESH TIMING (2-CLOCK CYCLE) FIGURE 34. DMA REQUEST TIMING FIGURE 35. DMA TERMINATION TIMING Note: All other timing relationships are as described in the Memory Read figure. FIGURE 36. HALT TIMING Note: Other timing relationships are as described in the Memory Read figure. FIGURE 37. SLEEP TIMING FIGURE 38. PRT TIMING FIGURE 39. ASCI TIMING FIGURE 40. CSI/O TIMING FIGURE 41. WATCH-DOG TIMER TIMING FIGURE 42. PIO MODE 0 (OUTPUT) TIMING FIGURE 43. PIO MODE 1 (INPUT) TIMING Note: "x" stands for port A or C, "y" for port B or D correspondingly. FIGURE 44. PIO MODE 2 (BIDIRECTIONAL) TIMING FIGURE 45. PIO MODE 3 (BIT CONTROL) TIMING FIGURE 46. CTC TIMING FIGURE 47. SIO TIMING Figure 48. Capacitive Load $C_L$ vs. Switching Time ### SYSTEM DESIGN CONSIDERATIONS #### **ERRATA** The following errata apply to revision AB of the Z80S188, which is identified by a 0 in the Device Revision register, I/O address 003DH. ### **Schmitt Triggers** The RESET, NMI, ZCL and ZDA pins are specified to include Schmitt triggers, but these were not included on Rev AB. The 50 mS max rise and fall time specified for RESET thus becomes much shorter, 50 nS or less. Since RESET is an open-drain output, perhaps the best work around is to simply connect a pullup resistor, and not drive RESET externally. #### No RTC Alarm The Alarm function of the Real Time Clock is not operative. ### **PWRSWTCH Negative Logic** The PWRSWTCH pin is specified as positive logic, but in Rev AB is implemented as negative logic (1 is Low, 0 is High). ### **Output Control Register Reset** The OCR is specified to reset to 0xx0 0000, but instead resets to 0xx1 1000. #### No Reset From OPMOD1 A rising edge on OPMOD1 does not trigger a Power On Reset sequence. #### **PIOS Port Initialization** The Programmable I/O Sequencer enables Port C outputs when it is enabled. Software needs to define the state of Port C outputs before enabling the PIOS, by writing to the Port C Data Register. #### **PRT Race Condition** If software writes to the PRT Reload registers while the PRT is operating, and a write coincides with a window near the end of the PRT's countdown cycle, the down counter may end up reloaded with the wrong value. ## 50/60 Hz RTC Clock Taken From Wrong Pin The RTC specs read that if bit 4 of the RTC Control/Status Register is 1, the RTC takes a 50- or 60-Hz clock from the PC0 pin. Rev AB makes the frequency adjustment when this bit is 1, but takes the clock from LFEXTAL, as when the bit is 0. ### Register Write Enable State Indeterminate After Reset The Register Write Enable state that is readable as bit 0 of the Watch-Dog Timer Master register is specified to reset to 1. However, its value is indeterminate after power up and unchanged by other Resets. Reset-initialization software writes a 0BH to the Watch-Dog Timer Command Register to set this bit, before writing any of the System Configuration, Power Control, Port Data Direction, or Real Time Clock registers. #### CSI/O Clock Pin Direction Reversed The tri-state control signal for the CKS pin is inverted. Thus when the CSI/O module thinks the pin should be an input, the pad is driving out, and vice-versa. This renders the CSI/O unusable in any mode. #### APPLICATION NOTES/DEVELOPMENT TOOLS ## ZILOG DEBUG INTERFACE The Z80S188 includes this serial interface to allow ZiLOG and third-party development systems and emulators to control and monitor the processor and other on-chip resources, during application development and debugging. This two-wire interface is intended to be a standard feature of ZiLOG processors developed in the future, eliminating the need for expensive and cumbersome pods and clip-on emulation equipment. In order to use the ZiLOG Developer Studio (ZDS) or equivalent equipment with an application or target board, include a standard right angle, 0.1 in spaced, 0.025 in square post, 6-pin header on the board (Berg P/N 75867-131 or equivalent). Connect the ZCL and ZDA pins of the Z80S188 to pins 4 and 6 of this header as illustrated in Figure 49, which is a top view of the board. FIGURE 49. ZDI CONNECTOR ON TARGET BOARD # **ORDERING INFORMATION** | 700C100 (22 MH-) | |----------------------------------------------------| | Z80S188 (33 MHz) | | Standard Temperature | | 160 Pin QFP | | Z80S18833ASCRxxxx | | Extended Temperature | | 160 Pin QFP | | Z80S18833AECRxxxx | | Z80L188 (20 MHz) | | | | Standard Temperature | | Standard Temperature 160 Pin QFP | | | | 160 Pin QFP | | 160 Pin QFP<br>Z80L18820ASCRxxxx | | 160 Pin QFP Z80L18820ASCRxxxx Extended Temperature | For fast results, contact your local ZiLOG sale offices for assistance in ordering the part(s) desired. ## **PART NUMBER DESCRIPTION** ZiLOG part numbers consist of a number of components. ## **EXAMPLE:** Part number Z80S188 33 A S C, a Z80S188, 33 MHz, Quad Flat Pack, 0° to 70° C, Plastic Standard Flow, is made up of the codes described in the following table. | Z | ZiLOG Prefix | |---------|--------------------| | Z80S188 | Product Number | | 33 | Speed | | Α | Package | | S | Temperature | | С | Environmental Flow | ## **ZILOG Z80S188 CODE SUBMISSION FORM** To submit a ROM Code: - 1. Complete ROM code submission form. - 2. E-mail this form and the hex file (in Intel Hex format) as separate attachments to: codes@ZiLOG.com | Company Name: | Disty/Subcon: | Date: | |--------------------------------------------------|----------------------|--------------------------------| | ZiLOG P/N: | Package Code Legend: | | | Checksum: 00 | | REV: <u>(Input by</u><br>ZiLOG | | Company P/N: | File P Input: | (Input by ZiLOG | | Expected Annual Volume in Units: | | | | Application: | | | | Special Instructions: (Optional) | | | | ZiLOG Sales Office (or your city and country): _ | | | | Send ROM verification to: | | | | Phone: | E-mail address: | Fax: | To submit a topmark: - 1. Check box for default or custom for the preferred package. - 2. On default, 9999 indicates ROM number assigned to part by ZiLOG. - If custom topmark is selected, enter characters in the space provided. ZiLOG adds the date code (described below as XXYY BB) as bottom line and align as described on default topmark. - 4. If all the lines on a custom topmark are not used, leave the top line blank. - 5. For ™ (Trademark) symbol, place lowercase tm. - 6. For © (Copyright) symbol, place lowercase c followed by a space. - 7. For custom logo, attach a BMP, JPEG or GIF file to this form. - 8. To use ZiLOG in a custom topmark, type pZiLOG. The p is a placemark for the ZiLOG name. The Z logo is used when applicable. QFP 160 Pin Custom Default 11 char max #### **DISCLAIMER** ©1999 by ZiLOG, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZiLOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZiLOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. Except with the express written approval of ZiLOG, use of information, devices, or technology as critical components of life support systems is not authorized. No licenses are conveyed, implicitly or otherwise, by this document under any intellectual property rights. ### PRECHARACTERIZATION PRODUCT The product represented by this document is newly introduced and ZiLOG has not completed the full characterization of the product. The document states what ZiLOG knows about this product at this time, but additional features or non-conformance with some aspects of the document may be found, either by ZiLOG or its customers in the course of further application and characterization work. In addition, ZiLOG cautions that delivery may be uncertain at times, due to start-up yield issues. ZiLOG, Inc. 910 East Hamilton Avenue, Suite 110 Campbell, CA 95008 Telephone (408) 558-8500 FAX 408 558-8300 Internet: http://www.zilog.com #### **DOCUMENT INFORMATION** ### **CHANGE LOG** | Rev | Date | Purpose | Ву | |-----|------|----------------|---------| | 00 | 0999 | Original issue | ggamble | | | | | | | | | | | | | | | | | Α | | Capacitance | 214 | |---|----------------------------------------------|--------------------------------------|-------| | | AC characteristics | CCF instruction | | | | | Channels | | | | Extended temperature range 209 | Counter/Timer (CTC) | 63 | | | Normal temperature range 203 | DMA | | | | ADC instruction | Characteristics | | | | ADD instruction | Curves | 227 | | | Addressing modes | Electrical | | | | alarm, RTC | Chip Select Decoding for IOCS pin | | | | AND instruction | Circuits | | | | application notes/development tools 228 | Fundamental mode crystal | 42 | | | Arithmetic instructions | Third-overtone crystal | | | | ASCI | Clock, CSI/O selection | | | | ASCI interrupts | Clocking | | | | Basic clocking | Circuits | 41 | | | Baud rate generator (BRG)95 | Crystal specifications | | | | Clock mode | Divide by 2 option 41 | | | | Clocking summary | Multiply by 2 option | 41 | | | DMA operation | Reduced oscillator drive option | | | | Multiprocessor mode | Reset conditions | | | | Operation | Sample rate | | | | Options | Summary | | | | Polled reception | Condition codes | | | | Polled transmission | Configuration, MMU | | | | Programming techniques 102 | Control timing diagram | | | | Reception | Counter/Timer Channel | | | | Status | Addresses and registers | 64 | | | Timing diagram | Channel Control register | | | | Transmission | Down Counter | | | В | | Interrupt priority daisy chaining | | | D | | Interrupt Vector register | | | | Basic | Interrupts | | | | Device registers | Software sequences | | | | Timing diagram | Time Constant register | | | | Baud rate generator (BRG) | CP instruction | | | | BIT | CPD instruction | | | | Instruction | CPDR instruction | | | | Manipulation instructions 179 | CPI instruction | | | | Block transfer instructions 179 | CPIR instruction | | | | Bus exchange timing diagram 219 | CPL instruction | | | | Byte | Crystal | 100 | | | Reception | Circuits | 41 | | | Transmission | Specifications | | | _ | | CSI/O | | | С | | Byte reception | 108 | | | CALL instruction | Byte transmission | | | | Cancel CSI/O transmission or reception . 108 | Cancelling transmission or reception | | | | _ | cancerning transmission of reception | . 100 | INDEX PRELIMINARY | C | (CONTINUED) | Ε | | | |---|--------------------------------------|---|--------------------------------|---------| | | CSI/O (Continued) | | EI instruction | 186 | | | Clock selection 106 | | Electrical characteristics | 100 | | | Interrupts | | Absolute maximum ratings | 200 | | | Operation | | AC characteristics | | | | Timing diagram | | Capacitance | | | | CTC, Timing diagram | | Characteristic curves | | | | , & & | | DC characteristics | | | D | | | Standard test conditions | | | | DAA instruction | | Test load circuit | | | | Daisy chain signalling | | | | | | DAR0 registers 60 | | Errata | | | | DC characteristics | | Exchange instructions | | | | Extended temperature range 202 | | External status interrupts | | | | Normal temperature range 201 | | EXX instruction | 100 | | | DEC instruction | F | | | | | Description 180 | • | | | | | General1 | | Features of the Z80S188 | | | | Part number | | Flag settings definitions | | | | | | Flags | 180 | | | Pin 4 Destination | _ | | | | | | G | | | | | And source registers (DAR, SAR) 57 | | General description | 1 | | | Mode DMA0 | | | | | | DI instruction | Н | | | | | Diagram, pin | | Halt 180 | | | | Disclaimer | | And I/O Stop mode | 44 | | | DJNZ instruction | | Instruction | | | | DMA | | Mode | | | | Async operation | | Timing diagram | | | | Basics | | | | | | Channel completion | ı | | | | | Channels | | I register | 16 | | | Edge- vs. level-senstive requests 58 | | I/O | 10 | | | Edge-sense request timing 59 | | Memory address registers (IAR, | MAR) 57 | | | Edge-sensitive request 101 | | Chip select high 127 | , - , | | | Handling interrupts 63 | | Read timing diagram 218 | | | | Interrupts | | Stop mode 44 | | | | Level-sense request timing 58 | | Idle mode | 45 | | | Memory-to-memory modes 59 | | IL register | | | | Reception | | Illegal instruction traps | | | | Request timing diagram | | IM instruction | | | | Requests | | IN A instruction | | | | Setting up a transfer | | | | | | Termination timing diagram 221 | | IN instruction | | | | Transmission | | INO instruction | | | | DSTAT register | | INC instruction | | | | | | IND instruction | 187 | 234 Z80S188 PS001500-ZMP0999 | (CONTINUED) | | Interrupt (Continued) | | |-----------------------------------|---|----------------------------------|-------| | INDR instruction | | Timing diagram | . 220 | | INI instruction | | Trap control register 17 | | | INIR instruction | | Interrupt-driven | | | Input/Output | | Reception | 92 | | Central I/O waits 40 | | Transmission | | | Chip select | | IORQ and RD | | | I/O cycle timing diagram 41 | | ITC register | | | I/O instructions | | 6 | | | IORQ and RD timing | J | | | | Relocating the 80180 registers 38 | | JP instruction | 187 | | Space | | JR instruction | | | Input/output | | JK IIIsu uction | . 107 | | Instructions | L | | | | Instruction | _ | ID: | 107 | | Classes | | LD instruction | | | | | LDD instruction | | | Input/Output | | LDI instruction | | | Notation | | LDIR instruction | | | RET | | Load instructions | | | RET | | Logic, negative | | | RETI Bit 6 (M1TE) | | Logical instructions | | | RETI Bit 7 (M1E) | | Low power modes | 43 | | Set | | | | | Summary | M | | | | INTO | | Mark state | 97 | | Mode 0 timing diagram | | Maskable interrupt requests | | | Mode 1 timing diagram 23 | | Maximum ratings | | | Mode 2 timing diagram 26 | | Memcs0-1, size/enable values | | | modes | | Memory (ROM and RAM) | | | Interrupt | | Addressing modes | . 30 | | Acknowledge timing diagram 221 | | Clocking | | | ASCI | | DRAM refresh | | | ASCI, PRT, DMA, CSI/O, and ZDI 28 | | External memory | 50 | | CSI/O 108 | | with exernal decoding | 35 | | CTC 65 | | External, using MEMSC0-1 | | | DMA 59 | | Input/output space | | | External/Status 94 | | Memory Management Unit (MMU). | | | Maskable requests 16 | | On-chip RAM | | | Non-maskable 17, 62 | | On-chip ROM | | | Offsets and priorities 29 | | Structure | | | PIO | | Wait state generator | | | Priority | | Memory and I/O address registers | 50 | | PRT | | (MAR, IAR | ) 57 | | Relative priority of PIOs, SIO, | | Memory Management Unit (MMU) | | | and CTC 20 | | Memory read timing diagram | | | Resources in the Z80S188 16 | | Memory write timing diagram | | | SIO | | | | | | | Memory-to-memory modes | )9 | INDEX PRELIMINARY | VI | (CONTINUED) | | OTDR instruction | | |----|----------------------------------------------------|---|--------------------------------------|-------| | | MLT instruction | | OTIM instruction | | | | Mode | | OTIMR instruction | | | | 0 output timing diagram | | OTIR instruction | | | | 1 input timing diagram | | OUT instruction | | | | 2 bidirectional timing diagram 48 | | OUT0 instruction | 190 | | | 3 bit control timing | | OUTD instruction | 190 | | | Async clock | | OUTI instruction | 190 | | | Async multiprocessor | | Overview | 1 | | | Destination DMAO | _ | | | | | Halt | Р | | | | | Halt and I/O | | Part number description | . 230 | | | I/O Stop | | Pin description | | | | Idle | | PIO | | | | Low power | | Addresses | 46 | | | Memory-to-memory 59 | | DMA channels | | | | Nine-bit | | Interrupt control word | | | | Normal | | Interrupts | | | | Operating DMA1 | | Mode 0 (output) timing diagram | | | | Sleep | | Mode 1 (input) timing diagram | | | | Source, DMA0 61 | | Mode 2 (bidirectional) timing diagra | | | | Standby | | Mode 3 (bit control) timing diagram | | | | Standby with quick recovery 45 | | Mode control word | | | | System Stop | | Operation modes | | | | 5ystem 5top | | Output control words | | | V | | | Registers | | | | NEG instruction | | Reset | | | | Nine-bit mode | | Software sequences | | | | | | PIOS port 1 initialization | | | | Non-maskable interrupt | | Polled reception | | | | Non-maskable interrupt (NMI) 17<br>NOP instruction | | POP instruction | | | | | | Power management | 43 | | | Normal low power mode 44 | | Precharacterization | | | O | | | Processor control instructions | . 180 | | | 0 1 | | Processor description | | | | Op code map | | Control registers | 12 | | | 1st op code | | Flags | | | | 2nd op code after OCBH | | I/O space | | | | 2nd op code after ODDH | | Interrupt high address register (I) | 13 | | | 2nd op code after OEDH | | Memory Management Unit (MMU). | | | | 2nd op code after OFDH | | Program Counter (PC) | 13 | | | 4th byte after ODDH, OCBH, and D198 | | Program registers | | | | 4th byte after OFDH, OCBH, and D199 | | Rcounter register (R) | | | | OR instruction | | Stack Pointer (SP) | | | | Ordering information | | Processor flags | | | | Oscillator drive | | Program control instuctions | | | | OTDM instruction | | Programming techniques | | | | OTDMR instruction | | 5 5 4 | ~ - | 236 Z80S188 PS001500-ZMP0999 | | P (CONTINUED) | Register (Continued) | | |---|--------------------------------------|-------------------------------------|--------------| | | PRT | Processor control | . 12 | | | Handling interrupts 71 | R counter (R) | | | | Operation 71 | Refresh control | | | | Reset | Relocating the 80180 | . 38 | | | Starting 70 | SAR0, DAR0 | | | | Stopping 70 | SIO Read | . 81 | | | Timing diagram | SIO Write | . 73 | | | PRT race condition | Source and destination (SAR, DAR) . | . 57 | | | PUSH instruction 190 | Summary | 109 | | | | Time Constant | . 65 | | 2 | | Register, ASCI | | | | Quick recovery (standby) mode 45 | ASCI 0 Rx data | 172 | | | ( | ASCI0 control | 167 | | R | | ASCI0 control B | 168 | | | RAM Protect option | ASCI0 extension control | 173 | | | Receiver, Async 102 | ASCI0 status | 170 | | | Reception 102 | ASCI0 time constant high | 175 | | | Async | ASCI0 time constant low | 174 | | | DMA | ASCI0 time constatn high | 175 | | | Interrupt-driven | ASCI0 Tx data | 171 | | | Refresh | ASCI1 control A | | | | Control register | ASCI1 control B | | | | DRAM | ASCI1 extension control | | | | Timing diagram (2-clock cycle 221 | ASCI1 Rx data | 172 | | | Register | ASCI1 status | 171 | | | Addresses | ASCI1 time constant low | | | | Bank Area (BAR) | ASCI1 Tx data | 172 | | | Bank Base (BBR) | Register, basic device | | | | Bank Base High and Low 32 | Clock multiplier | | | | Channel Control 64 | CPU control | | | | Clock Multiplier (CMR) 41 | Free-running counte | | | | Common Area (CAR) 32 | I/O control | | | | Common Base (CBR) 32 | On-chip memory control | | | | Common base area (CBAR) 32 | Operating mode control | | | | Common Base High and Low 32 | Refresh control | 114 | | | DSTAT 57 | Register, chip select and wait | 105 | | | I 16 | Chip select and wait | | | | IL 16 | I/O chip select low | | | | Input/Output Chip Select High | Memory chip select 0 high | | | | and Low 39 | Memory chip select 0 low | | | | Interrupt High address (I ) 13 | Memory chip select 1 high | | | | Interrupt Vector | Memory chip select 1 low | 125 | | | Interrupt/trap control 17 | Register, CSI/O | 1.7 | | | ITC17 | CSI/O control | | | | Memory and I/O address (MAR, IAR) 57 | CSI/O data | $\Gamma / I$ | | | On-chip memory control 34 | | | | | PIO | | | **PRELIMINARY** | R (Continued) | Register, PRT | |-----------------------------------|-----------------------------| | Register, CTC | PRT0 reload high 148 | | CTC0 | PRT0 reload low | | CTC2146 | PRT0 timer data low147 | | CTC3 | PRT1 reload high 151 | | Register, DMA | PRT1 reload low | | DMA mode | PRT1 timer data high 150 | | DMA status | PTRT0 timer data high 147 | | DMA/wait control 142 | Timer control | | DMA0 byte count high 135 | Timer prescale | | DMA0 byte count low 135 | Register, SIO | | DMA0 destination address B 134 | RR0160 | | DMA0 destination address high 134 | RR1 | | DMA0 destination address low 133 | SIO A control | | DMA0 source address B 133 | SIO A data | | DMA0 source address high 132 | SIO B control | | DMA0 source address low 132 | SIO B data | | DMA1 byte count high 139 | SIO B rr2 | | DMA1 byte count low 139 | SIO B wr2 | | DMA1 I/O address B 137 | WR0 | | DMA1 I/O address high 137 | WR1 | | DMA1 I/O address low 136 | WR3 | | DMA1 memoory address B 136 | WR4 | | DMA1 memory address high 136 | WR5 | | DMA1 memory address low 135 | WR6 | | Register, interrupt | WR7 | | Interrupt vector low | Register, WDT | | Trap control 117 | Master | | Register, MMU | Watch-Dog Timer command 143 | | Bank area | Requests | | Bank base | DMA58 | | Bank base high, extended mode 123 | Edge vs. level sensitive 58 | | Bank base low, extended mode 122 | RES instruction | | Common area, extended mode 122 | Reset | | Common base | Conditions | | Common base high 121 | Watch-Dog timer 43 | | Common base low | None from OPMOD1 | | Common/bank area 120 | Output control register | | Register, PIO | RET instruction | | Port A control | INT0 mode 2 timing | | Port A data | Instruction summary 190 | | Port B control | RETI instruction | | Port B data 129 | Bit 6 (M1TE) | | Port C control | Bit 7 (M1E) | | Port C data | Timing with M1E=027 | | Port D control | RETN instruction | | Port D data | RL instruction | | | | 238 Z80S188 PS001500-ZMP0999 | R (Continued) | | Т | | |---------------------------------|---------|--------------------------------|-----| | RLA instruction | 191 | Test load circuit | 201 | | RLC instruction | 191 | Timing diagrams | 201 | | RLCA instruction | 191 | ASCI | 223 | | RLD instruction | 191 | Basic | | | ROM Protect option | 15 | Bus exchange | | | ROMCS device | 34 | Control timing diagram | | | ROMless option | 15 | CSI/O | | | Rotate and shift instructions | 179 | CTC | | | RR instruction | 191 | DMA request | | | RRA instruction | 191 | CSI/O | 223 | | RRC instruction | 191 | CTC | | | RRCA instruction | 191 | DMA Request | | | RRD instruction | 191 | DMA termination | 221 | | RST instruction | 191 | DMA Transmission | | | | | Edge-sense request | | | S | | Halt | | | SAR0 registers | 60 | I/O cycle | | | SBC instruction | | I/O read timing | | | SCF instruction | | I/O write timing | | | Security features | | INTO mode 0 | | | SET instruction | | INTO mode 1 | | | Setting up a DMA transfer | | INTO mode 2 | | | Signalling, Daisy chain | | Interrupt | | | SIO | | Interrupt acknowledge timing | | | Addresses | 72 | Level-sense request | | | Interrupts | | Memory read timing | | | Read registers | | Memory write timing | | | Registers per channel | | Mode 0 outpu | | | Timing diagram | | Mode 1 input | | | Write registers | | Mode 2 bidirectional | | | SLA instruction | | Mode 3 bit contol | | | Sleep | | PIO mode 0 (output) | | | Mode | 44 | PIO mode 1 (input) | | | Timing diagram | 222 | PIO mode 2 (bidirectional) | | | Source | | PIO mode 3 (bit control) | | | And destination registers (SAR, | DAR) 57 | PRT | | | Mode, DMA0 | 61 | Refresh cycle | | | SRA instruction | 192 | Refresh timing (2-clock cycle) | | | SRL instruction | 192 | RETI instruction with M1E=0 | | | Stack pointer (SP) | 13 | SIO | | | Standard test conditions | | Sleep | | | Standby mode | | Watch-Dog timer | | | Status, Async | | Transmission | | | Stopping a PRT | | Async | 97 | | SUB instruction | | DMA | 9 | | Sync operation | | Interrupt-driven | | | System Stop mode | | | | INDEX PRELIMINARY | T | (CONTINUED) | |---|-------------------------------------------------------------------------------------------------------------| | | Transmitter, Async102Traps, illegal instruction13Triggers, Schmitt227TST instruction192TSTIO instruction192 | | V | <b>/</b> | | | Wait state generator | | X | XOR instruction | | Z | | | | ZDI Connector on target board | | | ZiLOG Debug Interface (ZDI) |