# Z86E15 # CMOS Z8® 8-BIT OTP KEYBOARD CONTROLLER #### **FEATURES** | Device | ROM<br>(KB) | RAM*<br>(Bytes) | I/O<br>Lines | Speed<br>(Mhz) | |--------|-------------|-----------------|--------------|----------------| | Z86E15 | 4 | 188 | 32 | 5 | | | | | | | Note: \*General-Purpose - 4.5V to 5.5V Operating Range - 0°C to +70°C Operating Temperature Range - Low-Power Consumption: 60 mW @ 5 MHz - Five Vectored, Priority Interrupts from Five Different Sources - A Programmable 8-Bit Counter/Timer, with 6-Bit Programmable Prescaler - Power-On-Reset (POR) Timer, Hardware Watch-Dog Timer (WDT) - Digital Inputs CMOS Levels with Internal Pull-Up Resistors - Four Direct Connect LED Drive Ports - On-Chip RC Oscillator - Low System EMI Emission ## **GENERAL DESCRIPTION** The Z86E15 microcontroller (MCU) is a member of the single-chip Z8® MCU family with 4 KB of EPROM and 188 bytes of general-purpose RAM. The Z86E15 is a pin-compatible, One-Time-Programmable (OTP) version of the Z86K15 Keyboard Controller. Zilog's CMOS-microcontroller offers fast execution, efficient use of memory, sophisticated interrupts, input/output bit manipulation capabilities. To unburden the program from coping with real-time problems such as counting/timing, the Z86E15 offers an onchip counter/timer with a large number of user-selectable modes. Five different internal or external interrupt sources are maskable and prioritized in which a vectored address is provided for efficient interrupt subroutine handling and multitasking functions. The Z86E15 achieves low EMI by means of several modifications in the output drivers and clock circuitry of the device. ## **GENERAL DESCRIPTION** (Continued) **Notes:** All signals with a preceding front slash, "/", are active Low. For example, B//W (WORD is active Low); /B/W (BYTE is active Low, only). Power connections follow conventional descriptions below: | Connection | Circuit | Device | |------------|-----------------|----------------------| | Power | V <sub>cc</sub> | $V_{_{\mathrm{DD}}}$ | | Ground | GND | $V_{ss}$ | Figure 1. Z86E15 Functional Block Diagram ## PIN DESCRIPTION #### Notes: \*Pin 5 and 6 used for testing Ground during normal operation. When Pin 5 is connected to $V_{\rm cc}$ . Pin 6 is CLK OUT. When Pin 5 is connected to GND, Pin 6 outputs nothing. These pins must be tied to ground in application. Figure 2. 40-Pin DIP Configuration Table 1. 40-Pin DIP Pin Identification | Pin # | Symbol | Function | Direction | |-------|-----------------|------------------------------|-----------| | 1-4 | P30-P33 | Port 3, Pins 0,1,2,3 | Input | | 5-6 | NC | Tied to GND | | | 7-10 | P27-P24 | Port 2, Pins 7,6,5,4 | In/Output | | 11 | GND | Ground | | | 12 | V <sub>cc</sub> | Power Supply | Input | | 13-20 | P00-P07 | Port 0, Pins 0,1,2,3,4,5,6,7 | Output | | 21-28 | P10-P17 | Port 1, Pins 0,1,2,3,4,5,6,7 | Output | | 29 | V <sub>cc</sub> | Power Supply | | | 30 | GND | Ground | | | 31 | AGND | Analog Ground | | | 32 | RCIN | RCIN | Input | | 33-36 | P34-P37 | Port 3, Pins 4,5,6,7 | Output | | 37-40 | P20-P23 | Port 2, Pins 0,1,2,3 | Input | | | | | | # PIN DESCRIPTION (Continued) #### Notes: Pins 5 and 6 used for testing. Ground during normal operation When Pin 43 is connected to $V_{\rm cc}$ , Pin 44 is CLKOUT. When Pin 43 is connected to GND. Pin 44 outputs nothing. Figure 3. 44-Pin PLCC Pin Assignments Table 2. 44-Pin PLCC Pin Assignments | Pin # | Symbol | Function | Direction | | |-------|-----------------|------------------------------|-----------|--| | 1-4 | P30-P33 | Port 3, Pins 0,1,2,3 | Input | | | 5-7 | NC | Test Pins (GND) | | | | 8-11 | P27-P24 | Port 2, Pins 4,5,6,7 | In/Output | | | 12 | GND | Ground | | | | 13 | V <sub>cc</sub> | Power Supply | | | | 14-21 | P00-P07 | Port 0, Pins 0,1,2,3,4,5,6,7 | Output | | | 22-28 | P10-P16 | Port 1, Pins 0,1,2,3,4,5,6 | Output | | | 29 | NC | Not Connected | | | | 30 | P17 | Port 1, Pin 7 | Output | | | 31 | V <sub>cc</sub> | Power Supply | | | | 32 | GND | Ground | | | | 33 | AGND | Analog Ground | | | | 34 | NC | Not Connected | | | | 35 | RCIN | RCIN | Input | | | 36-38 | P34-P36 | Port 3, Pins 4,5,6,7 | Output | | | 39 | NC | Not Connected | | | | 40 | P37 | Port 3, Pin 7 Output | | | | 41-44 | P20-P23 | Port 2, Pins 0,1,2,3 | In/Output | | | | | | | | #### Notes: Pins 43 and 44 are used for testing ground during normal operation. When Pin 45 is connected to $V_{cc}$ , Pin 46 is CLKOUT. When Pin 45 is connected to GND. Pin 46 outputs nothing. Figure 4. 44-Pin QFP Pin Assignments Table 3. 44-Pin QFP Pin Identification | Pin # | Symbol | Function | Direction | | | |-------|-----------------|--------------------------------|-----------|--|--| | 1 | NC | Not Connected | | | | | 2-5 | P24-P27 | Port 2, Pins 4,5,6,7 In/Output | | | | | 6 | GND | Ground | | | | | 7 | V <sub>cc</sub> | Supply Voltage | | | | | 8-15 | P00-P07 | Port 0, Pins 0,1,2,3,4,5,6,7, | Output | | | | 16-22 | P10-P16 | Port 1, Pins 0,1,2,3,4,5,6 | Output | | | | 23 | NC | Not Connected | | | | | 24 | P17 | Port 1, Pin 7 | Output | | | | 25 | V <sub>cc</sub> | Supply Voltage | | | | | 26 | GND | Ground | | | | | 27 | AGND | Analog Ground | | | | | 28 | NC | Not Connected | | | | | 29 | RCIN | RCIN | Input | | | | 30-32 | P34-P36 | Port 3, Pins 4,5,6 | Output | | | | 33 | NC | Not Connected | | | | | 34 | P37 | Port 3, Pin 7 | Output | | | | 35-38 | P20-P23 | Port 2, Pins 0,1,2,3 | Input | | | | 39-42 | P30-P33 | Port 3, Pins 0,1,2,3 | Input | | | | 43-44 | NC | Test Pins (GND) | | | | ## **ABSOLUTE MAXIMUM RATINGS** | Symbol | Description | Min | Max | Units | |---------------------|-------------------|------|------|-------| | $\overline{V_{cc}}$ | Supply Voltage* | -0.3 | +7.0 | V | | $T_{\mathtt{STG}}$ | Storage Temp | -65 | +150 | °C | | $T_A$ | Oper Ambient Temp | 0 | +105 | °C | Note: \* Voltage on all pins with respect to GND. Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## STANDARD TEST CONDITIONS The characteristics listed here apply for standard test conditions as noted. All voltages are referenced to GND. Positive current flows into the referenced pin (Figure 5). Figure 5. Test Load Diagram ## **CAPACITANCE** $T_{_{A}}$ = 25°C; $V_{_{CC}}$ = GND = 0V; f = 1.0 MHz; unmeasured pins returned to GND. | Parameter | Max | |--------------------|-------| | Input Capacitance | 12 pF | | Output Capacitance | 12 pF | | I/O Capacitance | 12 pF | Frequency tolerance ±10% # **DC CHARACTERISTICS** $V_{\rm CC}$ = 5.0V $\pm$ 10% @ 0°C to +70°C | Sym | Parameter | Min | Max | Тур* | Unit | Condition | |---------------------|--------------------------------|----------------------|------------------------|------|------|-----------------------------------------------------------------| | V <sub>CH</sub> | Clock Input High Voltage | 0.7 V <sub>cc</sub> | V <sub>cc</sub> + 0.3V | 2.5 | V | Driven by External Clock Generator | | $V_{CL}$ | Clock Input Low Voltage | GND -0.3 | 0.2 V <sub>cc</sub> | 1.5 | V | Driven by External Clock Generator | | $V_{IH}$ | Input High Voltage | 0.7 V <sub>cc</sub> | V <sub>cc</sub> + 0.3 | 2.5 | V | | | $V_{\rm IL}$ | Input Low Voltage | GND -0.3 | 0.2 V <sub>cc</sub> | 1.5 | V | | | $V_{OH}$ | Output High Voltage | V <sub>cc</sub> -0.4 | | 4.7 | V | $I_{OH} = -2.0 \text{ mA (Port 2 out. in P/P Mode)}$ | | $V_{OH}$ | Output High Voltage | V <sub>cc</sub> -0.6 | | | V | I <sub>OH</sub> = -2.0 mA (see note 1 below.) | | $\overline{V}_{OH}$ | Output High Voltage | V <sub>cc</sub> -1.0 | | | V | $I_{OH} = -2.0 \mu\text{A}$ (Port 0 and Port 1) | | $V_{OL}$ | Output Low Voltage | | .4 | | V | I <sub>OL</sub> = 4 mA | | $V_{OL}$ | Output Low Voltage | | .8 | | V | I <sub>oL</sub> = 4 mA (see note 1 below.) | | I <sub>OL</sub> | Output Low | 10 | 20 | | mA | V <sub>oL</sub> = V <sub>cc</sub> -2.2 V (see note 1, 2 below.) | | I <sub>OL</sub> | Output Leakage | -1 | 1 | <1 | μΑ | V <sub>IN</sub> = 0V, 5.25V | | I <sub>cc</sub> | V <sub>cc</sub> Supply Current | | 12 | 6 | mA | @ 5.0 MHz | | I <sub>CC1</sub> | HALTt Mode Current | | | 2 | mA | @ 5.0 MHz | | I <sub>CC2</sub> | STOP Mode Current | | 10 | | μΑ | | | $R_p$ | Pull Up Resistor | 6.76 | 14.04 | 10.4 | Kohm | Port 20-25 and Port 30-33 | | $R_p$ | Pull Up Resistor (P26-P27) | 1.8 | 3 | 2.4 | Kohm | | | | (P0 & P1) | 200 | 500 | | Kohm | | ## Notes: <sup>\*</sup> Typical @ 25°C <sup>1.</sup> Ports P37-P34. These may be used for LEDs or as general-purpose outputs requiring high sink current. <sup>2.</sup> $V_{cc} = 5.0V \pm 5\%$ @ 0°C to + 70°C ## **AC ELECTRICAL CHARACTERISTICS** | | | | | T <sub>A</sub> = 0°C | to 70°C | | | |----|------------------|-------------------------------|----------------------------|----------------------|------------|-------|-------| | No | Symbol | Parameter | V <sub>cc</sub><br>Note[4] | 5 M<br>Min | IHz<br>Max | Units | Notes | | 1 | ТрС | Input Clock Period | 5.0V | 200 | 250 | ns | 1 | | 2 | TrC,TfC | Clock Input Rise & Fall Times | 5.0V | | 25 | ns | 1 | | 3 | TwC | Input Clock Width | 5.0V | 37 | | ns | 1 | | 4 | TwTinL | Timer Input Low Width | 5.0V | 70 | | ns | 1 | | 5 | TwTinH | Timer Input High Width | 5.0V | 2.5TpC | | | 1 | | 6 | TpTin | Timer Input Period | 5.0V | 4TpC | | | 1 | | 7 | TrTin, | Timer Input Rise & Fall Timer | 5.0V | | 100 | ns | | | 8A | TwIL | Int. Request Low Time | 5.0V | 70 | | ns | 1,2 | | 8B | TwIL | Int. Request Low Time | 5.0V | 3TpC | | | 1,3 | | 9 | TwIH | Int. Request Input High Time | 5.0V | 3TpC | | | 1,2 | | 10 | Twsm | Stop Mode Recovery Width Spec | 5.0V | 5TpC | | ns | | | 11 | Tost | Oscillator Start-up Time | 5.0V | | 5TpC | | | | 12 | Twdt | Watch-Dog Timer Delay Time | 5.0V | 53 | | ms | | | 13 | T <sub>POR</sub> | PowerOn Reset | 5.0V | 106 | 130 | ms | | | | | | | | | | | ## Notes: - Timing Reference uses 0.7 V<sub>cc</sub> for a logic 1 and 0.2 V<sub>cc</sub> for a logic 0. Interrupt request through Port 3 (P31-P33). Interrupt request through Port 3 (P30). Figure 6. Additional Timing ## **PIN FUNCTIONS** **RCIN.** A precision resistor is connected between this pin and the power supply to form the precision RC oscillator. **Port 0** (P07-P00). Port 0 is an 8-bit, CMOS-compatible open-drain output (Figure 7). **CLKOUT.** This pin is the system clock of the Z8® and runs at the frequency of the RC oscillator (Test only). Figure 7. Port 0 Configuration **Port 1** (P17-P10). Port 1 is an 8-bit, CMOS-compatible open-drain output port (Figure 8). Figure 8. Port 1 Configuration # **PIN FUNCTIONS** (Continued) **Port 2** (P27-P20). Port 2 is an 8-bit, CMOS-compatible Port with 4-bit input, 4-bit programmable I/O (Figure 9). P20-P25 have 10.4K ( $\pm 35\%$ ) pull-up resistors. P26-P27 have 2.4K ( $\pm 25\%$ ) pull-up resistors. Figure 9. Port 2 Configuration **Port 3** (P37-P30). Port 3 is an 8-bit, CMOS-compatible four-fixed input (P33-P30) and four-fixed output (P37-P34) I/O port. Port 3 inputs have 10.4 Kohm pull-up resistors. Outputs are capable of directly driving LED. Port 3 is configured under software control to provide four external interrupt request signals (IRQ0-IRQ3). Figure 10. Port 3 Configuration ## **PIN FUNCTIONS** (Continued) **Program Memory.** The 16-bit program counter addresses 4 KB of program memory space at internal locations (Figure 11). The first 12 bytes of program memory are reserved for the interrupt vectors. These locations have six 16-bit vectors that correspond to the five available interrupts. Byte 12 to byte 4095 consists of on-chip, mask programmed ROM. Addresses 4096 and greater are reserved. Figure 11. Program Memory Map Figure 12. Register Pointer Register Register File. The register file (Figure 13) consists of four I/O port registers, 188 general-purpose registers (excluding P00-P03), and 11 control and status registers (R3-R0, R191-R4, and R255-R240, respectively). The instructions can access registers directly or indirectly through an 8-bit address field. This allows short, 4-bit register addressing using the Register Pointer. In the 4-bit mode, the register file is divided into nine working-register groups, each occupying 16 continuous locations. The Register Pointer addresses the starting location of the active working-register group. Figure 13. Register File Configuration Figure 14. Register File Architecture ## **PIN FUNCTIONS** (Continued) **Counter/Timers.** There is an 8-bit programmable counter/timer (T0) driven by its own 6-bit programmable prescaler (Figure 15). The 6-bit prescalers can divide the input frequency of the clock source by any integer number from 1 to 64. The prescaler drives its counter, which decrements the value (1 to 256) on the prescaler overflow. When both the counter and prescaler reach the end of count, a timer interrupt request, IRQ4, is generated. The counter can be programmed to start, stop, restart to continue, or restart from the initial value. The counter can also be programmed to stop upon reaching zero (single pass mode) or to automatically reload the initial value and continue counting (modulo-n continuous mode) The counter, but not the prescaler, is read at any time without disturbing its value or count mode. Figure 15. Counter/Timers Block Diagram **Interrupts.** The Z86E15 has five different interrupts from five different sources. These interrupts are maskable and prioritized (Figure 16). The five sources are divided as follows: four sources are claimed by Port 3 lines P33-P30, and the other is claimed by the counter/timer. The Interrupt Masked Register globally or individually enables or disables the five interrupts requests. Figure 16. Interrupt Block Diagram When more than one interrupt is pending, priorities are resolved by a programmable priority encoder that is controlled by the Interrupt Priority register. All interrupts are vectored through locations in the program memory. When an interrupt machine cycle is activated an interrupt request is granted. Thus, this disables all of the subsequent interrupts, saves the Program Counter and status flags, and then branches to the program memory vector location reserved for that interrupt. This memory location and the next byte contain the 16-bit address of the interrupt service routine for that particular interrupt request. To accommodate polled interrupt systems, interrupt inputs are masked and the interrupt request register is polled to determine which of the interrupt request needs service. **RC Oscillator.** The Z86E15 provides an internal capacitor to accommodate an RC oscillator configuration. A 1% precision resistor is necessary to achieve $\pm 10\%$ accurate frequency oscillation. The Z86E15 also accepts external clock from (RCIN) with (AGND) connected to $V_{\rm cc}$ (Figure 17). Figure 17. RC Oscillator Configuration ## **PIN FUNCTIONS** (Continued) **Watch-Dog Timer.** The Watch-Dog Timer (WDT) is activated automatically by power-on if it is enabled in the Mask Option. The WDT is a retriggerable one-shot timer that resets the Z8 if it reaches its terminal count. The WDT is driven by the system clock. It must be refreshed at least once during each time cycle by executing the WDT instruction. WDT can be enabled by Mask Option. (Figure 18) **WDT Hot bit.** Bit 7 of the Interrupt Request register (IRQ register FAH) determines whether a hot start or cold start occurred. A cold start is defined as reset occurring from power-up of the Z86E15 (the default upon power-up is 0). A hot start occurs when a WDT time-out has occurred (bit 7 is set to 1). Bit 7 of the IRQ register is read-only and is automatically reset to 0 when read. Watch-Dog Timer . The WDT time-out is $$\frac{294912 \text{ ms}}{\text{f(Hz)}}$$ **WDT During HALT (D5-R250).** This bit determines whether or not the WDT is active during HALT Mode. The default is 1, and a 1 indicates active during HALT. Figure 18. WDT Turn-On Timing After Reset **Power-On-Reset (POR).** A timer circuit is triggered by the system oscillator and is used for the Power-On Reset (POR) timer function. The POR time allows $V_{\rm cc}$ and the oscillator circuit to stabilize before instruction execution begins. POR period is defined as: POR (ms) = $$\frac{589824}{f_{(Hz)}}$$ The POR timer circuit is a one-shot timer triggered by one of two conditions: - 1. Power fail to Power OK status - 2. Stop-Mode Recovery The POR time is a nominal 147 ms $\pm$ 10%. At 4 MHz the POR timer is bypassed after Stop-Mode Recovery. **HALT.** HALT turns off the internal CPU clock, but not the RC oscillator. The counter/timer and external interrupts IRQ0, IRQ1, IRQ2, and IRQ3 remain active. The Z86E15 is recovered by interrupts, either externally or internally (Figure 19). **STOP.** This instruction turns off the internal clock and oscillator. It reduces the standby current to less than 10 $\mu$ A. The STOP Mode is terminated by a reset only or external reset. This causes the processor to restart the application program at address 000C (HEX) or the active external interrupt vector. In order to enter STOP (or HALT) Mode, it is necessary to first flush the instruction pipeline to avoid suspending execution in mid-instruction. To do this, the user must execute a NOP (Opcode=FFH) immediately before the appropriate sleep instruction, such as: Figure 19. IRQ Register The Bit 6 of IRQ Registers are flags for Stop Mode Recovery (Figure 20). Cold or Warm Start (D6). This bit is set upon entering STOP Mode. A 0 (cold) indicates that the device is awakened by a POR/WDT RESET. A 1 (warm) indicates that the device is awakened by a SMR source. This bit is reset when read. Negative transition on any of the designated row input pins or host data line will recover Z86E15 from STOP Mode. Figure 20. Stop-Mode Recovery Source ## **Z8® CONTROL REGISTER DIAGRAMS** Figure 21. Timer Mode Register (F1,: Read/Write) Port 2 Mode Register Figure 24. (F6,: Write Only) Counter/Timer 0 Register Figure 22. (F4<sub>u</sub>: Read/Write) Port 2 Open Drain Mode Register Figure 25. (F7,: Write Only) Prescaler 0 Register Figure 23. (F5<sub>H</sub>: Write Only) Figure 26. Interrupt Priority Register (F9<sub>H</sub>: Write Only) Figure 27. Interrupt Request Register (FA<sub>H</sub>: Read/Write) Figure 28. Interrupt Mask Register (FB<sub>H</sub>: Read/Write) Figure 29. Flag Register (FC<sub>H</sub>: Read/Write) Register Pointer Figure 30. (FD<sub>H</sub>: Read/Write) Stack Pointer Figure 31. (FF $_{H}$ : Read/Write) ## **PROGRAMMING** ## Signals Required for E15 EPROM The TEST1 pin will be used as a high voltage pin. The high voltage from this pin will be used to program the EPROM. It will also need to be at high voltage in order for any EPROM operation to be done. When this pin is at high voltage, then an internal signal V<sub>pph</sub> is generated from the high voltage detect circuitry and the signal being active will be used to multiplex the remaining pins that are required in all the EPROM operations. ## TEST1 (Vpp) This pin is designated a high voltage pin on the Z86E15. All EPROM operations will require a high voltage on this pin. The $V_{pp}$ supplies the high voltage for the programming of the EPROM. **Note**: The pins listed below are based on the condition that the $V_{po}$ is in high voltage. #### P33 (Mode Latch) The Z86E15 utilizes this pin when high will be used to latch the mode. This condition will only happen when the $V_{\tiny pph}$ is active. ## P32 (Oeb-Output Enable) This regular pin controls the direction of the data bus. The signal generated goes into the EPROM as the precharge signal. When this signal is low, the data is output from the EPROM. When the signal is high, data is input to the EPROM. When the signal is high, the EPROM is precharged. When the signal is low, the EPROM is evaluated. #### **P31 (EPMH)** This regular pin is used to read the option bits when the EPROM is protected. When the signal is high, during POR, the option bits can be read from the EPROM. #### P30 (Volt\_Clamp) This regular pin used the signal to disable the voltage clamp circuit. When the signal is low, the voltage clamp circuit is enabled. When the signal is high, the voltage clamp circuit is disabled and margin testing can be done. ## P20 (CEb) This regular pin on the Z86E15 is the chip enable signal for the EPROM. This signal will be input to the EPROM when Vpph is high. This is an active low signal. ## P21 (PGMb-Program Mode) This regular pin on the Z86E15 allows the EPROM to be programmed when the signal is logic low, and when the signal $V_{pph}$ is high. The data on the databus will be programmed into the location that is addressed by the internal counter that generates the address for the EPROM. ## P22 (epadr\_clk) and P23 (epadr\_rst) The address is generated by an internal address counter which is clocked through the signal epadr\_clk. Each clock increments the counter by one. The counter can be reset to zero by the epadr\_rst signal. Both epadr\_clk and epadr rst are external signals. The epadr\_rst signal is an active high signal. ## Data to the EPROM The data to the EPROM are multiplexed with the pins as shown below in Figure 32: (Data <7.0>) | Data | Pin | |------|-----| | D0 | P34 | | D1 | P35 | | D2 | P36 | | D3 | P37 | | D4 | P27 | | D5 | P26 | | D6 | P25 | | D7 | P24 | Figure 32. Data Pin Assignments #### **Option Bit Programming** In order to program the option bits, the Mode 3 should be used. This can be done as follows: - The V<sub>pp</sub> pin is set to high voltage (device pin TEST1 is driven to high voltage). - The epadr\_rst signal is driven high for one cycle to reset the address counter (device pin P23). - Three clocks are given on the epadr\_clk pin (P22), which will advance the counter to the count of 3. - The Mode Latch signal (P33) is driven high for one cycle to latch in the data into the Mode Register. - The address counter is again reset and the required data is programmed into location 0, which will program the 8 locations of the option bits. In the Z86E15, bits 0, 1 and 2 will be used as there are only 3 option bits for this device. ## PACKAGE INFORMATION Figure 33. 40-Pin DIP Package Diagram Figure 34. 44-Pin PLCC Package Diagram # PACKAGE INFORMATION (Continued) Figure 35. 44-Pin QFP Package Diagram ## ORDERING INFORMATION | 5 MHz | 5 MHz | 5 MHz | |-------------|-------------|-------------| | 40-Pin DIP | 44-Pin PLCC | 44-Pin QFP | | Z86E1505PSC | Z86E1505VSC | Z86E1505FSC | For fast results, contact your local Zilog sales office for assistance in ordering the part desired. #### **CODES** ## **Package** P = Plastic DIP V = Plastic Leaded Chip Carrier F = Quad Flat Pack ## **Speed** 05 = 5 MHz #### **Environmental** C = Plastic Standard ## **Temperature** $S = 0^{\circ}C$ to $+70^{\circ}C$ #### Example: © 1997 by Zilog, Inc. All rights reserved. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Zilog, Inc. The information in this document is subject to change without notice. Devices sold by Zilog, Inc. are covered by warranty and patent indemnification provisions appearing in Zilog, Inc. Terms and Conditions of Sale only. ZILOG, INC. MAKES NO WARRANTY, EXPRESS, STATUTORY, IMPLIED OR BY DESCRIPTION, REGARDING THE INFORMATION SET FORTH HEREIN OR REGARDING THE FREEDOM OF THE DESCRIBED DEVICES FROM INTELLECTUAL PROPERTY INFRINGEMENT. ZILOG, INC. MAKES NO WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PURPOSE. Zilog, Inc. shall not be responsible for any errors that may appear in this document. Zilog, Inc. makes no commitment to update or keep current the information contained in this document. Zilog's products are not authorized for use as critical components in life support devices or systems unless a specific written agreement pertaining to such intended use is executed between the customer and Zilog prior to use. Life support devices or systems are those which are intended for surgical implantation into the body, or which sustains life whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. Zilog, Inc. 210 East Hacienda Ave. Campbell, CA 95008-6600 Telephone (408) 370-8000 FAX 408 370-8056 Internet: http://www.zilog.com