# Z86C15 # CMOS Z8<sup>®</sup> MCU 8-BIT KEYBOARD CONTROLLER #### **FEATURES** | Device | ROM | RAM* | I/O | Speed | |--------|------|---------|-------|-------| | | (KB) | (Bytes) | Lines | (MHz) | | Z86C15 | 4 | 236 | 32 | 5 | Note: \*General-Purpose - 4.5V to 5.5V Operating Range - 0°C to 70°C Operating Temperature Range - Expanded Register File - Low-Power Consumption: 30 mW @ 5 MHz Typical - Six Vectored, Priority Interrupts from Six Different Sources - Two Programmable 8-Bit Counter/Timers, Each with 6-Bit Programmable Prescaler - Power-On Reset (POR) Timer, Hardware Watch-Dog Timer (WDT) - Digital Inputs CMOS Levels with Internal Pull-Up Resistors - Four Direct Connect LED Drive Ports - On-Chip RC Oscillator, 4 MHz to 5 MHz #### **GENERAL DESCRIPTION** The Z86C15 Keyboard Controller is a full-featured member of the Z8<sup>®</sup> microcontroller family offering a unique register-to-register architecture that avoids accumulator bottlenecks and is more code efficient than RISC processors. For applications demanding powerful I/O capabilities, the Z86C15 provides 32 pins dedicated to input and output. These lines are grouped into four ports, each port consisting of eight lines, and are configurable under software control to provide timing, status signals, and serial or parallel I/O ports. Two on-chip counter/timers, with a large number of user-selectable modes, are available to relieve the system of administering real-time tasks, such as counting/timing and I/O data communications. Six different internal or external interrupt sources are maskable and prioritized so a vectored address is provided for efficient interrupt subroutine handling and multitasking functions. The Z86C15 achieves low-EMI by means of several modifications in the output drivers and clock circuitry of the device. By means of an expanded register file, the designer has access to three additional system control registers that provide extra peripheral devices, I/O ports, and register addresses (see Functional Block Diagram, Figure 1). Power connections follow conventional descriptions below: | Connection | Circuit | Device | | |------------|-----------------|-----------------|--| | Power | V <sub>CC</sub> | V <sub>DD</sub> | | | Ground | GND | V <sub>SS</sub> | | ## **GENERAL DESCRIPTION** (Continued) Figure 1. Z86C15 Functional Block Diagram #### PIN IDENTIFICATION Note: Pin 8 is connected to the chip, although it is used only for testing. This pin must float. Figure 2. 40-Pin DIP Pin Configuration Table 1. 40-Pin DIP Identification | Pin # | Symbol | Function | Direction | |-------|-----------------|---------------------|-----------| | 1 | V <sub>CC</sub> | Power Supply | Input | | 2 | CLKOUT | Z8 System Clock | Output | | 3 | RCIN | RC Oscillator Clock | Input | | 4 | P37 | Port 3, Pin 7 | Output | | 5 | P30 | Port 3, Pin 0 | Input | | 6 | RESET | Reset | Input | | 7 | AGND | Analog Ground | | | *8 | N/C | Not Connected | | | 9 | WDTOUT | Watch-Dog Timer | Output | Table 1. 40-Pin DIP Identification | Pin# | Symbol | Function | Direction | |-------|---------|------------------------------|-----------| | 10 | P35 | Port 3, Pin 5 | Output | | 11 | GND | Ground | Input | | 12 | P32 | Port 3, Pin 2 | Input | | 13-20 | P07-P00 | Port 0, Pins 0,1,2,3,4,5,6,7 | In/Output | | 21-28 | P17-P10 | Port 1, Pins 0,1,2,3,4,5,6,7 | In/Output | | 29 | P34 | Port 3, Pin 4 | Output | | 30 | P33 | Port 3, Pin 3 | Input | | 31-38 | P27-P20 | Port 2, Pins 0,1,2,3,4,5,6,7 | In/Output | | 39 | P31 | Port 3, Pin 1 | Input | | 40 | P36 | Port 3, Pin 6 | Output | ## **PIN IDENTIFICATION** (Continued) \*Note: Pin 9 is connected to the chip, although it is used only for testing. This pin *must* float. Figure 3. 44-Pin PLCC Pin Assignments Table 2. 44-Pin PLCC Pin Identification | | | Direction | | |----------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | $V_{CC}$ | Power Supply | Input | | | CLKOUT | Z8 System Clock | Output | | | RCIN | RC Oscillator Clock | Input | | | P37 | Port 3, Pin 7 | Output | | | P30 | Port 3, Pin 0 | Input | | | N/C | Not Connected | | | | RESET | Reset | Input | | | AGND | Analog Ground | | | | N/C | Not Connected | | | | WDTOUT | Watch-Dog Timer | Output | | | P35 | Port 3, Pin 5 | Output | | | GND | Ground | Input | | | P32 | Port 3, Pin 2 | Input | | | P02/P00 | Port 0, Pins 0, 1, 2 | In/Output | | | | CLKOUT RCIN P37 P30 N/C RESET AGND N/C WDTOUT P35 GND P32 | CLKOUT Z8 System Clock RCIN RC Oscillator Clock P37 Port 3, Pin 7 P30 Port 3, Pin 0 N/C Not Connected RESET Reset AGND Analog Ground N/C Not Connected WDTOUT Watch-Dog Timer P35 Port 3, Pin 5 GND Ground P32 Port 3, Pin 2 | | Table 2. 44-Pin PLCC Pin Identification | Pin # | Symbol | Function | Direction | |-------|---------|----------------------------|-----------| | 17 | N/C | Not Connected | | | 18-22 | P07-P03 | Port 0, Pins 3, 4, 5, 6, 7 | In/Output | | 23-27 | P14-P10 | Port 1, Pins 0, 1, 2, 3, 4 | In/Output | | 28 | N/C | Not Connected | | | 29-31 | P17-P15 | Port 1, Pins 5, 6, 7 | In/Output | | 32 | P34 | Port 3, Pin 4 | Output | | 33 | P33 | Port 3, Pin 3 | Input | | 34-38 | P24-P20 | Port 2, Pins 0, 1, 2, 3, 4 | In/Output | | 39 | N/C | Not Connected | | | 40-42 | P27-P25 | Port 2, Pins 5, 6, 7 | In/Output | | 43 | P31 | Port 3, Pin 1 | Input | | 44 | P36 | Port 3, Pin 6 | Output | \*Note: Pin 3 is connected to the chip, although it is used only for testing. This pin *must* float. Figure 4. 44-Pin QFP Pin Assignments Table 3. 44-PIN QFP Pin Identification | Pin# | Symbol | Function | Direction | |-------|---------|-----------------------|-------------| | 1 | RESET | Reset | Input | | 2 | AGND | Analog Ground | | | *3 | N/C | Not Connected | | | 4 | WDTOUT | Watch-Dog Timer | Output | | 5 | P35 | Port 3, Pin 5 | Output | | 6 | GND | Ground Input | | | 7 | P32 | Port 3, Pin 2 | Input | | 8-10 | P02-P00 | Port 0, Pins 0, 1, 2 | In/Output | | 11 | N/C | Not Connected | Input | | 12-16 | P07-P03 | Port 0, Pins 3,4,5,6, | 7 In/Output | | 17-21 | P14-P10 | Port 1, Pins 0,1,2,3, | 4In/Output | | 22 | N/C | Not Connected | | | 23-25 | P17-P15 | Port 1, Pins 5, 6,7 | In/Output | | 26 | P34 | Port 3, Pin 4 | Output | Table 3. 44-PIN QFP Pin Identification | Pin# | Symbol | Function | Direction | |-------|---------|----------------------------|-----------| | 27 | P33 | Port 3, Pin 3 | Input | | 28-32 | P24-P20 | Port 2, Pins 0, 1, 2, 3, 4 | In/Output | | 33 | N/C | Not Connected | | | 34-36 | P27-P25 | Port 2, Pins 5, 6, 7 | In/Output | | 37 | P31 | Port 3, Pin 1 | Input | | 38 | P36 | Port 36 | Output | | 39 | VCC | Power Supply | Input | | 40 | CLKOUT | Z8 System Clock | Output | | 41 | RCIN | RC Oscillator Clock | Input | | 42 | P37 | Port 3, Pin 7 | Output | | 43 | P30 | Port 3, Pin 0 | | | 44 | N/C | Not Connected | | #### **ABSOLUTE MAXIMUM RATINGS** | Description | Min | Max | Units | |----------------------------------|-------------------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | Supply Voltage* | -0.3 | +7.0 | V | | Storage Temp | -65 | +150 | °C | | T <sub>A</sub> Oper Ambient Temp | | +105 | °C | | | Supply Voltage* Storage Temp Oper Ambient | Supply Voltage* -0.3 Storage Temp -65 Oper Ambient 0 | Supply Voltage* -0.3 +7.0 Storage Temp -65 +150 Oper Ambient 0 +105 | Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### STANDARD TEST CONDITIONS The characteristics listed here apply for standard test conditions as noted. All voltages are referenced to GND. Positive current flows into the referenced pin (Test Load). Figure 5. Test Load Diagram #### **CAPACITANCE** $T_A = 25^{\circ}C$ ; $V_{CC} = GND = 0V$ ; f = 1.0 MHz; unmeasured pins returned to GND. | Parameter | Max | |--------------------|-------| | Input Capacitance | 12 pF | | Output Capacitance | 12 pF | | I/O Capacitance | 12 pF | #### **FREQUENCY** Frequency 4 MHz - 5 MHz Tolerance ±10% Frequency tolerance limit only applies to the packaged device and not die or wafer. # **DC CHARACTERISTICS** $V_{CC}$ = 5.0V ±10% @ 0°C to +70°C | | | | | Typical | | | | |---------------------|--------------------------------|----------------------|-----------------------|---------|------|---------------------------------------------------------|-------| | Sym | Parameter | Min | Max | @ 25°C | Unit | Condition | Notes | | V <sub>CH</sub> | Clock Input High Voltage | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +0.3V | 2.5 | V | Driven by External Clock<br>Generator | | | V <sub>CL</sub> | Clock Input Low Voltage | GND -0.3 | 0.2 V <sub>CC</sub> | 1.5 | V | Driven by External Clock<br>Generator | | | V <sub>IH</sub> | Input High Voltage | 0.7 V <sub>CC</sub> | $V_{CC} + 0.3$ | 2.5 | V | | | | $V_{IL}$ | Input Low Voltage | GND -0.3 | 0.2V <sub>CC</sub> | 1.5 | V | | | | $\overline{V_{RH}}$ | Reset Input High Voltage | 0.8 V <sub>CC</sub> | V <sub>CC</sub> | 2.1 | V | | | | $\overline{V_{RL}}$ | Reset Input Low Voltage | GND -0.3 | 0.2 V <sub>CC</sub> | 1.7 | V | | | | $V_{OH}$ | Output High Voltage | V <sub>CC</sub> -0.4 | | 3.1 | V | $I_{OH} = -2.0 \text{ mA}$ | | | $\overline{V_{OH}}$ | Output High Voltage | V <sub>CC</sub> 0.6 | | | V | $I_{OH} = -2.0 \text{ mA}$ | 1 | | V <sub>OL</sub> | Output Low Voltage | | 0.8 | | V | I <sub>OL</sub> = 4 mA | 1 | | $\overline{V_{OL}}$ | Output Low Voltage | | 0.4 | | V | I <sub>OL</sub> = 4 mA | | | I <sub>OL</sub> | Output Low | 10 | 20 | | mA | V <sub>OL</sub> = V <sup>CC</sup> -2.2 V | 1 | | I <sub>IL</sub> | Input Leakage | -1 | 1 | <1 | μΑ | V <sub>IN</sub> = 0V, 5.25V | 2 | | I <sub>OL</sub> | Output Leakage | -1 | 1 | <1 | μΑ | V <sub>IN</sub> = 0V, 5.25V | | | I <sub>CC</sub> | V <sub>CC</sub> Supply Current | | 12 | 6 | mA | @ 5.0 MHz | | | POR | Power On Reset | 80 | 160 | 120 | ms | | | | I <sub>CC1</sub> | Standby Current | | 4 | 2.0 | mA | HALT Mode V <sub>IN</sub> = 0V, V <sub>CC</sub> @ 5 MHz | | | I <sub>CC2</sub> | Standby Current | | 20 | | μΑ | STOP Mode V <sub>IN</sub> = 0V | | | R <sub>P</sub> | Pull Up Resistor | 6.76 | 14.04 | 10.4 | Kohm | | | | R <sub>P</sub> | Pull Up Resistor (P26-P27) | 1.8 | 3 | 2.4 | Kohm | | | | $R_P$ | Pull Up Resistor (Reset) | | 40 | 80 | 60 | Kohm | | #### Notes: <sup>1.</sup> Ports P37-P34. These may be used for LEDs or as general-purpose outputs requiring high sink current. <sup>2.</sup> Input pin without pull-up resistor. ## **AC ELECTRICAL CHARACTERISTICS** Additional Timing Table | | | | V <sub>CC</sub> | | to +70°C<br>∥Hz | | | |----|---------|-------------------------------|-----------------|--------|-----------------|-------|-----------------| | No | Symbol | Parameter | Note [4] | Min | Max | Units | Notes | | 1 | ТрС | Input Clock Period | 5.0V | 125 | 100000 | ns | 1 | | 2 | TrC,TfC | Clock Input Rise & Fall Times | 5.0V | | 25 | ns | 1 | | 3 | TwC | Input Clock Width | 5.0V | 37 | | ns | 1 | | 4 | TwTinL | Timer Input Low Width | 5.0V | 70 | | ns | 1 | | 5 | TwTinH | Timer Input High Width | 5.0V | 2.5TpC | | | 1 | | 6 | TpTin | Timer Input Period | 5.0V | 4TpC | | | 1 | | 7 | TrTin | Timer Input Rise & Fall Timer | 5.0V | | 100 | ns | 1 | | 8A | TwIL | Int. Request Low Time | 5.0V | 70 | | ns | 1,2 | | 8B | TwIL | Int. Request Low Time | 5.0V | 3ТрС | | | 1,3 | | 9 | TwIH | Int. Request Input High Time | 5.0V | 3TpC | | | 1,2 | | 10 | Twsm | STOP Mode Recovery Width Spec | 5.0V | 20 | | ns | Reg. SMR - D5=0 | | | | | 5.0V | 5TpC | | | Reg. SMR- D5=1 | | 11 | Tost | Oscillator Startup Time | 5.0V | | 5TpC | | 4 | | 12 | Twdt | Watch-Dog Timer Delay Time | 5.0V | 2 | | ms | 5 | | | | | 5.0V | 4 | | ms | 6 | | | | | 5.0V | 8 | | ms | 7 | | | | | 5.0V | 32 | | ms | 8 | | 13 | POR | Power On Reset Delay | 5.0V | 84 | 196 | ms | | #### Notes: - 1. Timing Reference uses 0.7 VCC for a logic 1 and 0.2 VCC for a logic 0. - 2. Interrupt request via Port 3 (P31-P33). - 3. Interrupt request via Port 3 (P30). - 4. SMR-D5 = 0. - 5. D1 = 0, D0 = 0.(Reg. WDTMR) - 6. D1 = 0, D0 = 1 (Reg. WDTMR) - 7. D1 = 1, D0 = 0.(Reg. WDTMR) - 8. D1 = 1, D0 = 1.(Reg. WDTMR) # **AC ELECTRICAL CHARACTERISTICS** Figure 6. Additional Timing Diagram #### **PIN FUNCTIONS** **RCIN**. This pin, connected between a precision resistor and the power supply, forms the precision RC oscillator. **CLKOUT**. This pin is the system clock of the Z8<sup>®</sup> MCU and runs at the frequency of the RC oscillator. **Port 0** (P07-P00). Port 0 is an 8-bit, nibble-programmable, bidirectional, CMOS-compatible I/O port. These eight I/O lines can be configured under software control as a nibble input port, or as a nibble open-drain output port. Inputs have standard CMOS (Figure 7). Port P00-P03 has 10.4 Kohm ( $\pm 35\%$ ) pull-up resistor when configured as inputs. Figure 7. Port 0 Configuration **Port 1** (P17-P10). Port 1 is an 8-bit, byte programmable, bidirectional, CMOS-compatible I/O port. These eight I/O lines can be configured under software control as a byte in- put port or as an open-drain output port. Inputs have standard CMOS input levels (Figure 8). Figure 8. Port 1 Configuration ## **PIN FUNCTIONS** (Continued) **Port 2** (P27-P20). Port 2 is an 8-bit, bit-programmable, bidirectional, CMOS-compatible I/O port. These eight I/O lines are configured under the software control program for I/O. Port 2 can be programmed as bit-by-bit independently, as input or output, or configured to provide open-drain out- puts (Figure 9). P26 and P27 have 2.4 Kohm ( $\pm 25\%$ ) pullup resistors and are capable of sourcing 10 mA. P24 and P25 have 10.4 Kohm ( $\pm 35\%$ ) pull-up resistor when configured as inputs. Figure 9. Port 2 Configuration **Port 3** (P37-P30). Port 3 is an 8-bit, CMOS-compatible four-fixed-input (P33-P30) and four-fixed-output (P37-P34) I/O port. Port 3 outputs have 10.4 Kohm pull-up resistances and are capable of directly driving up to four LEDs of output. (Voltage on Port 3 is 2.8V @ 20 mA.) Port 3 is configured under software control to provide the following control functions: four external interrupt request signals (IRQ0-IRQ3); timer input and output signals (TIN and TOUT - Figure 10). **RESET** (input, active Low). When activated, RESET initializes the Z86C15. When RESET is deactivated, program execution begins from the internal program location at 000CH. Reset pin has a 10.4 Kohm (±35%) pull-up resistor. When this pin is pulled Low, it takes 150 ms for the Z86C15 to initialize (POR). Figure 10. Port 3 Configuration #### **FUNCTIONAL DESCRIPTION** **Program Memory**. The 16-bit program counter addresses 4 KB of program memory space at internal locations (Figure 11). The first 12 bytes of program memory are reserved for the interrupt vectors. These locations have six 16-bit vectors that correspond to the six available interrupts. Byte 12 to byte 4095 consists of on-chip, mask programmed ROM. Addresses 4096 and greater are reserved. Figure 11. Program Memory Map Register File. The register file consists of four I/O port registers, 236 general-purpose registers and 15 control and status registers (R0-R3, R4-239 and R240-R255, respectively), plus two system configuration registers in the expanded register group. The instructions access registers directly or indirectly via an 8-bit address field. This allows a short, 4-bit register address using the Register Pointer (Figure 12). In the 4-bit mode, the register file is divided into 16 working register groups, each occupying 16 continuous locations. The Register Pointer addresses the starting location of the active working register group. Figure 12. Register Pointer Register **Note**: Register Bank E0-EF is only accessed through working register and indirect addressing modes. The 4 KB program memory is mask programmable. A ROM protect feature prevents "dumping" of the ROM contents by inhibiting execution of LDC, LDCI, LDE, and LDEI instructions to Program Memory in all modes. The ROM Protect option is mask-programmable, to be selected by the customer at the time when the ROM code is submitted. **Expanded Register File**. The register file has been expanded to allow for additional system control registers, and for mapping of additional peripheral devices along with I/O ports into the register address area. The Z8 register address space R0 through R15 has now been implemented as 16 groups of 16 registers per group (Figure 13). These register groups are known as the Expanded Register File (ERF). Bits 7-4 of the RP Register select the working register group. Bits 3-0 of the RP Register select the expanded register group (Figure 13). Two system configuration registers reside in the Expanded Register File at Bank F. The rest of the Expanded Register is not physically implemented and is open for future expansion Figure 13. Expanded Register File Architecture ## **FUNCTIONAL DESCRIPTION** (Continued) **Counter/Timers.** There are two 8-bit programmable counter/timers (T0-T1), each driven by its own 6-bit programmable prescaler. The T1 prescaler can be driven by internal or external clock sources, however, the T0 prescaler is driven by the internal clock only (Figure 14). The 6-bit prescalers can divide the input frequency of the clock source by any integer number from 1 to 64. Each prescaler drives its own counter, which decrements the value (1 to 256) that has been loaded into the counter. When both the counter and prescaler reach the end of count, a timer interrupt request, IRQ4 (T0) or IRQ5 (T1), is generated. The counter can be programmed to start, stop, restart to continue, or restart from the initial value. The counters can also be programmed to stop upon reaching zero (single pass mode) or to automatically reload the initial value and continue counting (modulo-n continuous mode). Figure 14. Counter/Timers Block Diagram The counters, but not the prescalers, are read at any time without disturbing their value or count mode. The clock source for T1 is user-definable and is either the internal mircoprocessor clock divided by four, or an external signal input through Port 3. The Timer Mode register configures the external timer input as an external clock, a trigger input that can be retriggerable or non-triggerable, or as a gate input for the internal clock. The counter/timers can be programmable cascaded by connecting the T0 output to the input of T1. Port 3 lines P36 also serves as a timer output (T<sub>OUT</sub>) through which T0, T1 or the internal clock are output. **Interrupts**. The Z86C15 has six different interrupts from six different sources. These interrupts are maskable and prioritized (Figure 15). The six sources are divided as follows: four sources are claimed by Port 3 lines P33-P30, and two are claimed by the counter/timers. The Interrupt Masked Register globally or individually enables or disables the six interrupts requests. Global Interrupt Enable Priority Logic Vector Select Figure 15. Interrupt Block Diagram When more than one interrupt is pending, priorities are resolved by a programmable priority encoder that is controlled by the Interrupt Priority register. All interrupts are vectored through locations in the program memory. When an interrupt machine cycle is activated an interrupt request is granted. Thus, this disables all of the subsequent interrupts, saves the Program Counter and status flags, and then branches to the program memory vector location reserved for that interrupt. This memory location and the next byte contain the 16-bit address of the interrupt service routine for that particular interrupt request. To accommodate polled interrupt systems, interrupt inputs are masked and the interrupt request register is polled to determine which of the interrupt request needs service. **EMI**. Lower EMI on the Z86C15 is achieved through circuit modifications. The internal divide-by-two circuit has been removed to further reduce EMI. **RC Oscillator**. The Z86C15 provides an internal capacitor to accommodate an RC oscillator configuration. A 1% precision resistor is necessary to achieve 10% accurate frequency oscillation. The Z86C15 also accepts external clock from Pin 3 and Pin 7. Figure 16. RC Oscillator Configuration ### **FUNCTIONAL DESCRIPTION** (Continued) **Watch-Dog Timer**. The Z86C15 features a hardware Watch-Dog Timer activated automatically by power-on (Figure 17). The WDT is a retriggerable one-shot timer that resets the Z8 if it reaches its terminal count. The WDT circuit is driven by an on-board RC oscillator. The Watch-Dog Timer is programmable for 4,9,18 and 75 ms and must be refreshed at least once during each time cycle by executing the instruction WDT (Opcode = %5F), otherwise the Z86C15 will reset itself if WDTOUT pin 9 is connected to RESET (Pin 6). Figure 17 shows the block diagrams of WDT. The WDTOUT pin can be connected to the RESET pin to provide an automatic reset with an 18 Tpc delay upon WDT time-out. During WDT time-out, the WDTOUT pin goes Low for approximately 6 Tpc (system clock cycle). WDT Hot Bit. Bit 7 of the Interrupt Request register (IRQ register FAH) determines whether a hot start or cold start occurred. A cold start is defined as a reset occurring from the power-up of the Z86C15 (the default upon power-up is 0). A hot start occurs when a WDT time-out has occurred (bit 7 is set to 1). Bit 7 of the IRQ register is read-only and is automatically reset to 0 when accessed. Watch-Dog Timer Mode Register (WDTMR). The WDT-MR must be written to within 64 internal system clocks after that it is write protected. **WDTMR Period** (D1, D0). These bits determine the timeout period of the WDT. **WDTMR During HALT** (D2). This bit determines whether or not the WDT is active during HALT Mode. The default is 1, and a 1 indicates active during HALT. **WDTMR During STOP** (D3). This bit determines whether or not the WDT is active during STOP Mode. The default is 1, and a 1 indicates active during STOP. \* Default setting after RESET. Figure 17. WDT Mode Register Figure 18. WDT Turn-On Timing After Reset Figure 19. WDT Block Diagram ### **FUNCTIONAL DESCRIPTION** (Continued) **Power-On-Reset** (POR). A timer circuit clocked by a dedicated on-board RC oscillator is used for the Power-On Reset (POR) timer function. The POR time allows VCC and the oscillator circuit to stabilize before instruction execution begins. The POR timer circuit is a one-shot timer triggered by one of two conditions: - Power fail to Power OK status - 2. Stop-Mode Recovery (if D5 of SMR=1) The POR time is a nominal 150 ms ±20%. Bit 5 of the Stop-Mode Recovery Register determines whether the POR timer is bypassed after Stop-Mode Recovery. **HALT**. HALT turns off the internal CPU clock, but not the RC oscillator. The counter/timers and external interrupts IRQ0, IRQ1, IRQ2, and IRQ3 remain active. The Z86C15 is recovered by interrupts, either externally or internally. **STOP**. This instruction turns off the internal clock and external crystal oscillation. It reduces the standby current to 10 $\mu A$ or less. The STOP Mode is terminated by a reset only (WDT time-out, SMR recovery or external reset). This causes the processor to restart the application program at address 000C (HEX). In order to enter STOP (or HALT) Mode, it is necessary to first flush the instruction pipeline to avoid suspending execution in mid-instruction. To do this, the user must execute a NOP (Opcode=FFH) immediately before the appropriate sleep instruction. For example: FF NOP ; clear the pipeline 6F STOP ; enter STOP Mode or FF NOP ; clear the pipeline 7F HALT ; enter HALT Mode **Stop-Mode Recovery Register** (SMR). The SMR is located in Bank F of the Expanded Register Group at address 0BH. This register selects the clock divide value and determines the mode of Stop-Mode Recovery (Figure 20). All bits are Write Only, except Bit 7 which is Read Only. Figure 20. Stop-Mode Recovery Register **SCLK/TCLK Divide-by-16 Select** (D0). D0 of the SMR controls a divide-by-16 prescaler of SCLK/TCLK. The purpose of this control is to selectively reduce device power consumption during normal processor execution (SCLK control) and/or HALT Mode (where TCLK sources counter/timers and interrupt logic). **Stop-Mode Recovery Source** (D2, D3, and D4). Bits 2, 3, and 4 of the SMR register specify the wake-up source of the Stop-Mode Recovery signal (Table 4 and Figure 21). Table 4. Stop-Mode Recovery Source | SMR:432 | | | Operation | | |---------|----|----|------------------------------------|--| | D4 | D3 | D2 | Description of Action | | | 0 | 0 | 0 | POR and/or External Reset | | | | | | Recovery | | | 0 | 0 | 1 | Logical NAND P00-P03,P30- | | | | | | P33,P24-P26 | | | 0 | 1 | 0 | P31 Transition | | | 0 | 1 | 1 | P32 Transition | | | 1 | 0 | 0 | P33 Transition | | | 1 | 0 | 1 | P27 Transition | | | 1 | 1 | 0 | Logical NOR of P20-P23 | | | 1 | 1 | 1 | Logical NAND of P00-P03, P31, P33, | | | | | | P24, P25, P26 | | Stop-Mode Recovery Delay Select (D5). Bit 5 controls the reset delay after recovery. The default configuration of this bit is 1, which enables a 150 ms RESET delay after Stop-Mode Recovery. If this bit is set to 0, the "fast" wake up is selected and the STOP-Mode Recovery source is kept active for at least 5 TpC. **Stop-Mode Recovery Edge Select** (D6). Bit 6 controls whether a low level or a high level is required from the recovery source. The default configuration of this bit is 0. A 1 indicates that a high level on any one of the recovery sources wakes the Z86C15 from STOP Mode. A 0 indicates a low level recovery. The default is 0 on POR. **Cold or Warm Start** (D7). This bit is set upon entering STOP Mode. A 0 (cold) indicates that the device is awakened by a POR/WDT RESET. A 1 (warm) indicates that the device is awakened by a SMR source. Figure 21. Stop-Mode Recovery Source ### **Z8 CONTROL REGISTER DIAGRAMS** Figure 22. Timer Mode Register (F1H: Read/Write) Figure 23. Counter Timer 1 Register (F2H: Read/Write) Figure 24. Prescaler 1 Register (FSH: Write Only) Figure 25. Counter/Timer 0 Register (F4H: Read/Write) Figure 26. Prescaler 0 Register (F5H: Write Only) Figure 27. Port 2 Mode Register (F6H: Write Oonly) Figure 28. Port 3 Mode Register (F7H: Write Only) Figure 29. Port 0 and 1 Mode Register (F8H: Write Only) Figure 30. Interrupt Priority Register (F9H: Write Only) Figure 31. Interrupt Request Register (FAH: Read/Write) Figure 32. Interrupt Mask Register (FBH: Read/Write) Figure 33. Flag Register (FCH: Read/Write) Figure 34. Register Pointer (FDH: Read/Write) Figure 35. General-Purpose Register (FEH: Read/Write) ### **Z8 CONTROL REGISTER DIAGRAMS** (Continued) Figure 36. Stack Pointer (FFH: Read/Write) #### **EXPANDED REGISTER FILE REGISTERS** Figure 37. Stop-Mode Recovery Register Figure 38. Watch-Dog Timer Mode Register #### **PACKAGE INFORMATION** Figure 39. 40-Pin DIP Package Diagram Figure 40. 44-Pin PLCC Package Diagram ## PACKAGE INFORMATION (Continued) | SYMBOL | MILLI | METER | INCH | | |------------|----------|-------|-----------|------| | 3141001 | MIN | MAX | MIN | MAX | | <b>A</b> 1 | 0.05 | 0.25 | .002 | .010 | | A2 | 2.00 | 2.25 | .078 | .089 | | b | 0.25 | 0.45 | .010 | .018 | | С | 0.13 | 0.20 | .005 | .008 | | HD | 13.70 | 14.15 | .539 | .557 | | D | 9.90 | 10.10 | .390 | .398 | | HE | 13.70 | 14.15 | .539 | .557 | | Ε | 9.90 | 10.10 | .390 | .398 | | Θ | 0.80 TYP | | .0315 TYP | | | L | 0.60 | 1.20 | .024 | .047 | Figure 41. 44-Pin QFP Package Diagram #### ORDERING INFORMATION | 5 MHz | 5 MHz | 5 MHz | |-------------|-------------|-------------| | 40-Pin DIP | 44-Pin PLCC | 44-Pin QFP | | Z86C1505PSC | Z86C1505VSC | Z86C1505FSC | For fast results, contact your local Zilog sales office for assistance in ordering the part desired. #### **CODES** ## Package Environmental P = Plastic DIP C = Plastic Standard V = Plastic Leaded Chip Carrier F = Quad Flat Pack Temperature $S = 0^{\circ}C$ to $+70^{\circ}C$ ### **Speed** 05 = 5 MHz #### **Example:** © 1997 by Zilog, Inc. All rights reserved. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Zilog, Inc. The information in this document is subject to change without notice. Devices sold by Zilog, Inc. are covered by warranty and patent indemnification provisions appearing in Zilog, Inc. Terms and Conditions of Sale only. ZILOG, INC. MAKES NO WARRANTY, EXPRESS, STATUTORY, IMPLIED OR BY DESCRIPTION, REGARDING THE INFORMATION SET FORTH HEREIN OR REGARDING THE FREEDOM OF THE DESCRIBED DEVICES FROM INTELLECTUAL PROPERTY INFRINGEMENT. ZILOG, INC. MAKES NO WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PURPOSE. Zilog, Inc. shall not be responsible for any errors that may appear in this document. Zilog, Inc. makes no commitment to update or keep current the information contained in this document. Zilog's products are not authorized for use as critical components in life support devices or systems unless a specific written agreement pertaining to such intended use is executed between the customer and Zilog prior to use. Life support devices or systems are those which are intended for surgical implantation into the body, or which sustains life whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. Zilog, Inc. 210 East Hacienda Ave. Campbell, CA 95008-6600 Telephone (408) 370-8000 FAX 408 370-8056 Internet: http://www.zilog.com