4K **X25F047** 512 x 8 Bit ### SPI SerialFlash with Block Lock<sup>™</sup> Protection ### **FEATURES** - 1MHz Clock Rate - SPI Modes (0,0 & 1,1) - 512 x 8 Bits - —16 Byte Small Sector Program Mode - Low Power CMOS - —<1μA Standby Current - —<3mA Active Current during Program</p> - —<400µA Active Current during Read - 1.8V to 3.6V or 5V "Univolt" Read and Program Power Supply Versions - Block Lock Protection - —Block Lock Protect 0, any 1/4, 1st 1/2, First or Last Sector of SerialFlash Array - Built-in Inadvertent Program Protection - —Power-Up/Power-Down Protection Circuitry - —Program Enable Latch - —Program Protect Pin - Self-Timed Program Cycle - -5ms Program Cycle Time (Typical) - High Reliability - -Endurance: 100,000 Cycles/Byte - -Data Retention: 100 Years - -ESD: 2000V on all pins - 8-Lead SOIC Package - 8-Lead MSOP Package - 8-Lead TSSOP Package - 8-Pin Mini-DIP Package ### **DESCRIPTION** The X25F047 is a CMOS 4K-bit SerialFlash, internally organized as 512 x 8. The X25F047 features a Serial Peripheral Interface (SPI) and software protocol allowing operation on a simple four-wire bus. The bus signals are a clock input (SCK) plus separate data in (SI) and data out (SO) lines. Access to the device is controlled through a chip select $(\overline{CS})$ input, allowing any number of devices to share the same bus. There are eight options for programmable, nonvolatile, Block Lock Protection available to the end user. These options are implemented via special instructions programmed to the part. The X25F047 also features a PP pin that can be used for hardwire protection of the part, disabling all programming attempts, as well as a Program Enable Latch that must be set before a program operation can be initiated. The X25F047 utilizes Xicor's proprietary Direct Write<sup>TM</sup> cell, providing a minimum endurance of 100,000 cycles per sector and a minimum data retention of 100 years. ### **FUNCTIONAL DIAGRAM** 7005 FRM 01.3 ### PIN DESCRIPTIONS ### Serial Output (SO) SO is a push/pull serial data output pin. During a read cycle, data is shifted out on this pin. Data is clocked out by the falling edge of the serial clock. ### Serial Input (SI) SI is a serial data input pin. All opcodes, byte addresses, and data to be programmed to the memory are input on this pin. Data is latched by the rising edge of the serial clock. ### Serial Clock (SCK) The Serial Clock controls the serial bus timing for data input and output. Opcodes, addresses, or data present on the SI pin are latched on the rising edge of the clock input, while data on the SO pin change after the falling edge of the clock input. ### Chip Select (CS) When $\overline{\text{CS}}$ is HIGH, the X25F047 is deselected and the SO output pin is at high impedance and unless a nonvolatile write cycle is underway, the X25F047 will be in the standby power mode. $\overline{\text{CS}}$ LOW enables the X25F047, placing it in the active power mode. It should be noted that after power-up, a HIGH to LOW transition on $\overline{\text{CS}}$ is required prior to the start of any operation. ### Program Protect (PP) When $\overline{PP}$ is LOW, nonvolatile writes to the X25F047 are disabled, but the part otherwise functions normally. When $\overline{PP}$ is held HIGH, all functions, including nonvolatile writes, operate normally. $\overline{PP}$ going LOW while $\overline{CS}$ is still LOW will interrupt a programming cycle to the X25F047. If the nonvolatile write cycle has already been initiated, $\overline{PP}$ going low will have no affect on this cycle. ### **PIN NAMES** | Symbol | Description | |-----------------|-----------------------| | CS | Chip Select Input | | SO | Serial Output | | SI | Serial Input | | SCK | Serial Clock Input | | PP | Program Protect Input | | V <sub>SS</sub> | Ground | | V <sub>CC</sub> | Supply Voltage | | NC | No Connect | 7005 FRM T01 ### **PIN CONFIGURATION** ### PRINCIPLES OF OPERATION The X25F047 is a 512 x 8 SerialFlash designed to interface directly with the synchronous Serial Peripheral Interface (SPI) of many popular microcontroller families. The X25F047 contains an 8-bit instruction register. It is accessed via the SI input, with data being clocked in on the rising edge of SCK. $\overline{\text{CS}}$ must be LOW and the $\overline{\text{PP}}$ input must be HIGH during the entire operation. Table 1 contains a list of the instructions and their opcodes. All instructions, addresses and data are transferred MSB first. Data input is sampled on the first rising edge of SCK after $\overline{\text{CS}}$ goes LOW. SCK is static, allowing the user to stop the clock and then start it again to resume operations where left off. ### **Program Enable Latch** The X25F047 contains a "Program Enable" latch. This latch must be SET before a program operation is initiated. The PREN instruction will set the latch and the PRDI instruction will reset the latch (Figure 4). This latch is automatically reset upon a power-up condition and after the completion of a sector program cycle. ### **Block Lock Protection** There are eight Block Lock Protection options. The predefined blocks and associated address ranges are protected by programming the appropriate two byte Program Status instruction to the device (Table 1 and Figure 6). Once a Block Lock protect instruction has been completed, that Block Lock Protection setup is held in a nonvolatile Status Register (Figure 1) until the next Program Status instruction is issued. The sections of the memory array that are Block Lock protected can be read but not programmed until Block Lock Protection is removed or changed. Figure 1. Status Register/Block Lock Protection Byte | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | BL2 | BL1 | BL0 | Note: Bits [7:3] specified to be "0's" 7005 FRM T02.1 ### **Read Sequence** When reading from the SerialFlash memory array, $\overline{CS}$ is first pulled LOW to select the device. The 8-bit READ instruction is transmitted to the X25F047, followed by the 16-bit address, of which the last 9 bits are used (bits [15:9] specified to be "0's"). After the READ opcode and address are sent, the data stored in the memory at the selected address is shifted out on the SO line. The data stored in memory at the next address can be read sequentially by continuing to provide clock pulses. The address is automatically incremented to the next higher address after each byte of data is shifted out. When the highest address is reached (01FFh), the address counter rolls over to address 0000h, allowing the read cycle to be continued indefinitely. The read operation is terminated by taking $\overline{CS}$ HIGH (Figure 2). ### **Sector Program Sequence** Prior to any attempt to program data into the X25F047, the "Program Enable" latch must first be set by issuing the PREN instruction (Table 1 and Figure 4). $\overline{\text{CS}}$ is first taken LOW. Then the PREN instruction is clocked into the X25F047. After all eight bits of the instruction are transmitted, $\overline{\text{CS}}$ must then be taken HIGH. If the user continues the program operation without taking $\overline{\text{CS}}$ HIGH after issuing the PREN instruction, the program operation will be ignored. To program data to the SerialFlash memory array, the user then issues the PROGRAM instruction, followed by the 16 bit address of the first location in the sector and then the 16 bytes of data to be programmed. Only the last 9 bits of the address are used and bits [15:9] are specified to be "0's". The entire write operation takes 152 clocks. $\overline{\text{CS}}$ must go LOW and remain LOW for the duration of the operation. The host must program 16 bytes in each write with the restriction that these bytes reside on one sector. If the address counter reaches the end of the sector and the clock continues, or if fewer than 16 bytes are clocked in, the contents of the sector cannot be guaranteed. For a sector program operation to be completed, $\overline{\text{CS}}$ can only be brought HIGH after bit 0 of the last data byte to be programmed is clocked in. If it is brought HIGH at any other time, the program operation will not be completed. (Figure 5) ### **Read Status Operation** If there is not a nonvolatile write in progress, the Read Status instruction returns the Block Lock Protection byte from the Status Register which contains the Block Lock Protection bits BL2-BL0 (Figure 1). The Block Lock Protection bits define the Block Lock Protection condition (Figure 1 and Table1). The other bits are reserved and will return "0's" when read (Figure 3). If a nonvolatile write is in progress, the Read Status instruction returns the status of the internal write operation on SO. When the nonvolatile write cycle is completed, the status register data is again read out. During a nonvolatile write in progress, the SO pin will be set HIGH. At the end of the nonvolatile write cycle, SO is set to output the current bit from the status register. Clocking SCK is valid during a nonvolatile write in progress, but is not necessary. If the SCK line is clocked, the pointer to the status register is also clocked, even though the SO pin shows the status of the nonvolatile write operation (Figure 3). When the pointer reaches the end of the eight bit status register, it "rolls over" to the first bit of the register. ### **Program Status Operation** Prior to any attempt to perform a Program Status Operation, the PREN instruction must first be issued. This instruction sets the "Program Enable" latch and allows the part to respond to a Program Status sequence (Figure 6). The Program Status instruction follows and consists of one command byte followed by one Block Lock Protection byte (Figure 1). This byte contains the Block Lock Protection bits BL2-BL0. The rest of the bits [7:3] are unused and must be programmed as "0's". Bringing $\overline{\text{CS}}$ HIGH after the two byte Program Status instruction initiates a nonvolatile write to the Status Register. Programming more than one byte to the Status Register will overwrite the previously programmed Block Lock Protection byte (Table 1). ### **Data Protection** The following circuitry has been included to prevent inadvertant programming of data: - The "Program Enable" latch is reset upon power-up. - A PREN instruction must be issued to set the "Program Enable" latch. - CS must come HIGH at the proper clock count in order to start a program cycle. ### **Operational Notes** The X25F047 powers up in the following state: - The device is in the low power, standby state. - A HIGH to LOW transition on $\overline{\text{CS}}$ is required to enter an active state and receive an instruction. - SO pin is at high impedance. - The "Program Enable" latch is reset. Table 1. Instruction Set and Block Lock Protection Byte Definition | Instruction<br>Format* | Instruction Name and Operation | |------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0000 0110 | PREN: Set the Program Enable Latch (Program Enable Operation) | | 0000 0100 | PRDI: Reset the Program Enable Latch (Program Disable Operation) | | 0000 0001 | PROGRAM STATUS Instruction - followed by: Block Lock Protection Byte: (Figure 1) 0000 0000>NO PROTECT:>None of the Array 0000 0001>PROTECT Q1: 0000h - 007Fh>Q2 0000 0010>PROTECT Q2: 0080h - 00FFh>Q3 0000 0011>PROTECT Q3: 0100h - 017Fh>Upper Quadrant (Q4) 0000 0100>PROTECT Q4: 0180h - 01FFh>Lower Half of the Array (H1) 0000 0110>PROTECT H1: 0000h - 00FFh>Lower Sector (S0) 0000 0111>PROTECT S0: 01F0h - 01FFh>Upper Sector (Sn) | | 0000 0101 | READ STATUS: Reads Block Lock Protection & nonvolatile write in progress status on SO Pin | | 0000 0010 | PROGRAM: Program operation followed by address and data | | 0000 0011 | READ: Read operation followed by address | 7005 FRM T03.1 Figure 2. Read Operation Sequence <sup>\*</sup>Instructions are shown with MSB in leftmost position. Instructions are transferred MSB first. Figure 3. Read Status Operation Sequence Figure 4. Program Enable/Program Disable Sequence Figure 5. Sector Program Operation Sequence Figure 6. Program Status Operation Sequence ### **ABSOLUTE MAXIMUM RATINGS\*** | Temperature under Bias | 65°C to +135°C | |----------------------------|----------------| | Storage Temperature | 65°C to +150°C | | Voltage on any Pin with | | | Respect to V <sub>SS</sub> | 1V to +7V | | D.C. Output Current | 5mA | | Lead Temperature | | | (Soldering, 10 seconds) | 300°C | ### \*COMMENT Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and the functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### X25F047 ### **RECOMMENDED OPERATING CONDITIONS** | Temperature | Min. | Max. | | | |-------------|-------|-------|--|--| | Commercial | 0°C | +70°C | | | | Industrial | −40°C | +85°C | | | | Supply Voltage | Limits | |----------------|--------------| | X25F047 | 1.8V to 3.6V | | X25F047-5 | 4.5V to 5.5V | 7005 FRM T04 7005 FRM T05 ### D.C. OPERATING CHARACTERISTICS (Over the recommended operating conditions, unless otherwise specified.) | | | Limits | | | | |--------------------------------|------------------------------------------|-----------------------|-----------------------|-------|-------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min. | Max. | Units | Test Conditions | | I <sub>CC1</sub> | V <sub>CC</sub> Read Current (Active) | | 1 | mA | $SCK = V_{CC} \times 0.1/V_{CC} \times 0.9 @ 1MHz,$<br>$SO = Open, \overline{CS} = V_{SS}$ | | I <sub>CC2</sub> | V <sub>CC</sub> Write Current (Active) | | 3 | mA | $SCK = V_{CC} \times 0.1/V_{CC} \times 0.9 @ 1MHz,$<br>$SO = Open, \overline{CS} = V_{SS}$ | | I <sub>SB</sub> | V <sub>CC</sub> Supply Current (Standby) | | 1 | μΑ | $\overline{\text{CS}} = V_{\text{CC}} - 0.1, V_{\text{IN}} = V_{\text{SS}} \text{ or } V_{\text{CC}}$ | | ILI | Input Leakage Current | | 10 | μΑ | $V_{IN} = V_{SS}$ to $V_{CC}$ | | I <sub>LO</sub> | Output Leakage Current | | 10 | μΑ | V <sub>OUT</sub> = V <sub>SS</sub> to V <sub>CC</sub> | | V <sub>IL</sub> <sup>(1)</sup> | Input LOW Voltage | -0.5 | V <sub>CC</sub> x 0.3 | V | | | V <sub>IH</sub> <sup>(1)</sup> | Input HIGH Voltage | V <sub>CC</sub> x 0.7 | V <sub>CC</sub> + 0.5 | V | | | V <sub>OL1</sub> | Output LOW Voltage | | 0.4 | V | V <sub>CC</sub> = 5.5V, I <sub>OL</sub> = 2.1mA | | V <sub>OH1</sub> | Output HIGH Voltage | V <sub>CC</sub> – 0.8 | | V | $V_{CC} = 5.5V, I_{OH} = -1.0mA$ | | V <sub>OL2</sub> | Output LOW Voltage | | 0.4 | V | V <sub>CC</sub> = 3.6V, I <sub>OL</sub> = 1.0mA | | V <sub>OH2</sub> | Output HIGH Voltage | V <sub>CC</sub> - 0.4 | | V | $V_{CC} = 3.6V, I_{OH} = -0.4mA$ | | V <sub>OL3</sub> | Output LOW Voltage | | 0.4 | V | V <sub>CC</sub> = 1.8V, I <sub>OL</sub> = 0.5mA | | V <sub>OH3</sub> | Output HIGH Voltage | V <sub>CC</sub> - 0.2 | | V | $V_{CC} = 1.8V, I_{OH} = -0.25mA$ | 7005 FRM T06 ### **POWER-UP TIMING** | Symbol | Parameter | Min. | Max. | Units | |----------------------|-----------------------------|------|------|-------| | t <sub>PUR</sub> (3) | Power-up to Read Operation | | 1 | ms | | t <sub>PUW</sub> (3) | Power-up to Write Operation | | 5 | ms | 7005 FRM T07.1 ## **CAPACITANCE** $T_A = +25^{\circ}C$ , f = 1MHz, $V_{CC} = 5V$ . | Symbol Parameter | | Max. | Units | Conditions | |---------------------------------|-------------------------------------|------|-------|-----------------------| | C <sub>OUT</sub> <sup>(2)</sup> | Output Capacitance (SO) | 8 | pF | V <sub>OUT</sub> = 0V | | C <sub>IN</sub> <sup>(2)</sup> | Input Capacitance (SCK, SI, CS, PP) | 6 | pF | V <sub>IN</sub> = 0V | 7005 FRM T08 Notes: (1) $V_{IL}$ Min. and $V_{IH}$ Max. are for reference only and are not 100% tested. - (2) This parameter is periodically sampled and not 100% tested. (3) t<sub>PUR</sub> and t<sub>PUW</sub> are the delays required from the time V<sub>CC</sub> is stable until the specified operation can be initiated. These parameters are periodically sampled and not 100% tested. ### **EQUIVALENT A.C. LOAD CIRCUIT** ### **A.C. TEST CONDITIONS** | Input Pulse Levels | V <sub>CC</sub> x 0.1 to V <sub>CC</sub> x 0.9 | |-------------------------------|------------------------------------------------| | Input Rise and Fall Times | 10ns | | Input and Output Timing Level | V <sub>CC</sub> X 0.5 | 7005 FRM T09 # **A.C. CHARACTERISTICS** (Over the recommended operating conditions, unless otherwise specified.) **Data Input Timing** | Symbol | Parameter | Min. | Max. | Units | |--------------------------------|-------------------|------|------|-------| | fsck | Clock Frequency | 0 | 1 | MHz | | tcyc | Cycle Time | 1000 | | ns | | t <sub>LEAD</sub> | CS Lead Time | 500 | | ns | | t <sub>LAG</sub> | CS Lag Time | 500 | | ns | | t <sub>WH</sub> | Clock HIGH Time | 400 | | ns | | t <sub>WL</sub> | Clock LOW Time | 400 | | ns | | t <sub>SU</sub> | Data Setup Time | 100 | | ns | | t <sub>H</sub> | Data Hold Time | 100 | | ns | | t <sub>RI</sub> <sup>(4)</sup> | Data In Rise Time | | 2 | μs | | t <sub>FI</sub> <sup>(4)</sup> | Data In Fall Time | | 2 | μs | | t <sub>CS</sub> | CS Deselect Time | 2.0 | | μs | | t <sub>WC</sub> <sup>(5)</sup> | Write Cycle Time | | 10 | ms | 7005 FRM T10 ### **Data Output Timing** | Symbol | Parameter | Min. | Max. | Units | |--------------------------------|-----------------------------|------|------|-------| | f <sub>SCK</sub> | Clock Frequency | 0 | 1 | MHz | | t <sub>DIS</sub> | Output Disable Time | | 500 | ns | | t <sub>V</sub> | Output Valid from Clock LOW | | 400 | ns | | t <sub>HO</sub> | Output Hold Time | 0 | | ns | | t <sub>RO</sub> <sup>(4)</sup> | Output Rise Time | | 300 | ns | | t <sub>FO</sub> <sup>(4)</sup> | Output Fall Time | | 300 | ns | 7005 FRM T11 Notes: (4) This parameter is periodically sampled and not 100% tested. (5) two is the time from the rising edge of $\overline{CS}$ after a valid program sequence has been sent to the end of the self-timed internal nonvolatile write cycle. Figure 7. Serial Output Timing Figure 8. Serial Input Timing ### **SYMBOL TABLE** ### 8-LEAD PLASTIC SMALL OUTLINE GULL WING PACKAGE TYPE S NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS) ### 8-LEAD MINIATURE SMALL OUTLINE GULLWING PACKAGE TYPE M ### NOTE: 1. ALL DIMENSIONS IN INCHES AND (MILLIMETERS) 3003 FRM 01 ### 8-LEAD PLASTIC, TSSOP, PACKAGE TYPE V NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS) ### 8-LEAD PLASTIC DUAL IN-LINE PACKAGE TYPE P ### NOTE: - 1. ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS) - 2. PACKAGE DIMENSIONS EXCLUDE MOLDING FLASH ### ORDERING INFORMATION #### 8-Lead MSOP AAH = 1.8 to 3.6V, 0°C to +70°C AAI = 1.8 to 3.6V, -20°C to +85°C AAJ = 1.8 to 3.6V, -40°C to +85°C AAK = 2.5 to 5.5V, 0°C to +70°C AAL = 2.5 to 5.5V, -40°C to +85°C AAM = 4.5 to 5.5V, 0°C to +70°C AAN = 4.5 to 5.5V, -40°C to +85°C ### 8-Lead TSSOP Blank = 1.8 to 3.6V, 0°C to +70°C I = 1.8 to 3.6V, -40°C to +85°C AE = 2.5 to 5.5V, 0°C to +70°C AF = 2.5 to 5.5V, -40°C to +85°C 5 = 4.5 to 5.5V, 0°C to +70°C I5 = 4.5 to 5.5V, -40°C to +85°C ### 8-Lead SOIC/PDIP Blank = 1.8 to 3.6V, $0^{\circ}$ C to $+70^{\circ}$ C I = 1.8 to 3.6V, $-40^{\circ}$ C to $+85^{\circ}$ C AE = 2.5 to 5.5V, $0^{\circ}$ C to $+70^{\circ}$ C AF = 2.5 to 5.5V, $-40^{\circ}$ C to $+85^{\circ}$ C 5 = 4.5 to 5.5V, $0^{\circ}$ C to $+70^{\circ}$ C I5 = 4.5 to 5.5V, $-40^{\circ}$ C to $+85^{\circ}$ C #### LIMITED WARRANTY Devices sold by Xicor, Inc. are covered by the warranty and patent indemnification provisions appearing in its Terms of Sale only. Xicor, Inc. makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. Xicor, Inc. makes no warranty of merchantability or fitness for any purpose. Xicor, Inc. reserves the right to discontinue production and change specifications and prices at any time and without notice. Xicor, Inc. assumes no responsibility for the use of any circuitry other than circuitry embodied in a Xicor, Inc. product. No other circuits, patents, licenses are implied. ### U.S. PATENTS Xicor products are covered by one or more of the following U.S. Patents: 4,263,664; 4,274,012; 4,300,212; 4,314,265; 4,326,134; 4,393,481; 4,404,475; 4,450,402; 4,486,769; 4,488,060; 4,520,461; 4,533,846; 4,599,706; 4,617,652; 4,668,932; 4,752,912; 4,829, 482; 4,874, 967; 4,883, 976. Foreign patents and additional patents pending. ### LIFE RELATED POLICY In situations where semiconductor component failure may endanger life, system designers using this product should design the system with appropriate error detection and correction, redundancy and back-up features to prevent such an occurrence. Xicor's products are not authorized for use in critical components in life support devices or systems. - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.