# **Preliminary Information** 16K X55040 # **Dual Voltage Monitor with Integrated System Battery Switch and EEPROM** #### **FEATURES** - · Dual voltage monitoring - · System battery switch-over circuitry - Early warning low V<sub>CC</sub> fail indicator - · Active high and active low reset outputs - Selectable watchdog timer - -(0.15s, 0.4s, 0.8s, off) - Low V<sub>CC</sub> (V1MON) and V2MON detection and reset assertion - —Four standard reset threshold voltages - Re-program V1<sub>TRIP</sub> and V2<sub>TRIP</sub> reset threshold voltage using special programming sequence - —Reset signal valid to V<sub>CC</sub> = 1V - Long battery life with low power consumption - —<50µA max standby current, watchdog on</p> - —<30µA max standby current, watchdog off</p> - -<1.5mA max active current during read - 16Kbits of EEPROM - Built-in inadvertent write protection - -Power-up/power-down protection circuitry - —In circuit programmable ROM mode - 10MHz SPI interface modes (0,0 & 1,1) - Minimize EEPROM programming time - -64-byte page write mode - —Self-timed write cycle - -5ms write cycle time (typical) - 2.7V to 5.5V power supply operation - Available packages - —20-lead TSSOP #### **DESCRIPTION** This device combines power-on reset control, battery switch circuit, watchdog timer, supply voltage supervision, secondary voltage supervision, and 16Kbit serial EEPROM in one package. This combination lowers system cost, reduces board space requirements, and increases reliability. Applying power to the device activates the power on reset circuit which holds RESET/RESET active for a period of time. This allows the power supply and oscillator to stabilize before the processor can execute code. A system battery switch circuit compares $V_{CC}$ (V1MON) with $V_{BATT}$ input and connects $V_{OUT}$ to whichever is higher. This provides voltage to external SRAM or other circuits in the event of main power failure. The X55040 can drive 50mA from $V_{CC}$ and 250 $\mu$ A from $V_{BATT}$ . The device switches to $V_{BATT}$ when $V_{CC}$ drops below the low $V_{CC}$ voltage threshold and $V_{BATT}$ . The Watchdog Timer provides an independent protection mechanism for microcontrollers. When the microcontroller fails to restart a timer within a selectable time out interval, the device activates the RESET/RESET signal. The user selects the interval from three preset values. Once selected, the interval does not change, even after cycling the power. The device's low $V_{CC}$ detection circuitry protects the user's system from low voltage conditions, resetting the system when $V_{CC}$ (V1MON) falls below the minimum $V_{CC}$ trip point (V1<sub>TRIP</sub>). RESET/RESET is asserted until $V_{CC}$ returns to proper operating level and stabilizes. A second voltage monitor circuit tracks the unregulated supply or monitors a second power supply voltage to provide a power fail warning. Xicor's unique circuits allow the threshold for either voltage monitor to be reprogrammed to meet special needs or to fine-tune the threshold for applications requiring higher precision. ### **BLOCK DIAGRAM** ### **PIN CONFIGURATION** ### **PIN DESCRIPTION** | Pin | Name | Function | |-----|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | CS/WDI | Chip Select Input. $\overline{CS}$ HIGH, deselects the device and the SO output pin is at a high impedance state. Unless a nonvolatile write cycle is underway, the device will be in the standby power mode. $\overline{CS}$ LOW enables the device, placing it in the active power mode. Prior to the start of any operation after power up, a HIGH to LOW transition on $\overline{CS}$ is required. | | | | <b>Watchdog Input.</b> A HIGH to LOW transition on the WDI pin restarts the Watchdog timer. The absence of a HIGH to LOW transition within the watchdog time out period results in RESET/RESET going active. | | 2 | NC | No internal connections | | 3 | SO | <b>Serial Output.</b> SO is a push/pull serial data output pin. A read cycle shifts data out on this pin. The falling edge of the serial clock (SCK) clocks the data out. | | 4 | RESET | <b>Reset Output</b> . RESET is an active HIGH, CMOS output which is the inverse of the RESET output. | | 5 | LOWLINE | <b>Early Low V<sub>CC</sub> Detect</b> . This CMOS output signal goes LOW when $V_{CC} < V1_{TRIP}$ and returns HIGH when $V_{CC} > V1_{TRIP}$ . This pin goes LOW 250ns before RESET pin. | | 6 | V2FAIL | <b>V2 Voltage Fail Output.</b> This open drain output goes LOW when V2MON is less than V2 <sub>TRIP</sub> and goes HIGH when V2MON exceeds V2 <sub>TRIP</sub> . There is no power up reset delay circuitry on this pin. This circuit works independently from the Low $V_{CC}$ reset and battery switch circuits. | | 7 | V2MON | <b>V2 Voltage Monitor Input.</b> When the V2MON input is less than the V2 <sub>TRIP</sub> voltage, $\overline{\text{V2FAIL}}$ goes LOW. This input can monitor an unregulated power supply with an external resistor divider or can monitor a second power supply with no external components. Connect V2MON to V <sub>SS</sub> or V <sub>CC</sub> when not used. | | 8 | WP | Write Protect. The WP pin works in conjunction with a nonvolatile WPEN bit to "lock" the setting of the Watchdog Timer control and the memory write protect bits. This pin is also used as the test mode enable pin where the high voltage will be applied. Thus the layout for the input is different to allow for higher punch thru. | | 9 | NC | No internal connections | | 10 | V <sub>SS</sub> | Ground | # PIN DESCRIPTION (CONTINUED) | Pin | Name | Function | |-----|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | SI | <b>Serial Input.</b> SI is a serial data input pin. Input all opcodes, byte addresses, and memory data on this pin. The rising edge of the serial clock (SCK) latches the input data. Send all opcodes (Table 1), addresses and data MSB first. | | 12 | NC | No internal connections | | 13 | NC | No internal connections | | 14 | SCK | <b>Serial Clock.</b> The Serial Clock controls the serial bus timing for data input and output. The rising edge of SCK latches in the opcode, address, or data bits present on the SI pin. The falling edge of SCK changes the data output on the SO pin. | | 15 | V <sub>BATT</sub> | <b>Battery Supply Voltage.</b> This input provides a backup supply in the event of a failure of the primary $V_{CC}$ voltage. The $V_{BATT}$ voltage typically provides the supply voltage necessary to maintain the contents of SRAM and also powers the internal logic to "stay awake." | | 16 | V <sub>OUT</sub> | $ \begin{array}{l} \textbf{Output Voltage.} \ V_{OUT} = V_{CC} \ \text{if } V_{CC} > V1_{TRIP.} \ \text{IF } V_{CC} < V1_{TRIP}, \text{then } V_{OUT} = V_{CC} \ \text{if } V_{CC} > V_{BATT} \\ + \ 0.03, \ \text{or } V_{OUT} = V_{BATT} \ \text{if } V_{CC} < V_{BATT} - 0.03. \\ \textbf{Note:} \ \text{There is hysteresis around } V_{BATT} \pm 0.03V \ \text{point to avoid oscillation at or near the switchover } \\ \text{voltage.} \ A \ \text{capacitance of } 0.1\mu\text{F} \ \text{must be connected to Vout to ensure stability.} \end{array} $ | | 17 | BATT-ON | <b>Battery On.</b> This CMOS output goes HIGH when the $V_{OUT}$ switches to $V_{BATT}$ and goes LOW when $V_{OUT}$ switches to $V_{CC}$ . It is used to drive an external PNP pass transistor when $V_{CC} = V_{OUT}$ and current requirements are greater than 50mA. The purpose of this output is to drive an external transistor to get higher operating currents when the $V_{CC}$ supply is fully functional. In the event of a $V_{CC}$ failure, the battery voltage is applied to the $V_{OUT}$ pin and the external transistor is turned off. In this "backup condition," the battery only needs to supply enough voltage and current to keep SRAM devices from losing their data-there is no communication at this time. | | 18 | RESET | | | 19 | NC | No internal connections | | 20 | V <sub>CC</sub><br>(V1MON) | Supply Voltage V1 Voltage Monitor Input. When the V1MON input is less than the V1 <sub>TRIP</sub> voltage, RESET and RESET goes ACTIVE. | #### PRINCIPLES OF OPERATION #### **Power On Reset** Application of power to the X55040 activates a Power On Reset Circuit. This circuit goes active at about 1V and pulls the RESET/RESET pin active. This signal prevents the system microprocessor from starting to operate with insufficient voltage or prior to stabilization of the oscillator. When Vcc exceeds the device V1<sub>TRIP</sub> value for 150ms (nominal) the circuit releases RESET/RESET, allowing the processor to begin executing code. ### Low V<sub>CC</sub> (V1MON) Voltage Monitoring During operation, the X55040 monitors the $V_{CC}$ level and asserts $\overline{RESET}/RESET$ if supply voltage falls below a preset minimum V1<sub>TRIP</sub> During this time the communication to the device is interrupted. The $\overline{RESET}/RESET$ signal also prevents the microprocessor from operating in a power fail or brownout condition. The RESET signal remains active until the voltage drops below 1V. These also remain active until $V_{CC}$ returns and exceeds $V1_{TRIP}$ for 150ms. ### **Low V2MON Voltage Monitoring** The X55040 also monitors a second voltage level and asserts $\overline{\text{V2FAIL}}$ if the voltage falls below a preset minimum V2<sub>TRIP</sub> The $\overline{\text{V2FAIL}}$ signal is either ORed with RESET to prevent the microprocessor from operating in a power fail or brownout condition or used to interrupt the microprocessor with notification of an impending power failure. The $\overline{\text{V2FAIL}}$ signal remains active until the V2MON drops below 1V (V2MON falling). It also remains active until V2MON returns and exceeds V2<sub>TRIP</sub> by 0.03V. The V2MON voltage sensor is completely separate from the operation of the low $V_{CC}$ sense, and is independent of $V_{CC}$ supply. #### **Watchdog Timer** The Watchdog Timer circuit monitors the microprocessor activity by monitoring the $\overline{CS}$ pin. The microprocessor must toggle the $\overline{CS}$ pin HIGH to LOW periodically prior to the expiration of the watchdog time out period to prevent a $\overline{RESET}$ and $\overline{RESET}$ signal going active. The state of two nonvolatile control bits in the Status Register determines the watchdog timer period. The microprocessor can change these watchdog bits by writing to the status register. The Watchdog Timer oscillator stops when in battery backup mode. It re-starts when $V_{CC}$ returns. #### **System Battery Switch** As long as $V_{CC}$ exceeds the low voltage detect threshold $V_{TRIP}$ $V_{OUT}$ is connected to $V_{CC}$ through a 5 Ohm (typical) switch. When the $V_{CC}$ has fallen below $V_{TRIP}$ then $V_{CC}$ is applied to $V_{OUT}$ if $V_{CC}$ is or equal to or greater than $V_{BATT} - 0.03V$ . When $V_{CC}$ drops to less than $V_{BATT} - 0.03V$ , then $V_{OUT}$ is connected to $V_{BATT}$ through an 80 Ohm (typical) switch. $V_{OUT}$ typically supplies the system static RAM voltage, so the switchover circuit operates to protect the contents of the static RAM during a power failure. Typically, when $V_{CC}$ has failed, the SRAMs go into a lower power state and draw much less current than in their active mode. When $V_{CC}$ returns, $V_{OUT}$ switches back to $V_{CC}$ when $V_{CC}$ exceeds $V_{BATT} + 0.03V$ . There is a 60mV hysteresis around this battery switch threshold to prevent oscillations between supplies. While $V_{CC}$ is connected to $V_{OUT}$ the BATT-ON pin is pulled LOW. The signal can drive an external PNP transistor to provide additional current to the external circuits during normal operation. ### V<sub>CC</sub> (V1MON), V2MON Threshold Reset Procedure The X55040 is shipped with standard $V_{CC}$ (V1MON) and V2MON threshold (V1<sub>TRIP</sub> V2<sub>TRIP</sub>) voltages. These values will not change over normal operating and storage conditions. However, in applications where the standard thresholds are not exactly right, or if higher precision is needed in the threshold value, the X55040 trip points may be adjusted. The procedure is described below, and uses the application of a high voltage control signal. ### Setting the V<sub>TRIP</sub> Voltage This procedure is used to set the V1<sub>TRIP</sub> or V2<sub>TRIP</sub> to a lower or higher voltage value. It is necessary to reset the trip point before setting the new value. To set the new voltage, apply the desired $V_{TRIP}$ threshold voltage to the $V_{CC}$ pin or the $V_{2TRIP}$ voltage to the V2MON pin, then tie the $\overline{WP}$ pin to the programming voltage $V_P$ Then, send the WREN command and write to address 01h or to address 08h to program $V_{1TRIP}$ or $V_{2TRIP}$ respectively (followed by data byte 00h). The $\overline{CS}$ going high after a valid write operation initiates the programming sequence. Bring $\overline{WP}$ LOW to complete the operation. **Note:** This operation will not alter the contents of the EEPROM. #### Resetting the V<sub>TRIP</sub> Voltage This procedure is used to set the V1<sub>TRIP</sub> or the V2<sub>TRIP</sub> to a "native" voltage level. For example, if the current V<sub>TRIP</sub> is 4.4V and the new V<sub>TRIP</sub> must be 4.0V, then the V<sub>TRIP</sub> must be reset. When the threshold is reset, the new level is something less than 1.7V. This procedure must be used to set the voltage to a lower value. To reset the new V1\_{TRIP} or V2\_{TRIP} voltage, apply greater than 3V to V\_{CC} or V2MON pin, respectively, and tie the $\overline{WP}$ pin to the programming voltage V\_P Then send the WREN command and write to address 03h or 0Dh to reset the $V1_{TRIP}$ or $V2_{TRIP}$ respectively (followed by data byte 00h). The $\overline{CS}$ going LOW to HIGH after a valid write operation initiates the programming sequence. Bring $\overline{WP}$ LOW to complete the operation. **Note:** This operation does not change the contents of the EEPROM array. Figure 3. Set $V_{TRIP}$ Level Sequence ( $V_{CC}$ = desired $V_{TRIP}$ ) Figure 4. Reset $V_{TRIP}$ Level Sequence ( $V_{CC} > 3V$ . $\overline{WP} = 10-15V$ ) Figure 5. Sample V<sub>TRIP</sub> Reset Circuit Figure 6. V<sub>TRIP</sub> Programming Sequence Flow Chart #### **SPI SERIAL MEMORY** The memory portion of the device is a CMOS Serial EEPROM array. The array is internally organized as x 8. The device features a Serial Peripheral Interface (SPI) and software protocol allowing operation on a simple four-wire bus. The device utilizes Xicor's proprietary Direct Write<sup>™</sup> cell, providing a minimum endurance of 1,000,000 cycles and a minimum data retention of 100 years. The device is designed to interface directly with the synchronous Serial Peripheral Interface (SPI) of many popular microcontroller families. It contains an 8-bit instruction register that is accessed via the SI input, with data being clocked in on the rising edge of SCK. $\overline{\text{CS}}$ must be LOW during the entire operation. All instructions (Table 1), addresses and data are transferred MSB first. Data input on the SI line is latched on the first rising edge of SCK after $\overline{\text{CS}}$ goes LOW. Data is output on the SO line by the falling edge of SCK. SCK is static, allowing the user to stop the clock and then start it again to resume operations where left off. #### Write Enable Latch The device contains a Write Enable Latch. This latch must be SET before a Write Operation is initiated. The WREN instruction will set the latch and the WRDI instruction will reset the latch (Figure 3). This latch is automatically reset upon a power-up condition and after the completion of a valid Write Cycle. ### **Status Register** The RDSR instruction provides access to the Status Register. The Status Register may be read at any time, even during a Write Cycle. The Status Register is formatted as follows: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|---|---|---|-----|-----| | WPEN | WD1 | WD0 | 0 | 0 | 0 | WEL | WIP | The Write-In-Progress (WIP) bit is a volatile, read only bit and indicates whether the device is busy with an internal nonvolatile write operation. The WIP bit is read using the RDSR instruction. When set to a "1", a nonvolatile write operation is in progress. When set to a "0", no write is in progress. **Table 1. Instruction Set** | Instruction Name | Instruction Format* | Operation | |------------------|---------------------|-----------------------------------------------------------| | WREN | 0000 0110 | Set the Write Enable Latch (Enable Write Operations) | | WRDI | 0000 0100 | Reset the Write Enable Latch | | RSDR | 0000 0101 | Read Status Register | | WRSR | 0000 0001 | Write Status Register (Watchdog, Block Lock, WPEN) | | READ | 0000 0011 | Read Data from Memory Array Beginning at Selected Address | | WRITE | 0000 0010 | Write Data to Memory Array Beginning at Selected Address | Notes: \*Instructions are shown MSB in leftmost position. Instructions are transferred MSB first. The Write Enable Latch (WEL) bit indicates the Status of the Write Enable Latch. When WEL = 1, the latch is set HIGH and when WEL = 0 the latch is reset LOW. The WEL bit is a volatile, read only bit. It can be set by the WREN instruction and can be reset by the WRDS instruction. The Watchdog Timer bits, WD0 and WD1, select the Watchdog Time-out Period. These nonvolatile bits are programmed with the WRSR instruction. | Status Re | gister Bits | Watchdog Time Out | | | | |-----------|-------------|-------------------|--|--|--| | WD1 | WD0 | (Typical) | | | | | 0 | 0 | 800 milliseconds | | | | | 0 | 1 | 400 milliseconds | | | | | 1 | 0 | 150 milliseconds | | | | | 1 | 1 | disabled | | | | The nonvolatile WPEN bit is programmed using the WRSR instruction. This bit works in conjunction with the $\overline{WP}$ pin to provide an In-Circuit Programmable ROM function (Table 2). $\overline{WP}$ is LOW and WPEN bit programmed HIGH disables all Status Register Write Operations. #### In Circuit Programmable ROM Mode This mechanism protects the Watchdog bits from inadvertent corruption. In the locked state (Programmable ROM Mode) the $\overline{\text{WP}}$ pin is LOW and the nonvolatile bit WPEN is "1". This mode disables nonvolatile writes to the device's Status Register. Setting the WP pin LOW while WPEN is a "1" while an internal write cycle to the Status Register is in progress will not stop this write operation, but the operation disables subsequent write attempts to the Status Register. Figure 7. Read EEPROM Array Sequence When $\overline{WP}$ is HIGH, all functions, including nonvolatile writes to the Status Register operate normally. Setting the WPEN bit in the Status Register to "0" blocks the $\overline{WP}$ pin function, allowing writes to the Status Register when $\overline{WP}$ is HIGH or LOW. Setting the WPEN bit to "1" while the $\overline{WP}$ pin is LOW activates the Programmable ROM mode, thus requiring a change in the $\overline{WP}$ pin prior to subsequent Status Register changes. This allows manufacturing to install the device in a system with $\overline{WP}$ pin grounded and still be able to program the Status Register. Manufacturing can then load Configuration data, manufacturing time and other parameters into the EEPROM, then set the portion of memory to be protected by setting the Block Lock bits, and finally set the "OTP mode" by setting the WPEN bit. Data changes now require a hardware change. #### **Read Sequence** When reading from the EEPROM memory array, $\overline{\text{CS}}$ is first pulled low to select the device. The 8-bit READ instruction is transmitted to the device, followed by the 16-bit address. After the READ opcode and address are sent, the data stored in the memory at the selected address is shifted out on the SO line. The data stored in memory at the next address can be read sequentially by continuing to provide clock pulses. The address is automatically incremented to the next higher address after each byte of data is shifted out. When the highest address is reached, the address counter rolls over to address \$0000 allowing the read cycle to be continued indefinitely. The read operation is terminated by taking $\overline{\text{CS}}$ high. Refer to the Read EEPROM Array Sequence (Figure 1). To read the Status Register, the $\overline{CS}$ line is first pulled low to select the device followed by the 8-bit RDSR instruction. After the RDSR opcode is sent, the contents of the Status Register are shifted out on the SO line. Refer to the Read Status Register Sequence (Figure 2). ### **Write Sequence** Prior to any attempt to write data into the device, the "Write Enable" Latch (WEL) must first be set by issuing the WREN instruction (Figure 3). $\overline{CS}$ is first taken LOW, then the WREN instruction is clocked into the device. After all eight bits of the instruction are transmitted, $\overline{CS}$ must then be taken HIGH. If the user continues the Write Operation without taking $\overline{CS}$ HIGH after issuing the WREN instruction, the Write Operation will be ignored. To write data to the EEPROM memory array, the user then issues the WRITE instruction followed by the 16-bit address and then the data to be written. Any unused address bits are specified to be "0's". The WRITE operation minimally takes 32 clocks. $\overline{CS}$ must go low and remain low for the duration of the operation. If the address counter reaches the end of a page and the clock continues, the counter will roll back to the first address of the page and overwrite any data that may have been previously written. For the Page Write Operation (byte or page write) to be completed, $\overline{CS}$ can only be brought HIGH after bit 0 of the last data byte to be written is clocked in. If it is brought HIGH at any other time, the write operation will not be completed (Figure 4). To write to the Status Register, the WRSR instruction is followed by the data to be written (Figure 5). Data bits 0 and 1 must be "0". While the write is in progress following a Status Register or EEPROM Sequence, the Status Register may be read to check the WIP bit. During this time the WIP bit will be high. #### **OPERATIONAL NOTES** The device powers-up in the following state: - The device is in the low power standby state. - A HIGH to LOW transition on CS is required to enter an active state and receive an instruction. - SO pin is high impedance. - The Write Enable Latch is reset. - Reset Signal is active for tpurst. #### **Data Protection** The following circuitry has been included to prevent inadvertent writes: - A WREN instruction must be issued to set the Write Enable Latch. - CS must come HIGH at the proper clock count in order to start a nonvolatile write cycle. Figure 9. Write Enable Latch Sequence Figure 10. Write Sequence Figure 11. Status Register Write Sequence # Symbol Table | WAVEFORM | INPUTS | OUTPUTS | |----------|-----------------------------------|-------------------------------------| | | Must be steady | Will be steady | | | May change<br>from LOW<br>to HIGH | Will change<br>from LOW<br>to HIGH | | | May change<br>from HIGH<br>to LOW | Will change<br>from HIGH<br>to LOW | | | Don't Care:<br>Changes<br>Allowed | Changing:<br>State Not<br>Known | | | N/A | Center Line<br>is High<br>Impedance | ### **ABSOLUTE MAXIMUM RATINGS** | 65°C to +135°C | |----------------| | 65°C to +150°C | | | | 1.0V to +7V | | 5mA | | conds)300°C | | | ### **COMMENT** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; the functional operation of the device (at these or any other conditions above those listed in the operational sections of this specification) is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **RECOMMENDED OPERATING CONDITIONS** | Temperature | Min. | Max. | |-------------|-------|-------| | Commercial | 0°C | 70°C | | Industrial | −40°C | +85°C | | Device Option | Supply Voltage | |---------------|----------------| | -2.7A | 2.7V-5.5V | | Blank | 4.5V-5.5V | ### D.C. OPERATING CHARACTERISTICS (Over recommended operating conditions unless otherwise specified.) | | | | Limits | | | | |-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|----------------------|-------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min. | Тур. | Max. | Unit | Test Conditions | | I <sub>CC1</sub> <sup>(1)</sup> | V <sub>CC</sub> Supply Current (Active)<br>(Excludes I <sub>OUT</sub> ) Read Memory array<br>(Excludes I <sub>OUT</sub> ) Write nonvolatile<br>Memory | | | 1.5<br>3.0 | mA | $\begin{array}{c} \text{SCK} = \text{V}_{\text{CC}} \times 0.1/\text{V}_{\text{CC}} \times \\ 0.9 \ @ \ 10\text{MHz}, \ \text{SO}, \\ \text{V}_{\text{OUT}}, \ \text{RESET}, \\ \text{LOWLINE} = \text{Open} \end{array}$ | | I <sub>CC2</sub> <sup>(2)</sup> | V <sub>CC</sub> Supply Current (Passive)<br>(Excludes I <sub>OUT</sub> ) WDT on, 5V<br>(Excludes I <sub>OUT</sub> ) WDT on, 2.7V<br>(Excludes I <sub>OUT</sub> ) WDT off, 5V | | 50.0<br>40.0<br>30.0 | 90.0<br>60.0<br>50.0 | μА | CS = V <sub>CC</sub> , V <sub>IN</sub> = V <sub>SS</sub> or V <sub>CC</sub> , V <sub>OUT</sub> , RESET, LOWLINE = Open | | I <sub>CC3</sub> <sup>(1)</sup> | V <sub>CC</sub> Current (Battery Backup Mode)<br>(Excludes I <sub>OUT</sub> ) | | | 1 | μΑ | $V_{CC} = 0V, V_{BATT} = 2.8V,$<br>$V_{OUT}, RESET = Open$ | | I <sub>BATT1</sub> <sup>(3)</sup> | V <sub>BATT</sub> Current (Excludes I <sub>OUT</sub> ) | | | 1 | μΑ | V <sub>OUT</sub> = V <sub>CC</sub> | | I <sub>BATT2</sub> | V <sub>BATT</sub> Current (Excludes I <sub>OUT</sub> )<br>(Battery Backup Mode) | | 0.4 | 1.0 | μΑ | $V_{OUT} = V_{BATT},$<br>$V_{BATT} = 2.8V$<br>$V_{OUT}, \overline{RESET} = Open$ | | V <sub>OUT1</sub> | Output Voltage ( $V_{CC} > V_{BATT} + 0.03V$ or $V_{CC} > V_{TRIP}$ | V <sub>CC</sub> - 0.05<br>V <sub>CC</sub> - 0.5 | | V <sub>CC</sub> - 0.02<br>V <sub>CC</sub> - 0.2 | V<br>V | $I_{OUT} = -5mA$<br>$I_{OUT} = -50mA$ | | V <sub>OUT2</sub> | Output Voltage ( $V_{CC} < V_{BATT} - 0.03V$<br>and $V_{CC} < V_{TRIP}$ ) {Battery Backup} | V <sub>BATT</sub> – 0.2 | | | V<br>V | I <sub>OUT</sub> = -250μA | | V <sub>OLB</sub> | Output (BATT-ON) LOW Voltage | | | 0.4 | V | I <sub>OL</sub> = 3.0mA (5V)<br>I <sub>OL</sub> = 1.0mA (3V) | | V <sub>OHB</sub> | Output (BATT-ON) HIGH Voltage | V <sub>OUT</sub> -0.8 | | | V | I <sub>OH</sub> = -0.4mA (3V) | | V <sub>BSH</sub> | Battery Switch Hysteresis (V <sub>CC</sub> < V <sub>TRIP</sub> ) | | | 50<br>-50 | mV<br>mV | Power Up<br>Power Down | ### D.C. OPERATING CHARACTERISTICS (CONTINUED) (Over recommended operating conditions unless otherwise specified.) | | | Limits | | | | | | |---------------------------------|-------------------------------------------------------------|------------------------|------|-----------------------|------|--------------------------------------------------------------|--| | Symbol | Parameter | Min. | Тур. | Max. | Unit | Test Conditions | | | RESET/R | ESET/LOWLINE | ! | ! | • | li . | | | | V <sub>TRIP</sub> | V <sub>CC</sub> Reset Trip Point Voltage | 4.5 | 4.62 | 4.75 | ٧ | | | | V <sub>LVRH</sub> | Low V <sub>CC</sub> RESET Hysteresis | | | 60 | mV | | | | V <sub>OLR</sub> | Output (RESET, RESET, LOWLINE)<br>LOW Voltage | | | 0.4 | V | I <sub>OL</sub> = 3.0mA (5V)<br>I <sub>OL</sub> = 1.0mA (3V) | | | V <sub>OHR</sub> | Output (RESET, LOWLINE) HIGH Voltage | V <sub>OUT</sub> - 0.8 | | | V | I <sub>OL</sub> = -0.4mA (5V) | | | Second S | Supply Monitor | • | • | • | | | | | I <sub>V2</sub> | V2MON Current | | 15 | 30 | μΑ | | | | V2 <sub>TRIP</sub> | V2MON Reset Trip Point Voltage | 2.85 | 2.95 | 3.05 | ٧ | | | | V <sub>V2H</sub> | V2MON Hysteresis | | | 60 | mV | | | | V <sub>OLx</sub> | Output (V2FAIL) LOW Voltage | | | 0.4 | V | I <sub>OL</sub> = 3.0mA (5V)<br>I <sub>OL</sub> = 1.0mA (3V) | | | SPI Inter | ace | 1 | | ı | | | | | V <sub>ILx</sub> <sup>(4)</sup> | Input $(\overline{CS}, SI, SCK, \overline{WP})$ LOW Voltage | -0.5 | | V <sub>CC</sub> x 0.3 | ٧ | | | | $V_{IHx}^{(4)}$ | Input (CS, SI, SCK, WP) HIGH Voltage | V <sub>CC</sub> x 0.7 | | V <sub>CC</sub> + 0.5 | V | | | | I <sub>LIx</sub> | Input Leakage Current (CS, SI, SCK, WP) | | | ±10 | μΑ | | | | V <sub>OLS</sub> | Output (SO) LOW Voltage | | | 0.4 | V | I <sub>OL</sub> = 3.0mA (5V)<br>I <sub>OL</sub> = 1.0mA (3V) | | | V <sub>OHS</sub> | Output (SO) HIGH Voltage | V <sub>OUT</sub> – 0.8 | | | V | I <sub>OH</sub> = -1.0mA (5V) | | **Notes:** (1) The device enters the Active state after any start, and remains active until 9 clock cycles later if the Device Select Bits in the Slave Address Byte are incorrect; 200ns after a stop ending a read operation; or t<sub>WC</sub> after a stop ending a write operation. - (3) Negative number indicate charging current, Positive numbers indicate discharge current. - (4) V<sub>II</sub> min. and V<sub>IH</sub> max. are for reference only and are not tested. # **CAPACITANCE** $T_A = +25$ °C, f = 1MHz, $V_{CC} = 5$ V | Symbol | Test | Max. | Unit | Conditions | |---------------------------------|-----------------------------------------------------------------|------|------|-----------------------| | C <sub>OUT</sub> <sup>(1)</sup> | Output Capacitance (SO, RESET, V2FAIL, RESET, LOWLINE, BATT-ON) | 8 | pF | V <sub>OUT</sub> = 0V | | C <sub>IN</sub> <sup>(1)</sup> | Input Capacitance (SCK, SI, CS, WP) | 6 | pF | V <sub>IN</sub> = 0V | Notes: (1) This parameter is periodically sampled and not 100% tested. Characteristics subject to change without notice. <sup>(2)</sup> The device goes into Standby: 200ns after any Stop, except those that initiate a high voltage write cycle; two after a stop that initiates a high voltage cycle; or 9 clock cycles after any start that is not followed by the correct Device Select Bits in the Slave Address Byte. # **EQUIVALENT A.C. LOAD CIRCUIT AT 5V V<sub>CC</sub>** ### **A.C. TEST CONDITIONS** | Input pulse levels | V <sub>CC</sub> x 0.1 to V <sub>CC</sub> x 0.9 | |-------------------------------|------------------------------------------------| | Input rise and fall times | 10ns | | Input and output timing level | V <sub>CC</sub> x0.5 | ### A.C. CHARACTERISTICS (Over recommended operating conditions, unless otherwise specified) # **Serial Input Timing** | | | 2.7- | | | |--------------------------------|------------------|------|------|------| | Symbol | Parameter | Min. | Max. | Unit | | f <sub>SCK</sub> | Clock Frequency | 0 | 10 | MHz | | t <sub>CYC</sub> | Cycle Time | 100 | | ns | | t <sub>LEAD</sub> | CS Lead Time | 50 | | ns | | t <sub>LAG</sub> | CS Lag Time | 200 | | ns | | t <sub>WH</sub> | Clock HIGH Time | 40 | | ns | | t <sub>WL</sub> | Clock LOW Time | 40 | | ns | | t <sub>SU</sub> | Data Setup Time | 10 | | ns | | t <sub>H</sub> | Data Hold Time | 10 | | ns | | t <sub>RI</sub> <sup>(3)</sup> | Input Rise Time | | 20 | ns | | t <sub>FI</sub> <sup>(3)</sup> | Input Fall Time | | 20 | ns | | t <sub>CS</sub> | CS Deselect Time | 50 | | ns | | t <sub>WC</sub> <sup>(4)</sup> | Write Cycle Time | | 10 | ms | ## **Serial Input Timing** # **Serial Output Timing** | | | 2.7-5.5V | | | |--------------------------------|-----------------------------|----------|------|------| | Symbol | Parameter | Min. | Max. | Unit | | f <sub>SCK</sub> | Clock Frequency | 0 | 10 | MHz | | t <sub>DIS</sub> | Output Disable Time | | 50 | ns | | t <sub>V</sub> | Output Valid from Clock Low | | 40 | ns | | t <sub>HO</sub> | Output Hold Time | 0 | | ns | | t <sub>RO</sub> (3) | Output Rise Time | | 25 | ns | | t <sub>FO</sub> <sup>(3)</sup> | Output Fall Time | | 25 | ns | Notes: (3) This parameter is periodically sampled and not 100% tested. (4) two is the time from the rising edge of $\overline{CS}$ after a valid write sequence has been sent to the end of the self-timed internal nonvolatile write cycle. Characteristics subject to change without notice. # **Serial Output Timing** # **Power-Up and Power-Down Timing** # $V_{CC}$ to $\overline{\text{LOWLINE}}$ Timings # **V2MON** to **V2FAIL** Timings # **RESET** Output Timing | Symbol | Parameter | Min. | Тур. | Max. | Unit | |----------------------------------|------------------------------------------------------------------------------|------|------|------|------| | t <sub>PURST</sub> | RESET/RESET Time-out Period | 75 | 150 | 250 | ms | | t <sub>RPD</sub> <sup>(5)</sup> | V <sub>TRIP</sub> RESET/RESET (Power down only) V <sub>TRIP</sub> to LOWLINE | | 10 | 20 | μs | | t <sub>RPD2</sub> <sup>(5)</sup> | V <sub>TRIP</sub> to V2FAIL | | 10 | 20 | μs | | t <sub>LR</sub> | LOWLINE to RESET/RESET delay (Power down only) | 100 | 250 | 800 | ns | | t <sub>F</sub> <sup>(6)</sup> | V <sub>CC</sub> /V2MON Fall Time | 1000 | | | μs | | t <sub>R</sub> <sup>(6)</sup> | V <sub>CC</sub> /V2MON Rise Time | 1000 | | | μs | | V <sub>RVALID</sub> | Reset Valid V <sub>CC</sub> | 1 | | | V | | t <sub>VB1</sub> | V <sub>BATT</sub> + 0.03 v to BATT-ON (logical 0) | | | 20 | μs | | t <sub>VB2</sub> | V <sub>BATT</sub> – 0.03 v to BATT-ON (logical 1) | | | 20 | μs | Notes: (5) This parameter is not 100% tested. (6) This measurement is from 10% to 90% of the supply voltage. # CS/WDI vs. RESET/RESET Timing # **RESET/RESET Output Timing** | Symbol | Parameter | Min. | Тур. | Max. | Unit | |------------------|--------------------------------------|------|------|------|------| | t <sub>WDO</sub> | Watchdog Time Out Period, | | | | | | | WD1 = 1, WD0 = 0 | 75 | 150 | 250 | ms | | | WD1 = 0, WD0 = 1 | 200 | 400 | 600 | ms | | | WD1 = 0, WD0 = 0 | 500 | 800 | 1200 | ms | | t <sub>CST</sub> | CS Pulse Width to Reset the Watchdog | 400 | | | ns | | t <sub>RST</sub> | Reset Time Out | 75 | 150 | 250 | ms | # **V<sub>TRIP</sub> Set/Reset Conditions** # $V1_{TRIP}$ , $V2_{TRIP}$ Programming Specifications $V_{CC}$ = 2.7-5.5V; Temperature = 25°C | Parameter | Description | Min. | Max. | Unit | |-------------------|---------------------------------------------------------------------------------------------------------------------|------|------|------| | t <sub>VPS</sub> | WP V <sub>TRIP</sub> Program Voltage Setup time | 10 | | μs | | t <sub>VPH</sub> | WP V <sub>TRIP</sub> Program Voltage Hold time | 10 | | μs | | t <sub>TSU</sub> | V <sub>TRIP</sub> Level Setup time | 10 | | μs | | t <sub>THD</sub> | V <sub>TRIP</sub> Level Hold (stable) time | 10 | | ms | | t <sub>WC</sub> | V <sub>TRIP</sub> Write Cycle Time | | 10 | ms | | t <sub>VPO</sub> | WP V <sub>TRIP</sub> Program Voltage Off time before next cycle | 1 | | ms | | V <sub>P</sub> | Programming Voltage | 10 | 15 | V | | V <sub>TRAN</sub> | V <sub>TRIP</sub> Programed Voltage Range | 2.5 | 5.0 | V | | V <sub>ta1</sub> | Initial $V_{TRIP}$ Program Voltage accuracy ( $V_{CC}$ applied— $V_{TRIP}$ ) (Programmed at 25°C.) | -0.2 | +0.4 | V | | V <sub>ta2</sub> | Subsequent $V_{TRIP}$ Program Voltage accuracy [( $V_{CC}$ applied— $V_{ta1}$ )— $V_{TRIP}$ ) (Programmed at 25°C.) | -25 | +25 | mV | | V <sub>tr</sub> | V <sub>TRIP</sub> Program Voltage repeatability (Successive program operations.) (Programmed at 25°C.) | -25 | +25 | mV | | V <sub>tv</sub> | V <sub>TRIP</sub> Program variation after programming (0–75°C). (Programmed at 25°C.) | -25 | +25 | mV | V<sub>TRIP</sub> Programming parameters are periodically sampled and are not 100% tested. ### **PACKAGING INFORMATION** ## 20-Lead Plastic, TSSOP, Package Type V NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS) #### **Ordering Information** | V <sub>CC</sub> Range | V1 <sub>TRIP</sub> Range | V2 <sub>TRIP</sub> Range | Package | Operating<br>Temperature Range | Part Number | |-----------------------|--------------------------|--------------------------|-----------|--------------------------------|-----------------| | 4.5–5.5V | 4.5–4.75V | 2.55–2.7V | 20L TSSOP | 0°C-70°C | X55040V20-4.5A | | | | | | -40°C-85°C | X55040V20I-4.5A | | 4.5–5.5V | 4.5–4.75V | 2.85-3.0V | 20L TSSOP | 0°C-70°C | X55040V20 | | | | | | -40°C–85°C | X55040V20I | | 2.7-5.5V | 2.85-3.0V | 4.5–4.75V | 20L TSSOP | 0°C-70°C | X55040V20-2.7A | | | | | | -40°C–85°C | X55040V20I-2.7A | | 2.7-5.5V | 2.55-2.75V | 4.5–4.75V | 20L TSSOP | 0°C-70°C | X55040V20-2.7 | | | | | | -40°C–85°C | X55040V20I-2.7 | #### **Part Mark Information** Blank = $5V \pm 10\%$ , 0°C to $+70^{\circ}$ C, $V1_{TRIP} = 4.5 - 4.75$ , $V2_{TRIP} = 2.55 - 2.7$ AL = $5V \pm 10\%$ , 0°C to $+70^{\circ}$ C, $V1_{TRIP} = 4.5 - 4.75$ , $V2_{TRIP} = 2.85 - 3.0$ I = $5V \pm 10\%$ , $-40^{\circ}$ C to $+85^{\circ}$ C, $V1_{TRIP} = 4.5 - 4.75$ , $V2_{TRIP} = 2.55 - 2.7$ AM = $5V \pm 10\%$ , $-40^{\circ}$ C to $+85^{\circ}$ C, $V1_{TRIP} = 4.5 - 4.75$ , $V2_{TRIP} = 2.85 - 3.0$ F = 2.7V to 5.5V, 0°C to $+70^{\circ}$ C, $V1_{TRIP} = 2.85 - 3.0$ , $V2_{TRIP} = 4.5 - 4.75$ AN = 2.7V to 5.5V, 0°C to $+70^{\circ}$ C, $V1_{TRIP} = 2.55 - 2.7$ , $V2_{TRIP} = 4.5 - 4.75$ G = 2.7V to 5.5V, $-40^{\circ}$ C to $+85^{\circ}$ C, $V1_{TRIP} = 2.85 - 3.0$ , $V2_{TRIP} = 4.5 - 4.75$ AP = 2.7V to 5.5V, $-40^{\circ}$ C to $+85^{\circ}$ C, $V1_{TRIP} = 2.55 - 2.7$ , $V2_{TRIP} = 4.5 - 4.75$ ©Xicor, Inc. 2000 Patents Pending Devices sold by Xicor, Inc. are covered by the warranty and patent indemnification provisions appearing in its Terms of Sale only. Xicor, Inc. makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. Xicor, Inc. makes no warranty of merchantability or fitness for any purpose. Xicor, Inc. reserves the right to discontinue production and change specifications and prices at any time and without notice. Xicor, Inc. assumes no responsibility for the use of any circuitry other than circuitry embodied in a Xicor, Inc. product. No other circuits, patents, or licenses are implied. #### TRADEMARK DISCLAIMER: Xicor and the Xicor logo are registered trademarks of Xicor, Inc. AutoStore, Direct Write, Block Lock, SerialFlash, MPS, and XDCP are also trademarks of Xicor, Inc. All others belong to their respective owners. #### U.S. PATENTS Xicor products are covered by one or more of the following U.S. Patents: 4,326,134; 4,393,481; 4,404,475; 4,450,402; 4,486,769; 4,488,060; 4,520,461; 4,533,846; 4,599,706; 4,617,652; 4,668,932; 4,752,912; 4,829,482; 4,874,967; 4,883,976; 4,980,859; 5,012,132; 5,003,197; 5,023,694; 5,084,667; 5,153,880; 5,153,691; 5,161,137; 5,219,774; 5,270,927; 5,324,676; 5,434,396; 5,544,103; 5,587,573; 5,835,409; 5,977,585. Foreign patents and additional patents pending. #### LIFE RELATED POLICY In situations where semiconductor component failure may endanger life, system designers using this product should design the system with appropriate error detection and correction, redundancy and back-up features to prevent such an occurrence. Xicor's products are not authorized for use in critical components in life support devices or systems. - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.