# MOTOROLA POWERPC 750<sup>™</sup> AND POWERPC 740<sup>™</sup> MICROPROCESSORS The PowerPC 750 and PowerPC 740 microprocessors are low-power 32-bit implementations of the PowerPC Reduced Instruction Set Computer (RISC) architecture. The PowerPC 750 and the PowerPC 740 microprocessors differ only in that the PowerPC 750 features a dedicated L2 cache interface with on-chip L2 tags. Both are software-compatible and bus-compatible with the PowerPC 603e<sup>TM</sup> and MPC7400 microprocessors, and the PowerPC 740 is pin-compatible as well. PowerPC 750/740 microprocessors are fully JTAG-compliant. ### Superscalar Microprocessor The PowerPC 750/740 microprocessors are superscalar, capable of issuing three instructions per clock cycle into six independent execution units: - Two integer units - Load/store unit - Floating-point unit - System register unit - Branch processing unit The ability to execute multiple instructions in parallel, to pipeline instructions, and the use of simple instructions with rapid execution times yields maximum efficiency and throughput for PowerPC 750/740 systems. ## **Power Management** The PowerPC 750/740 microprocessors feature a low-power 2.6-volt or 1.9-volt design with three power-saving modes—doze, nap and sleep. These user-programmable modes progressively reduce the power drawn by the processor. These low-power microprocessors offer dynamic power management to selectively activate functional units as they are needed by the executing instructions. Both microprocessors also provide a thermal assist unit and instruction cache throttling for software-controllable thermal management. #### Cache and MMU Support The PowerPC 750/740 microprocessors have separate 32-Kbyte, physically-addressed instruction and data caches. Both caches are eight-way set-associative. The additional dedicated L2 cache interface with on-chip L2 tags (shown at right) is provided only by the # Motorola PowerPC 750 Microprocessor #### PowerPC 750/740 Microprocessor Block Diagram PowerPC 750 microprocessor. PowerPC 750/740 microprocessors contain separate memory management units (MMUs) for instructions and data, supporting 4 Petabytes (2<sup>52</sup>) of virtual memory and 4 Gigabytes (2<sup>32</sup>) of physical memory. Access privileges and memory protection are controlled on block or page granularities. Large, 128-entry translation lookaside buffers (TLBs) provide efficient physical address translation and support for demand virtual-memory management on both page- and variable-sized blocks. #### Flexible Bus Interface PowerPC 750/740 microprocessors have a 64-bit data bus and a 32-bit address bus. Support is included for burst, split and pipelined transactions. The interface provides snooping for data cache coherency. Both microprocessors maintain MEI coherency protocol in hardware, allowing access to system memory for additional caching bus masters, such as DMA devices. #### PowerPC 750/740 CPU Summary | | PowerPC 740<br>200-266 MHz | PowerPC 740<br>300-333 MHz | PowerPC 750<br>200-266 MHz | PowerPC 750<br>300-400 MHz | |--------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------| | CPU Speeds – Internal | 200, 233 and 266 MHz | 300 and 333 MHz | 200, 233 and 266 MHz | 300, 333, 366 and 400 MHz | | CPU Bus Dividers | x3, x3.5, x4, x4.5, x5, x5.5,<br>x6, x6.5, x7, x7.5, x8 | x3, x3.5, x4, x4.5, x5, x5.5,<br>x6, x6.5, x7, x7.5, x8 | x3, x3.5, x4, x4.5, x5, x5.5,<br>x6, x6.5, x7, x7.5, x8 | x3, x3.5, x4, x4.5, x5, x5.5,<br>x6, x6.5, x7, x7.5, x8 | | Bus Interface | 64 bits | 64 bits | 64 bits | 64 bits | | Instructions per Clock | 3 (2 + Branch) | 3 (2 + Branch) | 3 (2 + Branch) | 3 (2 + Branch) | | L1 Cache | 32-Kbyte instruction<br>32-Kbyte data | 32-Kbyte instruction<br>32-Kbyte data | 32-Kbyte instruction<br>32-Kbyte data | 32-Kbyte instruction<br>32-Kbyte data | | L2 Cache | _ | _ | 256, 512 Kbyte<br>1 Mbyte | 256, 512 Kbyte<br>1 Mbyte | | Core-to-L2 Frequency | _ | _ | 1:1, 1.5:1, 2:1, 2.5:1, 3:1 | 1:1, 1.5:1, 2:1, 2.5:1, 3:1 | | Typical/Maximum<br>Power Dissipation | 5.7W/7.9W @ 266 MHz | 4.2W/6.0W @ 333 MHz | 5.7W/7.9W @ 266 MHz | 5.8W/8.0W @ 400 MHz | | Die Size | 67 mm <sup>2</sup> | 67 mm <sup>2</sup> | 67 mm <sup>2</sup> | 67 mm <sup>2</sup> | | Package | 255 CBGA | 255 CBGA | 255 CBGA | 255 CBGA | | Process | 0.29μ 5LM CMOS | 0.25μ 5LM CMOS | 0.29μ 5LM CMOS | 0.25μ 5LM CMOS | | Voltage | 3.3V i/o, 2.6V internal | 3.3V i/o, 1.9V internal | 3.3V i/o, 2.6V internal | 3.3V i/o, 1.9V internal | | SPECint95 (estimated) | 11.5 @ 266 MHz | 14.4 @ 333 MHz | 12.0 @ 266 MHz | 18.8 @ 400 MHz | | SPECfp95 (estimated) | 6.9 @ 266 MHz | 8.7 @ 333 MHz | 7.4 @ 266 MHz | 12.2 @ 400 MHz | | Other Performance | 488 MIPS @ 266 MHz | 610 MIPS @ 333 MHz | 488 MIPS @ 266 MHz | 733 MIPS @ 400 MHz | | Execution Units | Integer, Floating-Point, Branch,<br>Load/Store, System Register | Integer, Floating-Point, Branch,<br>Load/Store, System Register | Integer, Floating-Point, Branch,<br>Load/Store, System Register | Integer, Floating-Point, Branch,<br>Load/Store, System Register | #### **Contact Information** - Motorola offers user's manuals, application notes and sample code for all of its processors. In addition, local support for these products is also provided. This information can be found at: http://motorola.com/PowerPC/ - For all other inquiries about Motorola products, please contact the Motorola Customer Response Center at: Phone: 800-521-6274 or http://motorola.com/semiconductors #### PowerPC 1xx, 6xx and 7xx Part Number Key