# XRD6415 CMOS 10-Bit, 20 MSPS, High-Speed, Analog-to-Digital Converter March 1998-3 ### **FEATURES** • 10-Bit Resolution 20MHz Sampling Rate Internal S/H Function Single 5V Power Supply 3V or 5V Logic Output Interface V<sub>IN</sub> DC Range: 0V to V<sub>DD</sub> V<sub>REF</sub> DC Range: 1V to V<sub>DD</sub> Low Power: 120mW (typ) Three-State Digital Outputs Power Down: 1.5mW (typ) Power Dissipation ESD Protection: 2000V Minimum For 3V Operation Refer to XRD64L15 ### **APPLICATIONS** - Digital Camcorders - Digital Cameras - Precision Scanners - Medical Imaging - Digital Color Copiers - IR Imaging - Digital Communications ## **BENEFITS** - Complete Analog-to-Digital Converter (ADC) That Requires No External Active Components - Small Outline Package to Reduce Board Space - Low Power Dissipation - Easy to Use Rugged Design ### **GENERAL DESCRIPTION** The XRD6415 is a 10-bit, 20MSPS, Analog-to-Digital Converter (ADC) for applications that require high speed and high accuracy. Designed using an advanced CMOS process, this part offers excellent performance, low power consumption and latch-up free operation. The XRD6415 uses a subranging architecture to maintain low power consumption at high conversion rates. Our proprietary comparator design achieves a low analog input capacitance. The input circuitry of the XRD6415 includes an on-chip S/H function that allows the product to digitize analog input signals between GND and $V_{DD}$ . The XRD6415 can be placed into power down (stand-by) mode, reducing the power dissipation to 1.5mW (typical) by a digitally controlled pin. Providing external reference voltages allows easy interface to any input signal range between GND and $V_{DD}$ . This also allows the system to calibrate out zero scale and full scale errors by adjusting $V_{RT}$ and $V_{RB}$ . The Reference Ladder tap (VR2) can be used to externally trim INL errors. A separate power supply pin, $DV_{DD}$ , sets the output logic levels for 3V or 5V interface. This device operates from a single 5V supply. Power consumption from a 5V supply is typically 120mW at $F_S$ =15MHz. For 3.3V power supply operation refer to XRD64L15. | Part No. | Package | Operating<br>Temperature Range | |------------|-------------------------------|--------------------------------| | XRD6415AIP | 28 Lead 300 Mil PDIP | 40°C to +85°C | | XRD6415AID | 28 Lead 300 Mil JEDEC SOIC | 40°C to +85°C | | XRD6415AIU | 28 Lead SSOP (5.3 mm) | 40°C to +85°C | | XRD6415AIQ | 32 Lead TQFP (7 x 7 x 1.4 mm) | 40°C to +85°C | | XRD6415AIV | 48 Lead TQFP (7 x 7 x 1.0 mm) | 40°C to +85°C | Rev. 2.00 # SIMPLIFIED BLOCK DIAGRAM Figure 1. Block Diagram # **PIN CONFIGURATIONS** 28 Lead SOIC (Jedec, 0.300") 28 Lead SSOP (5.3 mm) 32 Lead TQFP (7 x 7 x 1.4 mm) 48 Lead TQFP (7 x 7 x 1.0 mm) # PIN DESCRIPTION (28 Lead PDIP, SOIC & SSOP Packages) | Pin # | Symbol | Description | |-------|------------------|--------------------------------| | 1 | DV <sub>DD</sub> | Power Supply (Digital Outputs) | | 2 | OFW | Overflow Output | | 3 | DB0 | Data Output Bit 0 (LSB) | | 4 | DB1 | Data Output Bit 1 | | 5 | DB2 | Data Output Bit 2 | | 6 | DB3 | Data Output Bit 3 | | 7 | DB4 | Data Output Bit 4 | | 8 | DB5 | Data Output Bit 5 | | 9 | DB6 | Data Output Bit 6 | | 10 | DB7 | Data Output Bit 7 | | 11 | DB8 | Data Output Bit 8 | | 12 | DB9 | Data Output Bit 9 (MSB) | | 13 | DGND | Ground (Digital Outputs) | | 14 | GND | Ground | | 15 | $V_{DD}$ | Power Supply | | 16 | CLK | Sampling Clock Input | | 17 | ŌĒ | Output Enable Control | | 18 | PD | Power Down Control | | 19 | $V_{DD}$ | Power Supply | | 20 | N/C | No Connection | | 21 | GND | Ground | | 22 | $V_{RT}$ | Top of Reference Ladder | | 23 | VR2 | Center of Reference Ladder | | 24 | $V_{RB}$ | Bottom of Reference Ladder | | 25 | GND | Ground | | 26 | N/C | No Connection | | 27 | $V_{IN}$ | Analog Input Voltage | | 28 | $V_{DD}$ | Power Supply | # PIN DESCRIPTION (32 Lead Plastic QFP Package) | Pin # | Symbol | Description | |-------|------------------|-----------------------------| | 1 | DB9 | Data Output Bit 9 (MSB) | | 2 | DGND | Ground (Output) | | 3 | GND | Ground | | 4 | GND | Ground | | 5 | GND | Ground | | 6 | $V_{DD}$ | Power Supply | | 7 | CLK | Sampling Clock Input | | 8 | ŌĒ | Output Enable Control | | 9 | PD | Power Down Control | | 10 | $V_{DD}$ | Power Supply | | 11 | GND | Ground | | 12 | $V_{RT}$ | Top of Reference Ladder | | 13 | $V_{RB}$ | Bottom of Reference Ladder | | 14 | GND | Ground | | 15 | GND | Ground | | 16 | GND | Ground | | 17 | GND | Ground | | 18 | GND | Ground | | 19 | GND | Ground | | 20 | $V_{IN}$ | Analog Input Voltage to ADC | | 21 | $V_{DD}$ | Power Supply | | 22 | DV <sub>DD</sub> | Power Supply (Output) | | 23 | OFW | Overflow Output | | 24 | DB0 | Data Output Bit 0 (LSB) | | 25 | DB1 | Data Output Bit 1 | | 26 | DB2 | Data Output Bit 2 | | 27 | DB3 | Data Output Bit 3 | | 28 | DB4 | Data Output Bit 4 | | 29 | DB5 | Data Output Bit 5 | | 30 | DB6 | Data Output Bit 6 | | 31 | DB7 | Data Output Bit 7 | | 32 | DB8 | Data Output Bit 8 | # PIN DESCRIPTION (48 Lead TQFP Package) | Pin # | Symbol | Description | |-------|----------|------------------------------| | 1 | DB0 | Digital Output Bit 0 (LSB) | | 2 | DB1 | Digital Output Bit 1 | | 3 | DB2 | Digital Output Bit 2 | | 4 | DB3 | Digital Output Bit 3 | | 5 | DB4 | Digital Output Bit 4 | | 6 | N/C | No Connection | | 7 | N/C | No Connection | | 8 | DB5 | Digital Output Bit 5 | | 9 | DB6 | Digital Output Bit 6 | | 10 | DB7 | Digital Output Bit 7 | | 11 | DB8 | Digital Output Bit 8 | | 12 | DB9 | Digital Output Bit 9 (MSB) | | 13 | DGND | Ground (Digital Outputs) | | 14 | N/C | No Connection | | 15 | N/C | No Connection | | 16 | GND | Ground | | 17 | N/C | No Connection | | 18 | N/C | No Connection | | 19 | $V_{DD}$ | Power Supply | | 20 | N/C | No Connection | | 21 | N/C | No Connection | | 22 | CLK | Sample Clock | | 23 | ŌĒ | Output Enable (3-State Cntl) | | 24 | PD | Power Down Control | | 25 | N/C | No Connection | | 26 | $V_{DD}$ | Power Supply | | 27 | N/C | No Connection | | 28 | GND | Ground | | 29 | N/C | No Connection | | 30 | $V_{RT}$ | Top of Reference Ladder | | 31 | N/C | No Connection | | 32 | VR2 | Center of Reference Ladder | | 33 | N/C | No Connection | | 34 | $V_{RB}$ | Bottom of Reference Ladder | | 35 | N/C | No Connection | | 36 | GND | Ground | | 37 | N/C | No Connection | | 38 | N/C | No Connection | # PIN DESCRIPTION (48 Lead TQFP Package) (CONT'D) | Pin # | Symbol | Description | | |-------|----------|--------------------------------|--| | 39 | $V_{ N}$ | Analog Input Voltage | | | 40 | N/C | No Connection | | | 41 | N/C | No Connection | | | 42 | $V_{DD}$ | Power Supply | | | 43 | N/C | No Connection | | | 44 | N/C | No Connection | | | 45 | $DV_DD$ | Power Supply (Digital Outputs) | | | 46 | N/C | No Connection | | | 47 | N/C | No Connection | | | 48 | N/C | No Connection | | # **ELECTRICAL CHARACTERISTICS TABLE** Test Conditions: $V_{DD}$ = $DV_{DD}$ = 5.0V, $F_S$ = 15MHz (50% Duty Cycle), $V_{RT}$ = 5.0V, $V_{RB}$ = 0.0V, $T_A$ = 25°C Unless Otherwise Specified | Symbol | Parameter | Min. | Тур. | Max. | Unit | Conditions | |-----------------|----------------------------------------|-----------------|------|-------------------|------|----------------------------------------------------------------------------------------------------------------------------------| | Key Features | Key Features | | | | | | | n | Resolution | 10 | | | Bits | | | Fs | Maximum Sample Rate | 15 | 20 | | MSPS | | | DC Accuracy | 1 | | | | | | | DNL | Differential Non-Linearity | 1.0 | 0.75 | 1.5 | LSB | | | NL | Integral Non-Linearity | 2.5 | 1.5 | 2.5 | LSB | Best Fit Line<br>(Max INL Min INL)/2 | | EZS | Zero Scale Error | -50 | ±25 | 50 | mV | | | EFS | Full Scale Error | 1.0 | ±0.4 | 1.0 | % FS | | | $V_{INPP}$ | DC Input Range | GND | | V <sub>DD</sub> | V | V <sub>IN</sub> can swing from GND to V <sub>DD</sub> ,<br>actual digitized range is set by<br>V <sub>RT</sub> & V <sub>RB</sub> | | Reference Vo | oltages | | | | | | | V <sub>RT</sub> | Top Reference Voltage <sup>2</sup> | 1.0 | 2.5 | $V_{DD}$ | V | | | $V_{RB}$ | Bottom Reference Voltage <sup>2</sup> | GND | 0.5 | V <sub>DD</sub> 1 | V | | | $V_{REF}$ | Differential Ref. Voltage <sup>2</sup> | 1.0 | 2 | $V_{DD}$ | V | | | $R_L$ | Ladder Resistance | 350 | 500 | 650 | Ω | | | Analog Input | 3 | | | | | | | | Input Voltage Range | V <sub>RB</sub> | | V <sub>RT</sub> | V | V <sub>RB</sub> Min. = GND<br>V <sub>RT</sub> Max = V <sub>DD</sub> | | BW | Input Bandwidth (1dB) <sup>4</sup> | | 50 | | MHz | | | C <sub>IN</sub> | Input Capacitance Sample <sup>5</sup> | | 20 | | pF | CLK = Low | | C <sub>IN</sub> | Input Capacitance Convert <sup>5</sup> | | 7 | | pF | CLK = High | | Conversion C | Character | | | | | | | t <sub>AP</sub> | Aperture Delay | | 6 | | ns | | | t <sub>AJ</sub> | Aperture Jitter | | 30 | | ps | | | Dynamic | | | | | | | | | Signal-to-Noise Ratio (SNR) | | | | | | | | F <sub>IN</sub> = 1MHz | | 57 | | dB | F <sub>S</sub> = 10MSPS | | | SNR and Distortion (SNDR) | | | | | | | | F <sub>IN</sub> = 1MHz | | 56 | | dB | F <sub>S</sub> = 10MSPS | | Digital Inputs | | | | | | | | $V_{IH}$ | Digital Input High Voltage | 3.5 | | | V | | | $V_{IL}$ | Digital Input Low Voltage | | | 1.5 | V | | | l <sub>IN</sub> | DC Leakage Currents <sup>6</sup> | | | | | | | | CLK, ŌĒ, and PD | | 5 | | μΑ | CLK, $\overline{\text{OE}}$ and PD between GND and $V_{\text{DD}}$ | | | Input Capacitance | | 5 | | pF | | # **ELECTRICAL CHARACTERISTICS TABLE (CONT'D)** | Symbol | Parameter | Min. | Тур. | Max. | Unit | Conditions | |----------------------------------------|----------------------------------|------|------|------|--------|----------------------------------------------------| | Digital Outputs C <sub>OUT</sub> =15pF | | | | | | C <sub>OUT</sub> =15pF | | V <sub>OH</sub> | Output High Voltage | 4.5 | | | V | While Sourcing 4mA | | V <sub>OL</sub> | Output Low Voltage | | | 0.4 | V | While Sinking 4mA | | loz | High-Z Leakage | 10 | | 10 | μΑ | OE = High, or PD = High | | t <sub>DL</sub> | Data Valid Delay <sup>3</sup> | 10 | 12 | 13 | ns | | | t <sub>DEN</sub> | Data Enable Delay <sup>3</sup> | 10 | 12 | 14 | ns | | | t <sub>DH Z</sub> | Data High-Z Delay <sup>3</sup> | 7 | 8 | 9 | ns | | | | Pipeline Delay (Latency) | | 3 | | cycles | Time Delay between CLK and<br>Data Output Constant | | Power Supp | olies | | | | | • | | I <sub>DD</sub> (PD) | Power Down (I <sub>DD</sub> ) | | 0.3 | 0.5 | mA | | | $V_{DD}$ | Operating Voltage <sup>7,8</sup> | 4.5 | 5.0 | 5.5 | V | | | $DV_DD$ | Logic Power Supply <sup>9</sup> | 2.7 | | 5.5 | V | | | DD | Supply Current | | 24 | 32 | mA | | #### Notes Specified values guarantee functionality. Refer to other parameters for accuracy. <sup>5</sup> See $V_{IN}$ equivalent circuit. Switched capacitor analog input requires driver with low output resistance. <sup>8</sup> The $V_{DD}$ pins should be tied together at the package. ### Specifications are subject to change without notice # ABSOLUTE MAXIMUM RATINGS (T<sub>A</sub> = +25°C unless otherwise noted)<sup>1, 2, 3</sup> | V <sub>DD</sub> to GND | Storage Temperature65 to +150°C | |---------------------------------------------------------------------|------------------------------------------------| | V <sub>RT</sub> & V <sub>RB</sub> V <sub>DD</sub> +0.5 to GND –0.5V | Package Power Dissipation Rating to 75°C | | V <sub>IN</sub> V <sub>DD</sub> +0.5 to GND -0.5V | PDIP, SOIC, TQFP, SSOP 1000mW | | All Inputs | Derates above 75°C14mW/°C | | All Outputs V <sub>DD</sub> +0.5 to GND -0.5V | Lead Temperature (Soldering 10 seconds) +300°C | ### Notes $^3$ $V_{DD}$ refers to $AV_{DD}$ and $DV_{DD}$ . GND refers to AGND and DGND. Tester measures code transitions by dithering the voltage of the analog input (V<sub>IN</sub>). The difference between the measured and the ideal code width (V<sub>REF</sub>/1024) is the DNL error. The INL error is the maximum distance (in LSBs) from the best fit line to any transition voltage. Accuracy is a function of the sampling rate (FS). <sup>&</sup>lt;sup>3</sup> Guaranteed. Not tested. <sup>4 -1</sup> dB bandwidth is a measure of performance of the A/D input stage (S/H + amplifier). Refer to other parameters for accuracy within the specified bandwidth. <sup>6</sup> All inputs have diodes to V<sub>DD</sub> and GND. Input DC currents will not exceed specified limits for any input voltage between GND and V<sub>DD</sub>. <sup>&</sup>lt;sup>7</sup> The GND pins are connected through the silicon substrate. Connect all GND pins together at the package and to the analog ground plane. DGND and GND are connected through junction diodes. See logic output interface section. <sup>&</sup>lt;sup>9</sup> See logic output interface section. Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation at or above this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Any input pin which can see a value outside the absolute maximum ratings should be protected by Schottky diode clamps (HP5082-2835) from input pin to the supplies. All inputs have protection diodes which will protect the device from short transients outside the supplies of less than 100mA for less than 100us. Figure 2. XRD6415 Timing Diagram Figure 3. 3-State Timing Diagram ### THEORY OF OPERATION # V<sub>IN</sub> Analog Input This part has a switched capacitor, sampling input circuit. The input impedance changes with the phase of the input clock. $V_{\text{IN}}$ is sampled on the low to high clock transition and the digital data updates on the low to high clock transition. The diagram *Figure 4.* shows an equivalent input circuit. Figure 4. Equivalent Input Circuit # **OFW Overflow (Output)** This signal indicates when the Analog Input $(V_{IN})$ goes above $V_{RT}$ . The pin is normally at a low logic level. When $V_{IN} > V_{RT}$ , OFW will go high and the data bits (DB0 – DB9) will show full scale (i.e. all 1s). # **OE** Output Enable (Input) This signal controls the 3-state drivers on the digital outputs DB0 – DB9 and OFW. During normal operation OE should be held low so that all outputs are enabled. When OE is driven high DB0 – DB9 and OFW go into high impedance mode. This control operates asynchronous to the clock and will only control the output drivers. The internal output register will get updated if the clock is running while the outputs are in three-state mode. | ŌĒ | DBO-DB9 | OFW | |----|---------|---------| | 0 | Enabled | Enabled | | 1 | High-Z | High-Z | Table 1. Output Enable # **Logic Output Interface** The digital output drive circuitry of the XRD6415 was designed to operate separately from the analog supplies. The DV<sub>DD</sub> pin of the XRD6415 is a separate power supply dedicated to the logic output drivers. DV<sub>DD</sub> is not connected internally with any of the other power supplies. *Figure 5.* illustrates the power supply circuitry of the XRD6415. ${\rm DV_{DD}}$ and DGND connect directly to the digital logic power of the user's system isolating the analog and digital power supplies and grounds. DGND is not common to the XRD6415 substrate. The XRD6415 substrate is common only to the packages' GND pins. Best spectral performance is obtained when ${\rm DV_{DD}}$ is lowered to 3.3V. See the power supply referencing section if ${\rm V_{DD}}$ and ${\rm DV_{DD}}$ are powered separately. Figure 5. XRD6415 ADC Power Supply Circuit Allows Separate V<sub>DD</sub> & DV<sub>DD</sub> and Separate GND & DGND # **Power Supply Sequencing** There are no power supply sequencing issues if $DV_{DD}$ and $V_{DD}$ of the XRD6415 are driven from the same supply. Best parametric results, however, are obtained when $DV_{DD}$ and $V_{DD}$ are driven from separate supplies. When $DV_{DD}$ and $V_{DD}$ are driven separately, $V_{DD}$ must come up at the same time or before $DV_{DD}$ , and go down at the same time or after $DV_{DD}$ . If the power supply sequencing in this case is not followed, then damage may occur to the product due to current flow through the source-body junction diodes between $DV_{DD}$ and $V_{DD}$ . An external diode (5082-2235) layed out close to the converter from $DV_{DD}$ to $V_{DD}$ prevents damage from occurring when power is cycled incorrectly. | PD | Device Status | |------|---------------------| | High | Off (Not Operating) | | Low | On (Operating) | Table 2. Power Down Figure 6. Crossplot Staircase Output CLK = (15MSPS, $t_{rf}$ = 15ns), $V_{DD}$ = 5V, $V_{REF}$ = 2V Figure 7. FFT Test Circuit (Refer to XRD6415 Application Board Note for Details) #### FINAL DESIGN CONSIDERATIONS The XRD6415 can be evaluated with the XRD6415AB application board. Contact your distributor or sales person for delivery. Using the XRD6415AB the following final design considerations can be made. - Be generous with analog and digital ground planes. Mirror the ground plane with the supply planes. Use a 5 mil power/ground plane separation if a four layer board can be used. The XRD6415 substrate is common to the packages' GND pins only. DGND and DV<sub>DD</sub> are separate supplies dedicated to the output logic drivers of the XRD6415. Connect DGND and DV<sub>DD</sub> to the power planes of the system's digital logic. - Keep high frequency decoupling capacitors very close to the A/D pins and minimize the loop area included so less flux will induce less noise. Use decoupling capacitors in the same locations as on the XRD6415AB. - Coupling between logic signals and analog circuitry can easily change a 10-bit system into an 8-bit system or worse. Completely separate them. Watch for coupling opportunities from other sources not immediately associated with the A/D. Don't use switching power supplies in adjacent locations, for example. - 4. The DC performance of the XRD6415 is optimized with rise and fall times of CLK edges limited to great- - er than or equal to 10ns. A resistor in series with the CLK input pin can combine with parasitic capacitance to limit rise and fall times. Select a low jitter clock with a 50% duty cycle for best spectral results. - Use support devices equivalent to those used on the evaluation board. Use the application board to verify these devices up front, i.e. use very linear passive components in the signal path. - 6. Select a driving op amp whose noise, speed, and linearity fits the application. Use a resistor to decouple the output of the driving op amp from the switching input capacitance of the XRD6415. - 7. DNL and INL performance is optimized when the $V_{RB}$ input of the XRD6415 is buffered. If $V_{RB}$ is connected to the PCB ground plane it is subject to the noise and ground bounce in that plane. For example $V_{RB}$ could be buffered to 50mV above ground and still have a wide reference voltage range set by connecting $V_{RT}$ to a voltage near $V_{DD}$ . - 8. Use 50 or 100Ω resistors to isolate the XRD6415 digital output pins from a latch or bus connection. This protects the output drivers and reduces the effects of high speed switching logic signals from degrading the ADC performance. Layout the latch or digital buffers as close to the ADC as possible to minimize trace length. Figure 8. XRD6415, DNL @ 15MSPS $V_{DD} = 5V$ , $V_{RT} = 2.5V$ , $V_{RB} = 0.5V$ Figure 9. XRD6415, INL @ 15MSPS $V_{DD} = 5V$ , $V_{RT} = 2.5V$ , $V_{RB} = 0.5V$ Figure 10. XRD6415, DNL @ 15MSPS $V_{DD}$ = 5V, $V_{RT}$ = 5V, $V_{RB}$ = GND Figure 11. XRD6415, INL @ 15MSPS $V_{DD} = 5V$ , $V_{RT} = 5V$ , $V_{RB} = GND$ Figure 12. XRD6415 SNR & SNDR vs. $F_{IN}$ , $V_{DD}$ = 5V, $DV_{DD}$ = 3.3V, $V_{REF}$ = 5V & 2V, $F_{S}$ = 10MSPS, $C_{IN}$ = 100pF Figure 13. XRD6415 FFT $V_{REF} = V_{DD} = 5V$ , $DV_{DD} = 3.3V$ , $F_{IN} = 100kHz$ , $F_{S} = 10MSPS$ , $C_{IN} = 100pF$ Figure 14. XRD6415 SNR & SNDR vs. $F_{IN}$ , $V_{DD}$ = 5V, $DV_{DD}$ = 3.3V, $V_{REF}$ = 5V & 2V, $F_{S}$ = 15MSPS, $C_{IN}$ = 100pF