# High-Speed Analog N-Channel DMOS FETs Improved On -Resistance ## SD310/SD312/SD314 #### **FEATURES** | High Input to Output Isolation | 120dB | |--------------------------------------------------------------------|------------| | ● Low On Resistance | ns @ 15\ | | <ul> <li>Low Feedthrough and Feedback Transients</li> </ul> | | | Low Capacitance: | | | — Input (Gate) | 2.4pF typ. | | — Output 1 | .3pF typ | | — Feedback | | | <ul> <li>No Protection Diode from Gate to Substrate for</li> </ul> | very | | high impedance applications | | | Maximum Gate Voltage | ±40V | | | | #### **APPLICATIONS** #### SD310: Analog Switch Driver #### SD312 and SD314: - Analog Switches - High-Speed Digital Switches - Multiplexers - A to D Converters - D to A Converters - Choppers - Sample & Hold #### **DESCRIPTION** The Calogic SD310 is a 30V analog switch driver without a built-in protection diode from gate to substrate for use with SD312 and SD314 DMOS analog switches. The SD312 is a high performance, high-speed, high-voltage, and low resistance analog switch capable of switching ±5V signals. The maximum threshold of 2V permits simple direct TTL an CMOS driving for small applications. The SD314 is DMOS analog switch capable of switching ±10V analog signals with all other parameters identical to those of SD312. All three devices are manufactured with an implanted high-speed, high-voltage, and low resistance double-diffused MOS (DMOS) process. SD310, SD312 and SD314 devices also have no built-in protection diode to enhance performance in high impedance circuits. The devices are available in 4-lead hermetic TO-72 package and in die form for hybrid applications. Custom devices based on SD310, SD312 and SD314 can also be ordered. #### **ORDERING INFORMATION** | Part | Package | Temperature Range | |---------|--------------------------|-------------------| | SD310DE | Hermetic TO-72 Package | -55°C to +125°C | | SD312DE | Hermetic TO-72 Package | -55°C to +125°C | | SD314DE | Hermetic TO-72 Package | -55°C to +125°C | | XSD310 | Sorted Chips in Carriers | -55°C to +125°C | | XSD312 | Sorted Chips in Carriers | -55°C to +125°C | | XSD314 | Sorted Chips in Carriers | -55°C to +125°C | #### **SCHEMATIC DIAGRAM (Top View)** CD10-2 ## SD310/SD312/SD314 #### **ABSOLUTE MAXIMUM RATINGS** | Drain Current | | |---------------------------------------------------|-------| | Total Device Dissipation at 25°C Case Temperature | | | Storage Temperature Range65° to +2 | 200°C | | Lead Temperature (1/16" from case for 10 sec.) | | | Operating Temperature Range55°C to + | 125°C | | PARA | METER | SD310 | SD312 | SD314 | UNIT | |-----------------|------------------|-------|-------|-------|-----------------| | V <sub>DS</sub> | Drain-to-source | +30 | +10 | +20 | $V_{dc}$ | | V <sub>SD</sub> | Source-to-drain* | +10 | +10 | +20 | $V_{dc}$ | | V <sub>DB</sub> | Drain-to-body | +30 | +15 | +25 | $V_{dc}$ | | V <sub>SB</sub> | Source-to-body | +15 | +15 | +25 | $V_{dc}$ | | V <sub>GS</sub> | Gate-to-source | ±40 | ±40 | ±40 | V <sub>dc</sub> | | V <sub>GB</sub> | Gate-to-body | ±40 | ±40 | ±40 | V <sub>dc</sub> | | V <sub>GD</sub> | Gate-to-drain | ±40 | ±40 | ±40 | V <sub>dc</sub> | ### **DC ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ , unless other specified.) | SYMBOL | MBOL PARAMETER | | SD310 | | | SD312 | | | SD314 | | | TEST CONDITIONS | |-----------------------|----------------------------|-----|-------|-----|-----|-------|-----|-----|-------|-----|-------|---------------------------------------------------------------------| | STWIDOL | PARAMETER | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | TEST CONDITIONS | | BREAKDO\ | BREAKDOWN VOLTAGE | | | | | | | | | | | | | BVns | Drain-to-source | 30 | 35 | | | | | | | | V | $V_{GS} = V_{BS} = 0V, I_D = 10\mu A$ | | DVD5 | Diam-to-source | 10 | 25 | | 10 | 25 | | 20 | 25 | | | $V_{GS} = V_{BS} = -5V$ , $I_S = 10$ nA | | BV <sub>SD</sub> | Source-to drain | 10 | | | 10 | | | 20 | | | | $V_{GD} = V_{BD} = -5V$ , $I_D = 10nA$ | | $BV_DB$ | Drain-to-body | 15 | | | 15 | | | 25 | | | | V <sub>GB</sub> = 0V, source OPEN, I <sub>D</sub> = 10nA | | BVsB | Source-to-body | 15 | | | 15 | | | 25 | | | | V <sub>GB</sub> = 0V, drain OPEN, I <sub>S</sub> = 10μA | | LEAKAGE | LEAKAGE CURRENT | | | | | | | | | | | | | I <sub>DS</sub> (OFF) | Drain-to-source | | 1 | 10 | | 1 | 10 | | | | nA | $V_{GS} = V_{BS} = -5V, V_{DS} = +10V$ | | 105 (011) | Diam-to-source | | | | | | | | 1 | 10 | | V <sub>GS</sub> = V <sub>BS</sub> = -5V, V <sub>DS</sub> = +20V | | I <sub>SD</sub> (OFF) | Source-to-drain | | 1 | 10 | | 1 | 10 | | | | | V <sub>GS</sub> = V <sub>BD</sub> = -5V, V <sub>SD</sub> = +10V | | 150 (011) | Source-to-drain | | | | | | | | 1 | 10 | | V <sub>GS</sub> = V <sub>BD</sub> = -5V, V <sub>SD</sub> = +20V | | I <sub>GBS</sub> | Gate | | | 0.1 | | | 0.1 | | | 0.1 | | $V_{DB} = V_{SB} = 0V, V_{GS} = \pm 40V$ | | VT | Threshold voltage | 0.5 | 1.0 | 2.0 | 0.5 | 1.0 | 2.0 | 0.5 | 1.0 | 2.0 | V | $V_{DS} = V_{GS} = V_T, I_S = 1\mu A, V_{SB} = 0V$ | | | 5 | | 30 | 50 | | 30 | 50 | | 30 | 50 | Ω | I <sub>D</sub> = 1.0mA, V <sub>SB</sub> = 0, V <sub>GS</sub> = +5V | | r <sub>DS</sub> (ON) | Drain-to-source resistance | | 20 | 35 | | 20 | 35 | | 20 | 35 | | I <sub>D</sub> = 1.0mA, V <sub>SB</sub> = 0, V <sub>GS</sub> = +10V | | | | | 15 | 25 | | 15 | | | 15 | | | I <sub>D</sub> = 1.0mA, V <sub>SB</sub> = 0, V <sub>GS</sub> = +15V | #### **AC ELECTRICAL CHARACTERISTICS** | SYMBOL | IBOL PARAMETER | | SD310 | | | SD312 | | | SD314 | | | TEST CONDITIONS | | | |---------------------------------------------------|--------------------------|-----|-------|-----|-----|-------|-----|-----|-------|-----|-------|-----------------------------------------------------------------------------|--|--| | STWIBOL | FARAMETER | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | TEST CONDITIONS | | | | gfs | Forward transconductance | 15 | 20 | | 15 | 20 | | 15 | 20 | | mmhos | $V_{DS} = 10V$ , $V_{SB} = 0V$ , $I_{D} = 20mA$ , $f = 1kHz$ | | | | SMALL SIGNAL CAPACITANCES (See capacitance model) | | | | | | | | | | | | | | | | C <sub>(GS+GD+GB)</sub> | Gate node | | 2.4 | 3.7 | | 2.4 | 3.7 | | 2.4 | 3.7 | pF | V <sub>DS</sub> = 10V, f = 1MHz<br>V <sub>GS</sub> = V <sub>BS</sub> = -15V | | | | C <sub>(GD+DB)</sub> | Drain node | | 1.3 | 1.7 | | 1.3 | 1.7 | | 1.3 | 1.7 | | | | | | C <sub>(GS+SB)</sub> | Source node | | 3.5 | 4.5 | | 3.5 | 4.5 | | 3.5 | 4.5 | | $V_{GS} = V_{BS} = -15V$ | | | | C <sub>DG</sub> | Reverse transfer | | 0.3 | 0.7 | | 0.3 | 0.7 | | 0.3 | 0.7 | | | | |