## XRT73L03A ### 3 CHANNEL DS3/E3/STS-1 LINE INTERFACE UNIT NOVEMBER 2001 REV. 2.0.0 ## **GENERAL DESCRIPTION** The XRT73L03A, 3-Channel, DS3/E3/STS-1 Line Interface Unit is an improved version of the XRT73L03 and consists of three independent line transmitters and receivers integrated on a single chip designed for DS3, E3 or SONET STS-1 applications. Each channel of the XRT73L03A can be configured to support the E3 (34.368 Mbps), DS3 (44.736 Mbps) or the SONET STS-1 (51.84 Mbps) rates. Each channel can be configured to operate in a mode/data rate that is independent of the other channels. In the transmit direction, each channel encodes input data to either B3ZS (DS3/STS-1) or HDB3 (E3) format and converts the data into the appropriate pulse shapes for transmission over coaxial cable via a 1:1 transformer. In the receive direction, the XRT73L03A performs equalization on incoming signals, performs Clock Recovery, decodes data from either B3ZS or HDB3 format, converts the receive data into TTL/CMOS format, checks for LOS or LOL conditions and detects and declares the occurrence of Line Code Violations. #### **FEATURES** - Incorporates an improved Timing Recovery circuit and is pin and functional compatible to XRT73L03 - Meets E3/DS3/STS-1 Jitter Tolerance Requirements - Contains a 4-Wire Microprocessor Serial Interface - Full Loop-Back Capability - Transmit and Receive Power Down Modes - Full Redundancy Support - Uses Minimum External components - Single +3.3V Power Supply - 5V tolerant I/O - -40°C to +85°C Operating Temperature Range - Available in a Thermally Enhanced 120 pin TQFP package #### **APPLICATIONS** - Digital Cross Connect Systems - CSU/DSU Equipment - Routers - Fiber Optic Terminals - Multiplexers - ATM Switches FIGURE 1. XRT73L03A BLOCK DIAGRAM #### TYPICAL APPLICATIONS #### FIGURE 2. MULTICHANNEL ATM APPLICATION FIGURE 3. MULTISERVICE - FRAME RELAY APPLICATION ### TRANSMIT INTERFACE CHARACTERISTICS: - Accepts either Single-Rail or Dual-Rail data from Terminal Equipment and generates a bipolar signal from the line - Integrated Pulse Shaping Circuit - Built-in B3ZS/HDB3 Encoder (which can be disabled) - Contains Transmit Clock Duty Cycle Correction Circuit on-chip - Generates pulses that comply with the ITU-T G.703 pulse template (E3 applications) - Generates pulses that comply with the DSX-3 pulse template as specified in Bellcore GR-499-CORE and ANSI T1.102\_1993 - Generates pulses that comply with the STSX-1 pulse template as specified in Bellcore GR-253-CORE - Transmitter can be turned off in order to support redundancy designs ### **RECEIVE INTERFACE CHARACTERISTICS:** - Integrated Adaptive Receive Equalization (optional) and Timing Recovery - Declares and Clears the LOS defect per ITU-T G.775 requirements (E3 and DS3 applications) - Meets Jitter Tolerance Requirements as specified in ITU-T G.823\_1993 (E3 Applications) - Meets Jitter Tolerance Requirements as specified in Bellcore GR-499-CORE (DS3 Applications) - Declares Loss of Signal (LOS) and Loss of Lock (LOL) Alarms - Built-in B3ZS/HDB3 Decoder (which can be disabled) - Recovered Data can be muted while the LOS Condition is declared - Outputs either Single-Rail or Dual-Rail data to the Terminal Equipment - Receiver can be powered down in order to conserve power in redundancy designs FIGURE 4. PIN OUT OF THE XRT73L03A IN THE 120 PIN TQFP PACKAGE #### ORDERING INFORMATION | I | PART # | PACKAGE | OPERATING TEMPERATURE RANGE | |---|-------------|--------------------------|-----------------------------| | | XRT73L03AIV | 120 Pin TQFP 14mm X 20mm | -40°C to +85°C | ## **TABLE OF CONTENTS** | GENERAL DESCRIPTION | | |------------------------------------------------------------------------|----| | FEATURES | | | APPLICATIONS | | | Typical Applications | | | Transmit Interface Characteristics: | | | RECEIVE INTERFACE CHARACTERISTICS: | | | ORDERING INFORMATION | 3 | | PIN DESCRIPTIONS (BY FUNCTION) | | | Transmit Interface | | | RECEIVE INTERFACE | | | CLOCK INTERFACE | | | OPERATING MODE SELECT | | | CONTROL AND ALARM INTERFACE | | | MICROPROCESSOR INTERFACE | | | Power and Ground Pins | | | No Connection Pins | | | | | | ELECTRICAL CHARACTERISTICS | | | ABSOLUTE MAXIMUM RATINGS | | | SYSTEM DESCRIPTION | | | THE TRANSMIT SECTION - CHANNELS 0, 1 AND 2 | 24 | | THE RECEIVE SECTION - CHANNELS 0, 1 AND 2 | 24 | | THE MICROPROCESSOR SERIAL INTERFACE | 24 | | 1.0 Selecting the Data Rate | 25 | | 1.1 Configuring Channel(n) | | | 2.0 The Transmit Section | | | COMMAND REGISTER, CR4-(N) | 27 | | 2.1 THE TRANSMIT LOGIC BLOCK | | | 2.1.1 Accepting Dual-Rail Data from the Terminal Equipment | | | 2.1.2 Accepting Single-Rail Data from the Terminal Equipment | 28 | | COMMAND REGISTER CR1-(N) | 28 | | 2.2 THE TRANSMIT CLOCK DUTY CYCLE ADJUST CIRCUITRY | | | 2.3 THE HDB3/B3ZS ENCODER BLOCK | | | 2.3.1 B3ZS Encoding | | | 2.3.2 HDB3 Encoding | | | 2.3.3 Disabling the HDB3/B3ZS Encoder | | | COMMAND REGISTER CR2-(N) | | | 2.4 THE TRANSMIT PULSE SHAPING CIRCUITRY | | | Command Register, CR1-(n) | | | 2.4.2 Disabling the Transmit Line Build-Out Circuit | | | Command Register, CR1-(N) | | | 2.4.3 Design Guideline for Setting the Transmit Line Build-Out Circuit | | | 2.4.4 The Transmit Line Build-Out Circuit and E3 Applications | | | 2.5 Interfacing the Transmit Sections of the XRT73L03A to the Line | | | Transformer Recommendations | | | 3.0 The Receive Section | | | 3.1 INTERFACING THE RECEIVE SECTIONS OF THE XRT73L03A TO THE LINE | | | 3.2 THE RECEIVE EQUALIZER BLOCK | | | 3.2.1 Guidelines for Setting the Receive Equalizer | | | COMMAND REGISTER CR2-(N) | | | 3.3 CLOCK RECOVERY PLL | | | 3.3.1 The Training Mode | | | 3.3.2 The Data/Clock Recovery Mode | | | | | | 3.4 The HDB3/B3ZS Decoder | | |----------------------------------------------------------------------------------------------|----| | 3.4.1 B3ZS Decoding (DS3/STS-1 Applications) | | | 3.4.2 HDB3 Decoding (E3 Applications) | | | 3.4.3 Configuring the HDB3/B3ZS Decoder | | | COMMAND REGISTER CR2-(N) | | | 3.5 LOS DECLARATION/CLEARANCE | | | 3.5.1 The LOS Declaration/Clearance Criteria for E3 Applications | | | 3.5.2 The LOS Declaration/Clearance Criteria for DS3 and STS-1 Applications | | | COMMAND REGISTER CR0-(N) | | | COMMAND REGISTER CR2-(N) | | | COMMAND REGISTER CR0-(N) | | | COMMAND REGISTER CR2-(N) | | | 3.5.3 Muting the Recovered Data while the LOS is being Declared | 43 | | COMMAND REGISTER CR3-(N) | 44 | | 3.6 ROUTING THE RECOVERED TIMING AND DATA INFORMATION TO THE RECEIVING TERMINAL EQUIPMENT | | | 3.6.1 Routing Dual-Rail Format Data to the Receiving Terminal Equipment | 44 | | COMMAND REGISTER CR3-(N) | | | 3.6.2 Routing Single-Rail Format (Binary Data Stream) data to the Receive Terminal Equipment | | | COMMAND REGISTER CR3-(N) | | | 3.7 Shutting OFF the Receive Section | 47 | | COMMAND REGISTER CR3-(N) | | | 4.0 Diagnostic Features of the XRT73L03A | 48 | | 4.1 THE ANALOG LOCAL LOOP-BACK MODE | | | 4.2 THE DIGITAL LOCAL LOOP-BACK MODE. | 49 | | COMMAND REGISTER CR4-(N) | 49 | | COMMAND REGISTER CR4-(N) | 49 | | 4.3 THE REMOTE LOOP-BACK MODE | 50 | | COMMAND REGISTER CR4-(n) | 50 | | 4.4 TxOFF Features | 51 | | COMMAND REGISTER CR1-(N) | 51 | | 4.5 THE TRANSMIT DRIVE MONITOR FEATURES | 51 | | 4.6 THE TAOS (TRANSMIT ALL ONES) FEATURE | 52 | | 5.0 The Microprocessor Serial Interface | 52 | | 5.1 DESCRIPTION OF THE COMMAND REGISTERS | | | COMMAND REGISTER CR1-(N) | | | 5.2 DESCRIPTION OF BIT-FIELDS FOR EACH COMMAND REGISTER | | | 5.2.1 Command Register - CR0-(n) | 54 | | COMMAND REGISTER CR0-(N) | 54 | | COMMAND REGISTER CR1-(N) | | | 5.2.3 Command Register CR2-(n) | | | COMMAND REGISTER CR2-(N) | | | COMMAND REGISTER CR3-(N) | 55 | | COMMAND REGISTER CR4-(N) | | | 5.3 OPERATING THE MICROPROCESSOR SERIAL INTERFACE. | | | ORDERING INFORMATION | 59 | | PACKAGE DIMENSIONS | | | REVISION HISTORY | | | REVIOUNT HOTORT | 00 | ## PIN DESCRIPTIONS (BY FUNCTION) ## TRANSMIT INTERFACE | PIN# | NAME | Түре | DESCRIPTION | |----------------|----------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 29<br>10<br>20 | TTIP_0<br>TTIP_1<br>TTIP_2 | 0 | Transmit TTIP Output - Channel (n): The XRT73L03A uses this pin along with TRing_(n) to transmit a bipolar line signal via a 1:1 transformer. | | 27<br>12<br>18 | TRing_0<br>TRing_1<br>TRing_2 | 0 | Transmit Ring Output - Channel (n): The XRT73L03A uses this pin along with TTIP_(n) to transmit a bipolar line signal via a 1:1 transformer. | | 34<br>3<br>25 | TxClk_0<br>TxClk_1<br>TxClk_2 | I | Transmit Clock Input for TPData and TNData - Channel (n): This input pin must be driven at 34.368 MHz for E3 applications, 44.736 MHz for DS3 applications, or 51.84 MHz for SONET STS-1 applications. The XRT73L03A uses this signal to sample the TPData_(n) and TNData_(n) input pins. By default, the XRT73L03A is configured to sample these two pins on the falling edge of this signal. Note: If the XRT73L03A is operating in the HOST Mode, then the device can be configured to sample the TPData_(n) and TNData_(n) input pins on either the rising or falling edge of TxClk_(n). | | 33<br>2<br>24 | TPData_0<br>TPData_1<br>TPData_2 | I | Transmit Positive Data Input - Channel (n): The XRT73L03A samples this pin on the falling edge of TxClk_(n). If the device samples a "1", then it generates and transmits a positive polarity pulse to the line. The data should be applied to this input pin if the Transmit Section is configured to accept Single-Rail data from the Terminal Equipment. Note: If the XRT73L03A is operating in the HOST Mode, then the XRT73L03A can be configured to sample the TPData_(n) pin on either the rising or falling edge of TxClk_(n). | | 32<br>1<br>23 | TNData_0<br>TNData_1<br>TNData_2 | I | Transmit Negative Data Input - Channel (n): The XRT73L03A samples this pin on the falling edge of TxClk_(n). If the device samples a "1", then it generates and transmits a negative polarity pulse to the line. In Single-Rail Mode, this pin must be tied to GND to enable the HDB3/B3ZS Encoder and Decoder, (internally pulled-down). In Dual-Rail Mode this input is the N-Rail Data input. Note: If the XRT73L03A is operating in the HOST Mode, then the XRT73L03A can be configured to sample the TNData_(n) pin on either the rising or falling edge of TxClk_(n). | ## TRANSMIT INTERFACE | Pin# | NAME | Түре | DESCRIPTION | |-------------------|-------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 35<br>8<br>9 | TxLEV_0<br>TxLEV_1<br>TxLEV_2 | | Transmit Line Build-Out Enable/Disable Select - Channel (n): This input pin permits the Transmit Line Build-Out circuit within Channel (n) to be enabled or disabled. In E3 mode, this pin has no effect on the transmit pulse shape. Setting this pin to "High" disables the Line Build-Out circuit. In this mode, Channel (n) outputs partially-shaped pulses onto the line via the TTIP_(n) and TRing_(n) output pins. Setting this pin to "Low" enables the Line Build-Out circuit within Channel (n). In this mode, Channel (n) outputs shaped pulses onto the line via the TTIP_(n) and TRing_(n) output pins. To comply with the Isolated DSX-3/STSX-1 Pulse Template Requirements per Bellcore GR-499-CORE or Bellcore GR-253-CORE: a. Set this input pin to "1" if the cable length between the Cross-Connect and the transmit output of Channel (n) is greater than 225 feet. b. Set this input pin to "0" if the cable length between the Cross-Connect and the transmit output of Channel (n) is less than 225 feet. This pin is active only if the following two conditions are true: a. The XRT73L03A is configured to operate in either the DS3 or SONET STS-1 Modes. b. The XRT73L03A is configured to operate in the Hardware Mode. Note: This pin to should be tied to GND if the XRT73L03A is going to be operating in the HOST Mode, (internally pulled-down). | | 117<br>116<br>115 | TxOFF_0<br>TxOFF_1<br>TxOFF_2 | I | Transmitter OFF Input - Channel (n): Setting this input pin "High" turns off all of the Transmitter Sections. In this mode the TTIP and TRing outputs are tri-stated. Notes: 1. This input pin controls the TTIP and TRing outputs even when the XRT73L03A is operating in the HOST Mode. 2. For HOST Mode Operation, this pin is tied to GND if the Transmitter is intended to be turned off via the Microprocessor Serial Interface. | ## **RECEIVE INTERFACE** | Pin# | NAME | Түре | DESCRIPTION | |-----------------|-------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 49<br>111<br>43 | RxClk_0<br>RxClk_1<br>RxClk_2 | O | Receive Clock Output - Channel (n): This output pin is the Recovered Clock signal from the incoming line signal for Channel (n). The Receive Section of Channel (n) outputs data via the RPOS_(n) and RNEG_(n) output pins on the rising edge of this clock signal. Configure the Receive Section of Channel (n) to update the data on the RPOS_(n) and RNEG_(n) output pins on the falling edge of RxClk_(n) by doing one of the following: a. Operating in the Hardware Mode Pull the RxClkINV pin to "High". b. Operating in the HOST Mode Write a "1" into the RxClkINV bit-field within the Command Register. | | 50 | RNEG_0 | 0 | Receive Negative Data Output - Channel (n): | | 110<br>44 | RNEG_0<br>RNEG_1<br>RNEG_2 | 0 | This output pin pulses "High" whenever Channel (n) of the XRT73L03A has received a Negative Polarity pulse in the incoming line signal at the RTIP_(n)/RRing_(n) inputs. | | | | | <b>NOTE:</b> If the Channel (n) B3ZS/HDB3 Decoder is enabled, then the zero suppression patterns in the incoming line signal (such as: "00V", "000V", "B0V", "B00V") is not reflected at this output. | | 51 | RPOS_0 | 0 | Receive Positive Data Output - Channel (n): | | 109<br>45 | RPOS_1<br>RPOS_2 | | This output pin pulses "High" whenever Channel (n) of the XRT73L03A has received a Positive Polarity pulse in the incoming line signal at the RTIP_(n)/RRing_(n) inputs. | | | | | <b>NOTE:</b> If the Channel (n) B3ZS/HDB3 Decoder is enabled, then the zero suppression patterns in the incoming line signal (such as: "00V", "000V", "B0V", "B00V") is not reflected at this output. | | 71<br>85<br>79 | RRing_0<br>RRing_1<br>RRing_2 | I | Receive Ring Input - Channel (n): This input pin along with RTIP_(n) is used to receive the bipolar line signal from the Remote DS3/E3/STS-1 Terminal. | | 72<br>84<br>80 | RTIP_0<br>RTIP_1<br>RTIP_2 | I | Receive TIP Input - Channel (n): This input pin along with RRing_(n) is used to receive the bipolar line signal from the Remote DS3/E3/STS-1 Terminal. | | 74<br>82<br>100 | REQEN_0<br>REQEN_1<br>REQEN_2 | I | Receive Equalization Enable Input - Channel (n): Setting this input pin "High" enables the Internal Receive Equalizer within Channel (n). Setting this pin "Low" disables the Internal Receive Equalizer. The guidelines for enabling and disabling the Receive Equalizer are described in Section 3.2. Note: This pin is ignored and should be tied to GND if the XRT73L03A is going to be operating in the HOST Mode, (internally pulled-down). | ## RECEIVE INTERFACE | Pin# | NAME | Түре | DESCRIPTION | |------|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 96 | REGR/ | I | Register Reset Input pin (Invert RxClk(n)) Output - Select): | | | RxClkINV | | The function of this pin depends upon whether the XRT73L03A is operating in the HOST Mode or in the Hardware Mode. | | | | | Note: This pin is internally pulled "High". | | | | | In the HOST-Mode - Register Reset Input pin: | | | | | Setting this input pin "Low" causes the XRT73L03A to reset the contents of the Command Registers to their default settings and default operating configuration. | | | | | In the Hardware Mode - Invert RxClk Output Select: | | | | | Setting this input pin "High" configures the Receive Section of all Channels in the XRT73L03A to invert their RxClk_(n) clock output signals and configures Channel (n) to output the recovered data via the RPOS_(n) and RNEG_(n) output pins on the falling edge of RxClk_(n). | | | | | Setting this pin "Low" configures Channel (n) to output the recovered data via the RPOS_(n) and RNEG_(n) output pins on the rising edge of RxClk_(n). | ## **CLOCK INTERFACE** | Pin# | NAME | Түре | DESCRIPTION | |-----------------|-------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 47<br>99<br>103 | EXCIk_0<br>EXCIk_1<br>EXCIk_2 | I | External Reference Clock Input - Channel (n): Apply a 34.368 MHz clock signal for E3 applications, a 44.736 MHz clock signal for DS3 applications or a 51.84 MHz clock signal for SONET STS-1 applications. The Channel (n) Clock Recovery PLL uses this signal as a Reference Signal for Declaring and Clearing the Receive Loss of Lock Alarm. The Clock recovery PLL also generates the exact clock for the LIU. It is permissible to use the same clock that drives the TxClk_(n) input pin. It is permissible to operate the three Channels at different data rates. | ## **OPERATING MODE SELECT** | Pin# | NAME | Түре | DESCRIPTION | |------|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------| | 93 | SR/(DR) | 1 | Receive Output Single-Rail/Dual-Rail Select: | | | | | Setting this pin "High" configures the Receive Sections of all Channels to output data in a Single-Rail Mode to the Terminal Equipment. | | | | | Setting this pin "Low" configures the Receive Section of all Channels to output data in a Dual-Rail Mode to the Terminal Equipment. | ## **OPERATING MODE SELECT** | Pin# | NAME | Түре | DESCRIPTION | |-----------------|----------------------------------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 64 | SDO/(E3_0) | I/O | Serial Data Output from the Microprocessor Serial Interface/<br>E3_Mode Select - Channel 0: | | | | | The function of this pin depends on whether the XRT73L03A is operating in the HOST Mode or in the Hardware Mode. | | | | | <b>HOST Mode Operation - Serial Data Output for the Microprocessor Serial Interface:</b> | | | | | This pin serially outputs the contents of the specified Command Register during Read Operations. The data is updated on the falling edge of the SClk input signal and tri-stated upon completion of data transfer. | | | | | Hardware Mode Operation - E3 Mode Select - Channel 0: | | | | | This input pin is used to configure Channel 0 in the XRT73L03A to operate in the E3 or STS/DS3 Modes. Setting this input pin to "High" configures Channel 0 to operate in the E3 Mode. Setting this input pin to "Low" configures Channel 0 to operate in either the DS3 or STS-1 Modes, depending upon the state of the STS-1/DS3_0 input pin. | | | | | <b>Note:</b> This pin is internally pulled "Low" when XRT73L03A is in the Hardware Mode. | | 92 | E3_1 | 1 | E3 Select Input - Channel (n): | | 102 | E3_2 | | A "High" on this pin configures Channel (n) of the XRT73L03A to operate in the E3 Mode. | | | | | A "Low" on this pin configures Channel (n) of the XRT73L03A to check the state of the STS-1/DS3_(n) input pin | | | | | <b>Note:</b> This input pin is ignored and should be connected to GND if the XRT73L03A is operating in the HOST Mode. | | 65<br>95<br>101 | STS-1/ <del>DS3</del> _0<br>STS-1/ <del>DS3</del> _1<br>STS-1/ <del>DS3</del> _2 | I | STS-1/DS3 Select Input - Channel (n): "High" for STS-1 and "Low" for DS3 Operation. The XRT73L03A ignores this pin if the E3_(n) pin is set to "1". This input pin is ignored if the XRT73L03A is operating in the HOST | | | | | Mode. | | | | | <b>Note:</b> This pin should be tied to GND if the XRT73L03A is going to be operating in the HOST Mode, (internally pulled-down). | | 42 | HOST/(HW) | 1 | HOST/Hardware Mode Select: | | | | | This input pin is used to enable or disable the Microprocessor Serial Interface (e.g., consisting of the SDI, SDO, SCIk, and $\overline{\text{CS}}$ pins). | | | | | Setting this input pin "High" enables the Microprocessor Serial Interface (e.g. configures the XRT73L03A to operate in the HOST Mode). In this mode, configure the XRT73L03A via the Microprocessor Serial Interface. When the XRT73L03A is operating in the HOST Mode, then it ignores the states of many of the discrete input pins. | | | | | Setting this input pin "Low" disables the Microprocessor Serial Interface (e.g., configures the XRT73L03A to operate in the Hardware Mode). In this mode, many of the external input control pins are functional. | ## **CONTROL AND ALARM INTERFACE** | PIN# | NAME | Түре | DESCRIPTION | |-----------------|----------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31<br>4<br>15 | MRing_0<br>MRing_1<br>MRing_2 | I | Monitor Ring Input - Channel (n): The bipolar line output signal from TRing_(n) can be connected to this pin via a 270-ohm resistor in order to check for line driver failure. This pin is internally pulled "High". | | 30<br>5<br>16 | MTIP_0<br>MTIP_1<br>MTIP_2 | I | Monitor Tip Input - Channel (n): The bipolar line output signal from TTIP_(n) can be connected to this pin via a 270-ohm resistor in order to check for line driver failure. This pin is internally pulled "High". | | 38<br>120<br>21 | DMO_0<br>DMO_1<br>DMO_2 | 0 | Drive Monitor Output - Channel (n): If no transmitted AMI signal is present on MTIP_(n) and MRing_(n) input pins for 128±32 TxClk periods, then DMO_(n) toggles and remains "High" until the next AMI signal is detected. | | 36<br>6<br>7 | TAOS_0<br>TAOS_1<br>TAOS_2 | I | Transmit All Ones Select - Channel (n): A "High" on this pin causes the Transmit Section, within Channel (n), to generate and transmit a continuous AMI all "1's" pattern onto the line. The frequency of this "1's" pattern is determined by TxClk_(n). This input pin is ignored if the XRT73L03A is operating in the HOST Mode. Note: This pin should be tied to GND if the XRT73L03A is going to be operating in the HOST Mode, (internally pulled-down). | | 55<br>107<br>58 | RLOS_0<br>RLOS_1<br>RLOS_2 | 0 | Receive Loss of Signal Output Indicator - Channel (n): This output pin toggles "High" if Channel (n) has detected a Loss of Signal Condition in the incoming line signal. The criteria that the XRT73L03A uses to declare an LOS Condition depends upon whether the device is operating in the E3 or STS-1/DS3 Mode. | | 57<br>105<br>60 | RLOL_0<br>RLOL_1<br>RLOL_2 | 0 | Receive Loss of Lock Output Indicator - Channel (n): This output pin toggles "High" if Channel (n) has detected a Loss of Lock Condition. Channel (n) declares an LOL (Loss of Lock) Condition if the recovered clock frequency deviates from the Reference Clock frequency (available at the EXClk(n) input pin) by more than 0.5%. | | 56<br>106<br>59 | LCV_0<br>LCV_1<br>LCV_2 | 0 | Line Code Violation Indicator - Channel 0: Whenever the Receive Section of Channel (n) detects a Line Code Violation, it pulses this output pin "High". This output pin remains "Low" at all other times. Note: The XRT73L03A outputs an NRZ pulse via this output pin. It is advisable to sample this output pin via the RxClk_(n) clock output signal. | | 66 | ĪCT | I | In-Circuit Test Input: Setting this pin "Low" causes all digital and analog outputs to go into a high-impedance state to allow for in-circuit testing. This pin should be set to "High" for normal operation. This pin is internally pulled "High". | | 67<br>89<br>75 | LOSTHR_0<br>LOSTHR_1<br>LOSTHR_2 | I | Loss of Signal Threshold Control - Channel (n): Forcing the LOSTHR_(n) pin to GND or VDD provides two settings. This pin must be set to a "High" or "Low" level upon power up and should not be changed during operation. This pin is only applicable during DS3 or STS-1 operations. | ## CONTROL AND ALARM INTERFACE | Pin# | NAME | Түре | DESCRIPTION | |----------------|-------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 68<br>88<br>76 | LLB_0<br>LLB_1<br>LLB_2 | I | Local Loop-back - Channel (n): This input pin along with RLB_(n) dictates which Loop-Back mode Channel (n) is operating in. A "High" on this pin with RLB_(n) set to "Low" configures Channel (n) to operate in the Analog Local Loop-Back Mode. A "High" on this pin with RLB_(n) also being set to "High" configures Channel (n) to operate in the Digital Local Loop-Back Mode. Note: This pin is ignored and should be tied to GND if the XRT73L03A is going to be operating in the HOST Mode. | | 69<br>87<br>77 | RLB_0<br>RLB_1<br>RLB_2 | I | Remote Loop-Back - Channel (n): This input pin in conjunction with LLB_(n) dictates which Loop-Back mode Channel (n) is operating in. A "High" on this pin with LLB_(n) being set to "Low" configures Channel (n) to operate in the Remote Loop-Back Mode. A "High" on this pin with LLB_(n) also being set to "High" configures Channel (n) to operate in the Digital Local Loop-Back Mode. Note: This pin is ignored and should be tied to GND if the XRT73L03A is going to be operating in the HOST Mode. | | 112 | LOSMUTEN | I | MUTE-upon-LOS Enable Input (Hardware Mode): This input pin is use to configure the XRT73L03A, while it is operating in the Hardware Mode, to Mute the recovered data via the RPOS_(n), RNEG_(n) output pins whenever one of the Channels declares an LOS conditions. Setting this input pin "High" configures all Channels to automatically pull the RPOS_(n) and RNEG_(n) output pins "Low" whenever it is declaring an LOS condition, thereby Muting the data being output to the Terminal Equipment. Setting this input pin "Low" configures all Channels to NOT automatically Mute the recovered data whenever an LOS condition is declared. Notes: This pin is ignored and should be tied to GND if the XRT73L03A is going to be operating in the HOST Mode. This pin is internally pulled "Low". | ## **MICROPROCESSOR INTERFACE** | PIN# | NAME | TYPE | DESCRIPTION | |------|-------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 61 | CS/<br>(ENDECDIS) | I | Microprocessor Serial Interface - Chip Select Input/Encoder-<br>Decoder Disable Input: | | | , | | This pin's functionality depends on whether the XRT73L03A is operating in the HOST or Hardware Mode. | | | | | HOST Mode - Chip Select Input | | | | | The Local Microprocessor must assert this pin (set it to "0") in order to enable communication with the XRT73L03A via the Microprocessor Serial Interface. | | | | | Note: This pin is internally pulled "High". | | | | | Hardware Mode - Encoder/Decoder Disable Input | | | | | Setting this input pin "High" disables the B3ZS/HDB3 Encoder & Decoder blocks in the XRT73L03A and configures it to transmit and receive the line signal in an AMI format. | | | | | Setting this input pin "Low" enables the B3ZS/HDB3 Encoder & Decoder blocks and configures it to ransmit and receive the line signal in the B3ZS format for STS-1/DS3 operation or in the HDB3 format for E3 operation. | | | | | <b>NOTE:</b> If the XRT73L03A is operating in the Hardware Mode, this pin setting configures the B3ZS/HDB3 Encoder and Decoder Blocks for all Channels. | | 63 | SDI/(RxOFF_0) | I | Serial Data Input for the Microprocessor Serial Interface/Receiver Shut OFF Input pin - Channel 0: | | | | | The function of this input pin depends on whether the XRT73L03A is operating in the HOST Mode or in the Hardware Mode. | | | | | HOST Mode - Serial Data Input for the Microprocessor Serial Interface: | | | | | To read or write data into the Command Registers over the Microprocessor Serial Interface, apply the Read/Write bit, the Address Values of the Command Registers and Data Value to be written during Write Operations to this pin. | | | | | This input is sampled on the rising edge of the SClk pin. | | | | | Hardware Mode - Channel 0 Receiver Shut OFF Input pin: | | | | | Setting this input pin "High" shuts off the Channel 0 receiver. Setting this input pin "Low" enables the Receive Section for full operation. | | 62 | SClk/(RxOFF_1) | I | Microprocessor Serial Interface Clock Signal/Receiver Shut OFF Input - Channel 1: | | | | | The function of this pin depends on whether the XRT73L03A is operating in the HOST Mode or in the Hardware Mode. | | | | | HOST Mode - Microprocessor Serial Interface Clock Signal: | | | | | This signal is used to sample the data on the SDI pin on the rising edge of this signal. Additionally, during Read operations the Microprocessor Serial Interface updates the SDO output on the falling edge of this signal. | | | | | Hardware Mode - Receiver Shut OFF input pin - Channel 1: | | | | | Setting this input pin "High" shuts off the Channel 1 receiver. Setting this input pin "Low" enables the Receive Section for full operation. | ## MICROPROCESSOR INTERFACE | PIN# | NAME | TYPE | DESCRIPTION | |------|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 104 | RxOFF_2 | I | Receiver Shut OFF Input - Channel 2: | | | | | Hardware Mode - Receiver Shut OFF Input pin - Channel 2: | | | | | Setting this input pin "High" shuts off the Receive Section in Channel 2. Setting this input pin "Low" enables the Receive Section for full operation. | | 96 | REGR/ | I | Register Reset Input pin (Invert RxClk(n)) Output - Select): | | | RxClklNV | | The function of this pin depends upon whether the XRT73L03A is operating in the HOST Mode or in the Hardware Mode. | | | | | Note: This pin is internally pulled "High". | | | | | In the HOST-Mode - Register Reset Input pin: | | | | | Setting this input pin "Low" causes the XRT73L03A to reset the contents of the Command Registers to their default settings and default operating configuration. | | | | | In the Hardware Mode - Invert RxClk Output Select: | | | | | Setting this input pin "High" configures the Receive Section of all Channels in the XRT73L03A to invert their RxClk_(n) clock output signals and configures Channel (n) to output the recovered data via the RPOS_(n) and RNEG_(n) output pins on the falling edge of RxClk_(n). | | | | | Setting this pin "Low" configures Channel (n) to output the recovered data via the RPOS_(n) and RNEG_(n) output pins on the rising edge of RxClk_(n). | ## **POWER AND GROUND PINS** | PIN# | NAME | TYPE | DESCRIPTION | | | | |------|----------|------|---------------------------------------------------|--|--|--| | 11 | TxAVDD_1 | *** | Transmitter Analog Supply, 3.3V ± 5% - Channel(n) | | | | | 13 | TxAGND_1 | *** | Transmitter Analog Ground - Channel(n) | | | | | 14 | TxAGND_2 | *** | Transmitter Analog Ground - Channel(n) | | | | | 17 | TxAGND_2 | *** | Transmitter Analog Ground - Channel(n) | | | | | 19 | TxAVDD_2 | *** | Transmitter Analog Supply, 3.3V ± 5% - Channel(n) | | | | | 22 | TxAVDD_2 | **** | Transmitter Analog Supply, 3.3V ± 5% - Channel(n) | | | | | 26 | TxAGND_0 | **** | Transmitter Analog Ground - Channel(n) | | | | | 28 | TxAVDD_0 | *** | Transmitter Analog Supply, 3.3V ± 5% - Channel(n) | | | | | 37 | TxAVDD_0 | **** | Transmitter Analog Supply, 3.3V ± 5% - Channel(n) | | | | | 39 | TxAGND_0 | **** | Transmitter Analog Ground - Channel (n) | | | | | 40 | AGND_0 | *** | Analog Ground - Channel (n) | | | | | 41 | RxDVDD_2 | **** | Receiver Digital Supply 3.3V ± 5% Channel (n) | | | | | 46 | RxDGND_2 | **** | Receiver Digital Ground - Channel(n) | | | | | 48 | RxDVDD_0 | **** | Receiver Digital Supply 3.3V ± 5% Channel (n) | | | | | 54 | RxDGND_0 | *** | Receiver Digital Ground - Channel(n) | | | | | 70 | RxAVDD_0 | **** | Receiver Analog Supply 3.3V ± 5% Channel (n) | | | | | 73 | RxAGND_0 | **** | Reciever Analog Ground Channel (n) | | | | | 78 | RxAVDD_2 | *** | Receiver Analog Supply 3.3V ± 5% - Channel (n) | | | | | 81 | RxAGND_2 | **** | Receiver Analog Ground - Channel (n) | | | | | 83 | RxAGND_1 | *** | Receiver Analog Ground - Channel (n) | | | | | 86 | RxAVDD_1 | **** | Receiver Analog Supply 3.3V ± 5% - Channel (n) | | | | | 94 | AGND_2 | *** | Analog Ground - Channel (n) | | | | | 97 | EXDGND | *** | External Reference Clock Ground | | | | | 98 | EXDVDD | *** | External Reference Clock Power Supply | | | | | 108 | RxDGND_1 | *** | Receiver Digital Ground - Channel(n) | | | | | 113 | RxDVDD_1 | *** | Receiver Digital Supply 3.3V ± 5% Channel (n) | | | | | 114 | AGND_1 | *** | Analog Ground - Channel (n) | | | | | 118 | TxAGND_1 | *** | Transmitter Analog Ground - Channel(n) | | | | | 119 | TxAVDD_1 | **** | Transmitter Analog Supply, 3.3V ± 5% - Channel(n) | | | | **NO CONNECTION PINS** | PIN# | NAME | TYPE | DESCRIPTION | |------|------|------|---------------| | 52 | NC | | No connection | | 53 | NC | | No connection | | 90 | NC | | No connection | | 91 | NC | | No connection | ## **ELECTRICAL CHARACTERISTICS** ### **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature | - 65°C to + 150°C | |-----------------------|-------------------| | Operating Temperature | - 40°C to + 85°C | | Supply Voltage Range | -0.5V to +3.465V | | Theta-JA | 23° C/W | | Theta-JC | 7° C/W | **Note:** The XRT73L03A is assembled in a thermally enhanced package with an integral Copper Heat Slug. The Heat Slug is solder plated and is exposed on the bottom of the package and is electrically connected to the internal GND connections of the device. This Heat Slug can be sol- dered to the mounting board if desired, but must be electrically isolated from any $V_{\rm DD}$ connections. ## ELECTRICAL CHARACTERISTICS (TA = $25^{\circ}$ C, VDD = $3.3V \pm 5\%$ , UNLESS OTHERWISE SPECIFIED) | SYMBOL | PARAMETER | MIN. | TYP. | Max. | Units | |------------------|----------------------------------------------------------------------|-------|------|-------|-------| | DC Elect | rical Characteristics | | | | | | DV <sub>DD</sub> | Digital DC Supply Voltage | 3.135 | 3.3 | 3.465 | V | | AV <sub>DD</sub> | Analog DC Supply Voltage | 3.135 | 3.3 | 3.465 | V | | I <sub>CC</sub> | Supply Current (Measured while Transmitting and Receiving all "1's") | | | 515 | mA | | V <sub>IL</sub> | Input Low Voltage * | | | 0.8 | V | | V <sub>IH</sub> | Input High Voltage * | 2.0 | | 5.0 | V | | V <sub>OL</sub> | Output Low Voltage, IOUT = -4.0mA * | | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage, IOUT = 4.0mA * | 2.8 | | | V | | ΙL | Input Leakage Current * | | | ±10 | μA | **NOTE:** \* Not applicable to pins with pull-down resistors. REV. 2.0.0 ### ELECTRICAL CHARACTERISTICS (CONTINUED) (TA = 25°C, VDD = 3.3V ± 5%, UNLESS OTHERWISE SPECIFIED) #### AC ELECTRICAL CHARACTERISTICS (SEE FIGURE 5) TERMINAL SIDE TIMING PARAMETERS (SEE FIGURE 6 AND FIGURE 7) -- {(n) = 0, 1 or 2 } SYMBOL **PARAMETER** TYP. Max. UNITS TxClk\_(n) Clock Duty Cycle (STS-1/DS3) 30 50 70 % 30 TxClk\_(n) Clock Duty Cycle (E3) 50 70 % TxClk\_(n) Frequency (SONET STS-1) 51.84 MHz TxClk\_(n) Frequency (DS3) 44.736 MHz 34.368 TxClk\_(n) Frequency (E3) MHz TxClk\_(n) Clock Rise Time (10% to 90%) 3 5 ns $t_{RTX}$ TxClk\_(n) Clock Fall Time (90% to 10%) 3 5 $t_{FTX}$ ns TPData\_(n)/TNData\_(n) to TxClk\_(n) Falling Set up time $t_{TSU}$ 3 1.5 ns TPData\_(n)/TNData\_(n) to TxClk\_(n) Falling Hold time 3 $\mathbf{t}_{\text{THO}}$ 1.5 ns RxClk\_(n) to rising edge of LCV\_(n) output delay 2.5 $t_{\text{LCVO}}$ ns TTIP\_(n)/TRing\_(n) to TxClk\_(n) Rising Propagation Delay time 8 $t_{TDY}$ ns RxClk\_(n) Clock Duty Cycle 50 % RxClk\_(n) Frequency (SONET STS-1) 51.84 MHz 44.736 RxClk\_(n) Frequency (DS3) MHz 34.368 RxClk\_(n) Frequency (E3) MHz $\rm t_{\rm CO}$ RxClk\_(n) to RPOS\_(n)/RNEG\_(n) Delay Time 0 2.5 ns RxClk\_(n) Clock Rise Time (10% to 90%) 1.5 ns $t_{RRX}$ $t_{\text{FRX}} \\$ RxClk\_(n) Clock Fall Time (10% to 90%) 1.5 ns $C_{l}$ 10 pF Input Capacitance 10 $C_L$ pF Load Capacitance #### Notes: <sup>1.</sup> All XRT73L03A digital inputs are designed to be TTL 5V compliant. <sup>2.</sup> All XRT73L03A digital outputs are also TTL 5V compliant. However, these outputs will not drive to 5V nor will they accept external 5V pull-ups. FIGURE 5. TRANSMIT PULSE AMPLITUDE TEST CIRCUIT FOR E3, DS3 AND STS-1 RATES (TYPICAL CHANNEL) FIGURE 6. TIMING DIAGRAM OF THE TRANSMIT TERMINAL INPUT INTERFACE FIGURE 7. TIMING DIAGRAM OF THE RECEIVE TERMINAL OUTPUT INTERFACE ELECTRICAL CHARACTERISTICS (CONTINUED), (TA = $25^{\circ}$ C, VDD = 3.3V $\pm$ 5%, UNLESS OTHERWISE SPECIFIED) | SYMBOL | PARAMETER | MIN. | TYP. | MAX | Units | |-----------|----------------------------------------------------------------------------------|----------|-------|------|-------| | | Transmit Output Pulse Amplitude<br>(Measured at Secondary Output of Transformer) | 0.9 | 1.0 | 1.1 | Vpk | | | Transmit Output Pulse Amplitude Ratio | 0.95 | 1.00 | 1.05 | | | | Transmit Output Pulse Width | 12.5 | 14.55 | 16.5 | ns | | | Transmit Output Pulse Width Ratio | 0.95 | 1.00 | 1.05 | | | | Transmit Output Jitter with jitter-free input @ TxClk_(n) | | 0.02 | 0.05 | Ulpp | | Receive I | ine Characteristics | <b>.</b> | • | · | | | | Receive Sensitivity (Length of cable) | 1200 | 1400 | | feet | | | Interference Margin | -20 | -15 | | dB | | | Signal Level to Declare Loss of Signal | | | -35 | dB | | | Signal Level to Clear Loss of Signal | -15 | | | dB | | | Occurrence of LOS to LOS Declaration Time | 10 | | 255 | UI | | | Termination of LOS to LOS Clearance Time | 10 | | 255 | UI | | | Intrinsic Jitter (all "1's" pattern) | | 0.02 | | UI | | | Jitter Tolerance @ Jitter Frequency = 100Hz | 64 | | | UI | | | Jitter Tolerance @ Jitter Frequency = 1kHz | 30 | | | UI | | | Jitter Tolerance @ Jitter Frequency = 10kHz | 4 | | | UI | | | Jitter Tolerance @ Jitter Frequency = 800kHz | 0.15 | 0.20 | | UI | ELECTRICAL CHARACTERISTICS (CONTINUED), (TA = $25^{\circ}$ C, VDD = 3.3V $\pm$ 5%, UNLESS OTHERWISE SPECIFIED) | TRANSM | IT CHARACTERISTICS (SEE FIGURE 5) | | | | | |------------|---------------------------------------------------------------|------|------|------|-------| | SYMBO<br>L | PARAMETER | Min. | TYP. | Max | Units | | | Transmit Output Pulse Amplitude (Measured with TxLEV=0) | 0.65 | 0.75 | 0.90 | Vpk | | | Transmit Output Pulse Amplitude (Measured with TxLEV=1) | 0.93 | 0.98 | 1.08 | Vpk | | | Transmit Output Pulse Width | 8.6 | 9.65 | 10.6 | ns | | | Transmit Output Pulse Amplitude Ratio | 0.9 | 1.0 | 1.1 | | | | Transmit Output Jitter with jitter-free input @ TxClk_(n) | | 0.02 | 0.05 | UI | | Receive | Line Characteristics | | 1 | | .1 | | | Receive Sensitivity (Length of Cable) | 900 | 1100 | | feet | | | Signal Level to Declare or Clear Loss of Signal (see Table 5) | | | | mV | | | Intrinsic Jitter (all "1's" pattern) | | 0.02 | | UI | | | Jitter Tolerance @ Jitter Frequency = 100Hz | 64 | | | UI | | | Jitter Tolerance @ Jitter Frequency = 1kHz | 64 | | | UI | | | Jitter Tolerance @ Jitter Frequency = 10kHz | 5 | | | UI | | | Jitter Tolerance @ Jitter Frequency = 400kHz | 0.15 | 0.35 | | UI | ELECTRICAL CHARACTERISTICS (CONTINUED), (TA = $25^{\circ}$ C, VDD = 3.3V $\pm$ 5%, UNLESS OTHERWISE SPECIFIED) | TRANSMIT | CHARACTERISTICS (SEE FIGURE 5) | | | | | |-----------|---------------------------------------------------------------|-------|-------|-------|-------| | SYMBOL | PARAMETER | MIN. | TYP. | Max | Units | | | Transmit Output Pulse Amplitude (Measured at 0 feet, TxLEV=0) | 0.65 | 0.75 | 0.85 | Vpk | | | Transmit Output Pulse Amplitude (Measured at 0 feet, TxLEV=1) | 0.9 | 1.0 | 1.1 | Vpk | | | Transmit Output Pulse Width | 10.10 | 11.18 | 12.28 | ns | | | Transmit Output Pulse Amplitude Ratio | 0.9 | 1.0 | 1.1 | | | | Transmit Output Jitter with jitter-free input @ TxClk_(n) | | 0.02 | 0.05 | UI | | Receive I | ine Characteristics | • | | | | | | Receive Sensitivity (Length of cable) | 900 | 1100 | | feet | | | Signal Level to Declare or Clear Loss of Signal (see Table 5) | | 70 | | mV | | | Intrinsic Jitter (all "1's" pattern) | | 0.02 | | UI | | | Jitter Tolerance @ Jitter Frequency = 100Hz | 64 | | | UI | | | Jitter Tolerance @ Jitter Frequency = 1kHz | 64 | | | UI | | | Jitter Tolerance @ Jitter Frequency = 10kHz | 5 | | | UI | | | Jitter Tolerance @ Jitter Frequency = 300kHz (Cat II) | 0.35 | 0.45 | | UI | Figure 8, Figure 9 and Figure 10 present the Pulse Template requirements for the E3, DS3 and STS-1 Rates. FIGURE 8. ITU-T G.703 TRANSMIT OUTPUT PULSE TEMPLATE FOR E3 APPLICATIONS FIGURE 9. BELLCORE GR-499-CORE TRANSMIT OUTPUT PULSE TEMPLATE FOR DS3 APPLICATIONS FIGURE 10. BELLCORE GR-253-CORE TRANSMIT OUTPUT PULSE TEMPLATE FOR SONET STS-1 APPLICATIONS FIGURE 11. MICROPROCESSOR SERIAL INTERFACE DATA STRUCTURE ### Notes: - 1. A5 is always "0". - 2. R/W = "1" for "Read" Operations - 3. R/W = "0" for "Write" Operations - 4. A shaded pulse, denotes a "don't care" value. ## ELECTRICAL CHARACTERISTICS (CONTINUED), (TA = $25^{\circ}$ C, VDD = $3.3V \pm 5\%$ , UNLESS OTHERWISE SPECIFIED) | SYMBOL | PARAMETER | MIN. | TYP. | MAX | UNITS | |-----------------|------------------------------------------|------|------|-----|-------| | t <sub>21</sub> | CS Low to Rising Edge of SCIk Setup Time | 5 | | | ns | | t <sub>22</sub> | CS High to Rising Edge of SClk Hold Time | 5 | | | ns | | t <sub>23</sub> | SDI to Rising Edge of SCIk Setup Time | 5 | | | ns | | t <sub>24</sub> | SDI to Rising Edge of SCIk Hold Time | 5 | | | ns | | t <sub>25</sub> | SCIk "Low" Time | 65 | 80 | | ns | | t <sub>26</sub> | SCIk "High" Time | 65 | 80 | | ns | | t <sub>27</sub> | SCIk Period | 160 | | | ns | | t <sub>28</sub> | CS Low to Rising Edge of SCIk Hold Time | 5 | | | ns | | t <sub>29</sub> | CS "Inactive" Time | 160 | | | ns | | t <sub>30</sub> | Falling Edge of SClk to SDO Valid Time | | | 80 | ns | | t <sub>31</sub> | Falling Edge of SCIk to SDO Invalid Time | | | 65 | ns | | t <sub>32</sub> | Rising edge of CS to High Z | | 100 | | ns | | t <sub>33</sub> | Rise/Fall time of SDO Output | | | 20 | ns | **Note:** The load is 10pF FIGURE 12. TIMING DIAGRAM FOR THE MICROPROCESSOR SERIAL INTERFACE ## **EXAR** ### SYSTEM DESCRIPTION A functional block diagram of the XRT73L03A E3/ DS3/STS-1 Transceiver IC is presented in Figure 13. The XRT73L03A contains three separate channels with three distinct sections: - The Transmit Section Channels 0, 1 and 2 - The Receive Section Channels 0, 1 and 2 - The Microprocessor Serial Interface Section #### THE TRANSMIT SECTION - CHANNELS 0, 1 AND 2 The Transmit Section, within each Channel, accepts TTL/CMOS level signals from the Terminal Equipment in either a Single-Rail or Dual-Rail format. The Transmit Section then takes this data and does the following: - Encode this data into the B3ZS format if the DS3 or SONET STS-1 Modes has been selected or into the HDB3 format if the E3 Mode has been selected. - Convert the CMOS level B3ZS or HDB3 encoded data into pulses with shapes that are compliant with the various industry standard pulse template requirements. - Drive these pulses onto the line via the TTIP\_(n) and TRing\_(n) output pins across a 1:1 Transformer. **Note:** The Transmit Section drives a "1" (or a Mark) onto the line by driving either a positive or negative polarity pulse across the 1:1 Transformer within a given bit period. The Transmit Section drives a "0" (or a Space) onto the line by driving no pulse onto the line. #### THE RECEIVE SECTION - CHANNELS 0, 1 AND 2 The Receive Section, within each Channel, receives a bipolar signal from the line via the RTIP and RRing signals through a 1:1 Transformer or 0.01µF Capacitor The recovered clock and data outputs to the Local Terminal Equipment in the form of CMOS level signals via the RPOS\_(n), RNEG\_(n) and RxClk\_(n) output pins. #### THE MICROPROCESSOR SERIAL INTERFACE The XRT73L03A can be configured to operate in either the Hardware Mode or the HOST Mode. The XRT73L03A contains three identical channels. The Microprocessor Interface Inputs are common to all channels. The descriptions that follow refer to Channel(n) where (n) represents channel 0, 1 or 2. ### a. Operating in the Hardware Mode When the XRT73L03A is operating in the Hardware Mode, then the following is true: - The Microprocessor Serial Interface block is disabled. - The XRT73L03A is configured via input pin settings. The XRT73L03A can be configured to operate in the Hardware Mode by tying the HOST/(HW) input pin to GND. Each of the pins associated with the Microprocessor Serial Interface takes on their alternative role as defined in Table 1. TABLE 1: ROLE OF MICROPROCESSOR SERIAL INTERFACE PINS WHEN THE XRT73L03A IS OPERATING IN THE HARDWARE MODE | PIN# | PIN NAME | FUNCTION, WHILE IN HARDWARE MODE | |------|-----------------|----------------------------------| | 61 | CS/(ENDECDIS) | ENDECDIS | | 62 | SClk/(RxOFF_1) | RxOFF_1 | | 63 | SDI/(RxOFF_0) | RxOFF_0 | | 64 | SDO/(E3_0) | E3_0 | | 96 | REGR/(RxClkINV) | RxClkINV | When the XRT73L03A is operating in the Hardware Mode, all of the remaining input pins become active. #### b. Operating in the HOST Mode The XRT73L03A can be configured to operate in the HOST Mode by tying the HOST/(HW) input pin to VDD. When the XRT73L03A is operating in the HOST Mode, then the following is true. - The Microprocessor Serial Interface block is enabled. Writing the appropriate data into the on-chip Command Registers makes many configuration selections. - **2.** All of the following input pins are disabled and should be connected to ground: - Pins 8, 9 & 35 TxLEV\_(n) - Pins 6, 7 & 36 TAOS\_(n) - Pin 74, 82 & 100 REQEN\_(n) - Pin 69, 77 & 87 RLB\_(n) - Pin 68, 76 & 88 LLB (n) - Pin 92 & 102 E3\_(n) - Pin 65, 95 & 101 STS1/DS3\_(n) In HOST Mode Operation, the TxOFF\_(n) input pins can be used to turn on or turn off the Transmit Output Drivers within all Channels concurrently. The intent behind this feature is to permit a system designed for redundancy to quickly switch out a defective line card and switch-in the back-up line card. FIGURE 13. FUNCTIONAL BLOCK DIAGRAM OF THE XRT73L03A ### 1.0 SELECTING THE DATA RATE Each channel within the XRT73L03A can be configured to support the E3 (34.368 Mbps), DS3 (44.736 Mbps) or the SONET STS-1 (51.84 Mbps) rates. Further, each channel can be configured to operate in a mode/data rate that is independent of the other channels. Two methods are available to select the data rate for each channel of the XRT73L03A. #### 1.1 CONFIGURING CHANNEL(n) For the following disscussion the reader should refer to Table 2 to determine the appropriate Address for each command register of each channel in the XRT73L03A. The command register description refers to CR(x)-(n), where (x) = 0 to 7 and (n) refers to a particular channel of the XRT73L03A. TABLE 2: HEXADECIMAL ADDRESSES AND BIT FORMATS OF XRT73L03A COMMAND REGISTERS | | | | | Regis | TER BIT-FORM | AT | | |---------|---------------------|------|-----------|-------------|--------------|------------|----------| | ADDRESS | COMMAND<br>REGISTER | TYPE | D4 | D3 | D2 | D1 | D0 | | | | | Снам | INELO | | | | | 0x00 | CR0-0 | RO | RLOL_0 | RLOS_0 | ALOS_0 | DLOS_0 | DMO_0 | | 0x01 | CR1-0 | R/W | TxOFF_0 | TAOS_0 | TxClkINV_0 | TxLEV_0 | TxBIN_0 | | 0x02 | CR2-0 | R/W | Reserved | ENDECDIS_0 | ALOSDIS_0 | DLOSDIS_0 | REQEN_0 | | 0x03 | CR3-0 | R/W | SR/(DR)_0 | LOSMUT_0 | RxOFF_0 | RxClk_0INV | Reserved | | 0x04 | CR4-0 | R/W | Reserved | STS-1/DS3_0 | E3_0 | LLB_0 | RLB_0 | | 0x05 | CR5-0 | R/W | Reserved | Reserved | Reserved | Reserved | Reserved | | 0x06 | CR6-0 | R/W | Reserved | Reserved | Reserved | Reserved | Reserved | | 0x07 | CR7-0 | R/W | Reserved | Reserved | Reserved | Reserved | Reserved | | | | | Снам | INEL1 | • | 1 | 1 | | 0x08 | CR0-1 | RO | RLOL_1 | RLOS_1 | ALOS_1 | DLOS_1 | DMO_1 | | 0x09 | CR1-1 | R/W | TxOFF_1 | TAOS_1 | TxClkINV_1 | TxLEV_1 | TxBIN_1 | | 0x0A | CR2-1 | R/W | Reserved | ENDECDIS_1 | ALOSDIS_1 | DLOSDIS_1 | REQEN_1 | | 0x0B | CR3-1 | R/W | SR/(DR)_1 | LOSMUT_1 | RxOFF_1 | RxClk_1INV | Reserved | | 0x0C | CR4-1 | R/W | Reserved | STS-1/DS3_1 | E3_1 | LLB_1 | RLB_1 | | 0x0D | CR5-1 | R/W | Reserved | Reserved | Reserved | Reserved | Reserved | | 0x0E | CR6-1 | R/W | Reserved | Reserved | Reserved | Reserved | Reserved | | 0x0F | CR7-1 | R/W | Reserved | Reserved | Reserved | Reserved | Reserved | | | | | Снам | INEL2 | | | | | 0x10 | CR0-2 | RO | RLOL_2 | RLOS_2 | ALOS_2 | DLOS_2 | DMO_2 | | 0x11 | CR1-2 | R/W | TxOFF_2 | TAOS_2 | TxClkINV_2 | TxLEV_2 | TxBIN_2 | | 0x12 | CR2-2 | R/W | Reserved | ENDECDIS_2 | ALOSDIS_2 | DLOSDIS_2 | REQEN_2 | | 0x13 | CR3-2 | R/W | SR/(DR)_2 | LOSMUT_2 | RxOFF_2 | RxClk_2lNV | Reserved | | 0x14 | CR4-2 | R/W | Reserved | STS-1/DS3_2 | E3_2 | LLB_2 | RLB_2 | | 0x15 | CR5-2 | R/W | Reserved | Reserved | Reserved | Reserved | Reserved | | 0x16 | CR6-2 | R/W | Reserved | Reserved | Reserved | Reserved | Reserved | | 0x17 | CR7-2 | R/W | Reserved | Reserved | Reserved | Reserved | Reserved | ### Address: The register addresses are presented in the **Hexadecimal** format. ## Type: The Command Registers are either Read-Only (RO) type of registers or Read/Write (R/W) type of registers. The default value for each of the bit-fields within these registers is "0". a. Operating in the Hardware Mode. In order to configure individual Channels into the appropriate mode, set the E3\_(n), and the STS-1/ $\overline{DS3}$ \_(n) input pins (where n = 0, 1 or 2) to the appropriate logic states, as presented below in Table 3. # TABLE 3: SELECTING THE DATA RATE FOR CHANNEL(n) VIA THE E3\_(n) AND STS-1/DS3\_(n) INPUT PINS (HARDWARE MODE) | DATA RATE | STATE OF E3_(n) PIN | STATE OF STS-1/DS3_(n) PIN | Mode of B3ZS/HDB3 Encoder/<br>Decoder Blocks | |--------------------|---------------------|----------------------------|----------------------------------------------| | E3 (34.368 Mbps) | 1 | X (Don't Care) | HDB3 | | DS3 (44.736 Mbps) | 0 | 0 | B3ZS | | STS-1 (51.84 Mbps) | 0 | 1 | B3ZS | ## b. Operating in the HOST Mode. To configure a Channel into the appropriate mode, write the appropriate values into the STS-1/DS3\_(n) and E3\_(n) bit-fields within the Command Register CR4-(n), as illustrated below (refer to Table 2 for the correct address for each channel). ### **COMMAND REGISTER, CR4-(n)** | D4 | D3 | D2 | D1 | D0 | |----|------------------|--------|---------|---------| | Х | STS-1/(DS3)_(n)) | E3_(n) | LLB_(n) | RLB_(n) | | х | x | х | х | х | Table 4 relates the values of these two bit-fields to the selected data rates. TABLE 4: SELECTING THE DATA RATE FOR CHANNEL(n) VIA THE STS-1/DS3\_(n) AND THE E3\_(n) BIT-FIELDS WITHIN THE APPROPRIATE COMMAND REGISTER (HOST MODE) | SELECTED DATA<br>RATE | STS-1/ <del>DS3</del> _(n)<br>(D3) | E3_(n)<br>(D2) | |-----------------------|------------------------------------|----------------| | E3 | X (Don't Care) | 1 | | DS3 | 0 | 0 | | STS-1 | 1 | 0 | #### 2.0 THE TRANSMIT SECTION Figure 13 indicates that the Transmit Section within each Channel of the XRT73L03A consists of the following blocks: Transmit Logic Block - TxClk\_(n) Duty Cycle Adjust Block - HDB3/(B3ZS) Encoder - Pulse Shaping Block The purpose of the Transmit Section is to take TTL/CMOS level data from the terminal equipment and encode it into a format such that it can: - **1.** Be efficiently transmitted over coaxial cable at E3, DS3, or STS-1 data rates. - 2. Be reliably received by the Remote Terminal Equipment at the other end of the E3, DS3, or STS-1 data link. - **3.** Comply with the applicable pulse template requirements. #### 2.1 THE TRANSMIT LOGIC BLOCK The purpose of the Transmit Logic Block is to accept either Dual-Rail or Single-Rail (e.g., a binary data stream) TTL/CMOS level data and timing information from the Terminal Equipment. # 2.1.1 Accepting Dual-Rail Data from the Terminal Equipment Whenever the XRT73L03A accepts Dual-Rail data from the Terminal Equipment, it does so via the following input signals: - TPData\_(n) - TNData\_(n) - TxClk\_(n) Figure 14 illustrates the typical interface for the transmission of data in a Dual-Rail Format between the Terminal Equipment and the Transmit Section of the XRT73L03A. FIGURE 14. THE TYPICAL INTERFACE FOR THE TRANSMISSION OF DATA IN A DUAL-RAIL FOR-MAT FROM THE TRANSMITTING TERMINAL EQUIPMENT TO THE TRANSMIT SECTION OF A CHANNEL The manner that the LIU handles Dual-Rail data is described below and illustrated in Figure 15. The Transmit Section (of a Channel) typically samples the data on the TPData\_(n) and TNData\_(n) input pins on the falling edge of TxClk\_(n). FIGURE 15. THE XRT73L03A SAMPLES THE DATA ON THE TPDATA AND TNDATA INPUT PINS TxClk\_(n) is the clock signal that is of the selected data rate frequency, E3 = 34.368 MHz, DS3 = 44.736 MHz and STS-1 = 51.84 MHz. If the Transmit Section samples a "1" on the TPData\_(n) input pin, then the Transmit Section of the device ultimately generates a positive polarity pulse via the TTIP\_(n) and TRing\_(n) output pins across a 1:1 transformer. If the Transmit Section samples a "1" on the TNData\_(n) input pin, then the Transmit Section of the device ultimately generates a negative polarity pulse via the TTIP\_(n) and TRing\_(n) output pins across a 1:1 transformer. # 2.1.2 Accepting Single-Rail Data from the Terminal Equipment To transmit data in a Single-Rail data from the Terminal Equipment, configure the XRT73L03A in the HOST Mode. Write a "1" into the TxBin\_(n) (TRANSMIT BINary) bit-field of Command Register CR1-(n) shown below. **Note:** Please refer to Table 2 for the Address of the individual Channel(n). #### **COMMAND REGISTER CR1-(n)** | D4 | D3 | D2 | D1 | D0 | |-----------|----------|--------------|-----------|-----------| | TxOFF_(n) | TAOS_(n) | TxClkINV_(n) | TxLEV_(n) | TxBin_(n) | | Х | Х | Х | Х | 1 | The Transmit Section of each channel samples this input pin on the falling edge of the TxClk\_(n) clock signal and encodes this data into the appropriate bipolar line signal across the TTIP\_(n) and TRing\_(n) output pins. #### Notes: 1. In this mode, the Transmit Logic Block ignores the TNData\_(n) input pin. If the Transmit Section of a given channel is configured to accept Single-Rail data from the Terminal Equipment, the B3ZS/HDB3 Encoder must be enabled. Figure 16 illustrates the behavior of the TPData\_(n) and TxClk\_(n) signals when the Transmit Logic Block has been configured to accept Single-Rail data from the Terminal Equipment. FIGURE 16. THE BEHAVIOR OF THE TPDATA AND TXCLK INPUT SGNALS, WHILE THE TRANSMIT LOGIC BLOCK IS ACCEPTING SINGLE-RAIL DATA FROM THE TERMINAL EQUIPMENT ### 2.2 THE TRANSMIT CLOCK DUTY CYCLE ADJUST CIR-CUITRY The on-chip Pulse-Shaping circuitry within the Transmit Section of each Channel in the XRT73L03A generates pulses of the appropriate shapes and width to meet the applicable pulse template requirements. The widths of these output pulses are defined by the width of the half-period pulses within the TxClk\_(n) signal. However, if the widths of the pulses within the TxClk\_(n) clock signal are allowed to vary significantly, this could jeopardize the chip's ability to generate Transmit Output pulses of the appropriate width and thereby not meet the Pulse Template requirement specification. Consequently, the chip's ability to generate compliant pulses could depend upon the duty cycle of the clock signal applied to the TxClk\_(n) input pin. The Transmit Clock Duty Cycle Adjust Circuitry accepts clock pulses via the TxClk\_(n) input pin at duty cycles ranging from 30% to 70% and converts them to a 50% duty cycle. #### 2.3 THE HDB3/B3ZS ENCODER BLOCK The purpose of the HDB3/B3ZS Encoder Block is to aid in the Clock Recovery process at the Remote Terminal Equipment by ensuring an upper limit on the number of consecutive zeros that can exist within the line signal. #### 2.3.1 B3ZS Encoding If the XRT73L03A has been configured to operate in the DS3 or SONET STS-1 Modes, then the HDB3/B3ZS Encoder blocks operate in the B3ZS Mode. When the Encoder is operating in this mode, it parses through and searches the Transmit Binary Data Stream from the Transmit Logic Block for the occurrence of three (3) consecutive zeros (e.g., "000"). If the B3ZS Encoder finds an occurrence of three consecutive zeros, then it substitutes these three "0's", with either a "00V" or a "B0V" pattern. #### Where: "B" represents a Bipolar pulse that is compliant with the Alternating Polarity requirements of the AMI (Alternate Mark Inversion) line code; and "V" represents a Bipolar Violation (e.g., a bipolar pulse that violates the Alternating Polarity requirements of the AMI line code). The B3ZS Encoder decides whether to substitute with either the "00V" or the "B0V" pattern in order to insure that an odd number of bipolar pulses exist between any two consecutive violation pulses. Figure 17 illustrates the B3ZS Encoder at work with two separate strings of three (or more) consecutive zeros FIGURE 17. AN EXAMPLE OF B3ZS ENCODING ### 2.3.2 HDB3 Encoding If the XRT73L03A is configured to operate in the E3 Mode, then the HDB3/B3ZS Encoder blocks operate in the HDB3 Mode. When the Encoder is operating in this mode, it parses through and searches the Transmit Data Stream from the Transmit Logic Block for the occurrence of four (4) consecutive zeros (e.g., "0000"). If the HDB3 Encoder finds an occurrence of four consecutive zeros, then it substitutes these four "0's", with either a "000V" or a "B00V" pattern. The HDB3 Encoder decides whether to substitute with either the "000V" or the "B00V" pattern in order to insure that an odd number of bipolar pulses exist between any two consecutive violation pulses. Figure 18 illustrates the HDB3 Encoder at work with two separate strings of four (or more) consecutive zeros. FIGURE 18. AN EXAMPLE OF HDB3 ENCODING ### 2.3.3 Disabling the HDB3/B3ZS Encoder The XRT73L03A HDB3/B3ZS Encoder can be disabled by two methods. ### a. Operating in the Hardware Mode. The HBD3/B3ZS Encoder blocks of all channels are disabled by setting the ENDECDIS (Encoder/Decoder Disable) input pin to "0". **Note:** By executing this step the HDB3/B3ZS Encoder and Decoder blocks in all channels of the XRT73L03A are globally disabled. #### a. Operating in the HOST Mode. When the XRT73L03A is operating in the HOST Mode the HDB3/B3ZS Encoders in each channel can be individually enabled or disabled. Disable the HDB3/B3ZS Encoder block in Channel(n) by setting the ENDECDIS(n) bit-field in Command Register (CR2-(n)), to "1" #### **COMMAND REGISTER CR2-(n)** | D4 | D3 | D2 | D1 | D0 | |----------|--------------|-------------|-------------|-----------| | Reserved | ENDECDIS_(n) | ALOSDIS_(n) | DLOSDIS_(n) | REQEN_(n) | ### **COMMAND REGISTER CR2-(n)** | D4 | D3 | D2 | D1 | D0 | |----|----|----|----|----| | Х | 1 | Х | Х | Х | **Note:** This method can only be used if the XRT73L03A is operating in the HOST Mode. If either of these methods are used to disable the HDB3/B3ZS Encoder, then the LIU transmits the data as received via the TPData\_(n) and TNData\_(n) input pins. ### 2.4 THE TRANSMIT PULSE SHAPING CIRCUITRY The Transmit Pulse Shaper Circuitry consists of a Transmit Line Build-Out circuit which can be enabled or disabled by setting the TxLEV\_(n) input pin or TxLEV\_(n) bit-field to "High"or "Low". The purpose of the Transmit Line Build-Out circuit is to permit config- uration of each channel to transmit an output pulse which is compliant to either of the following pulse template requirements when measured at the Digital Cross Connect System. Each of these Bellcore specifications state that the cable length between the Transmit Output and the Digital Cross Connect system can range anywhere from 0 to 450 feet. The Isolated DSX-3 Pulse Template Requirement per Bellcore GR-499-CORE is illustrated in Figure 19 and the Isolated STSX-1 Pulse Template Requirement per Bellcore GR-253-CORE is illustrated in Figure 20. FIGURE 19. THE BELLCORE GR-499-CORE TRANSMIT OUTPUT PULSE TEMPLATE FOR DS3 APPLICATIONS FIGURE 20. THE BELLCORE GR-253-CORE TRANSMIT OUTPUT PULSE TEMPLATE FOR SONET STS-1 APPLICATIONS # 2.4.1 Enabling the Transmit Line Build-Out Circuit If the Transmit Line Build-Out Circuit is enabled, then the Transmit Section of the Channel outputs shaped pulses onto the line via the TTIP\_(n) and TRing\_(n) output pins. Enable the Transmit Line Build-Out circuit for each channel by doing the following: ## a. Operating in the Hardware Mode Set the TxLEV\_(n) input pin to "Low". #### b. Operating in the HOST Mode Set the TxLEV\_(n) bit-field to "0", as illustrated below. #### **COMMAND REGISTER, CR1-(n)** | D4 | D3 | D2 | D1 | D0 | |-----------|----------|--------------|-----------|-----------| | TxOFF_(n) | TAOS_(n) | TxClkINV_(n) | TxLEV_(n) | TxBIN_(n) | | 0 | Х | X | 0 | Х | # 2.4.2 Disabling the Transmit Line Build-Out Circuit If the Transmit Line Build-Out circuit is disabled, then the XRT73L03A outputs partially shaped pulses onto the line via the TTIP\_(n) and TRing\_(n) output pins. Disable the Transmit Line Build-Out circuit by doing the following: ## a. Operating in the Hardware Mode Set the TxLEV\_(n) input pin to "High". ## b. Operating in the HOST Mode Set the TxLEV\_(n) bit-field to "1" as illustrated below. #### **COMMAND REGISTER, CR1-(n)** | D4 | D3 | D2 | D1 | D0 | |-----------|----------|--------------|-----------|-----------| | TxOFF_(n) | TAOS_(n) | TxClkINV_(n) | TxLEV_(n) | TxBIN_(n) | | 0 | Х | X | 1 | Х | # 2.4.3 Design Guideline for Setting the Transmit Line Build-Out Circuit The TxLEV\_(n) input pins or bit-fields should be set based upon the overall cable length between the Transmitting Terminal and the Digital Cross Connect system where the pulse template measurements are made. If the cable length between the Transmitting Terminal and the DSX-3 or STSX-1 is less than 225 feet, enable the Transmit Line Build-Out circuit by setting the TxLEV\_(n) input pin or bit-field to "0". **Note:** In this case, the configured channel outputs shaped (e.g., not square-wave) pulses onto the line via its TTIP\_(n) and TRing\_(n) output pins. The shape of this output pulse is such that it complies with the pulse template requirements even when subjected to cable loss ranging from 0 to 225 feet. If the cable length between the Transmitting Terminal and the DSX-3 or STSX-1 is greater than 225 feet, disable the Transmit Line Build-Out circuit by setting the TxLEV\_(n) input pin or bit-field to "1". **Note:** In this case, the configured channel outputs partially shaped pulses onto the line via the TTIP\_(n) and TRing\_(n) output pins. The cable loss that these pulses experience over long cable lengths (e.g., greater than 225 feet) cause these pulses to be properly shaped and comply with the appropriate pulse template requirement. # 2.4.4 The Transmit Line Build-Out Circuit and E3 Applications The ITU-T G.703 Pulse Template Requirements for E3 states that the E3 transmit output pulse should be measured at the Secondary Side of the Transmit Output Transformer for Pulse Template compliance. In other words, there is no Digital Cross Connect System pulse template requirement for E3. Consequently, the Transmit Line Build-Out circuit within a given Channel is disabled whenever that channel has been configured to operate in the E3 Mode. ## 2.5 INTERFACING THE TRANSMIT SECTIONS OF THE XRT73L03A TO THE LINE The E3, DS3 and SONET STS-1 specification documents all state that line signals transmitted over coaxial cable are to be terminated with 75 Ohm resistor. Interface the Transmit Section of the XRT73L03A in the manner illustrated in Figure 21. FIGURE 21. RECOMMENDED SCHEMATIC FOR INTERFACING THE TRANSMIT SECTION OF THE XRT73L03A TO THE LINE #### TRANSFORMER RECOMMENDATIONS | PARAMETER | VALUE | | |--------------------|----------|--| | Turns Ratio | 1:1 | | | Primary Inductance | 40μΗ | | | Isolation Voltage | 1500Vrms | | | Leakage Inductance | 0.6μΗ | | | PART NUMBER | VENDOR | Insulation | PACKAGE TYPE | |-------------|-------------|------------|-----------------| | PE-68629 | Pulse | 3000V | Large Thru-Hole | | PE-65966 | Pulse | 1500V | Small Thru-Hole | | PE-65967 | Pulse | 1500V | Small SMT | | T3001 | Pulse | 1500V | Small SMT | | TG01-0406NS | Halo | 1500V | Small SMT | | TTI 7601-SM | Trans-Power | 1500V | Small SMT | #### TRANSFORMER VENDOR INFORMATION Pulse REV. 2.0.0 Corporate Office 12220 World Trade Drive San Diego, CA 92128 Tel: (858)-674-8100 FAX: (858)-674-8262 **Europe** 1 & 2 Huxley Road The Surrey Research Park Guildford, Surrey GU2 5RE United Kingdom Tel: 44-1483-401700 FAX: 44-1483-401701 Asia 150 Kampong Ampat #07-01/02 KA Centre Singapore 368324 Tel: 65-287-8998 FAX: 65-280-0080 Website: http://www.pulseeng.com **Halo Electronics** **Corporate Office** P.O. Box 5826 Redwood City, CA 94063 Tel: (650)568-5800 FAX: (650)568-6165 Email: info@haloelectronics.com Website: http://www.haloelectronics.com Transpower Technologies, Inc. **Corporate Office** Park Center West Building 9805 Double R Blvd, Suite # 100 Reno, NV 89511 (800)500-5930 or (775)852-0140 Email: info@trans-power.com Website: http://www.trans-power.com #### 3.0 THE RECEIVE SECTION Figure 13 indicates the Receive Section consists of the following blocks: - AGC/Equalizer - · Peak Detector - Slicer - · Clock Recovery PLL - Data Recovery - HDB3/B3ZS Decoder The purpose of the Receive Section is to take an incoming attenuated/distorted bipolar signal from the line and encode it back into the TTL/CMOS format where it can be received and processed by the Terminal Equipment. ### 3.1 INTERFACING THE RECEIVE SECTIONS OF THE XRT73L03A TO THE LINE The design of the Receive Circuitry allows for transformer-couple or capacitive-couple the Receive Section to the line. The specification documents for E3, DS3, and STS-1 all specify 75 Ohm termination loads when transmitting over coaxial cable. The recommended method to interface the Receive Section to the line in a manner is shown in Figure 22 and Figure 23. FIGURE 22. RECOMMENDED SCHEMATIC FOR INTERFACING THE RECEIVE SECTION OF THE XRT73L03A TO THE LINE (TRANSFORMER-COUPLING) REV. 2.0.0 Figure 23 presents the recommended schematic for capacitive-coupling each Receive Section of the XRT73L03A to the line. FIGURE 23. RECOMMENDED SCHEMATIC FOR INTERFACING THE RECEIVE SECTION OF THE XRT73L03A TO THE LINE (CAPACITIVE-COUPLING) #### 3.2 THE RECEIVE EQUALIZER BLOCK The purpose of this block is to equalize the incoming distorted signal due to cable loss. The Receive Equalizer attempts to restore the shape of the line signal so that the transmitted data and clock can be recovered reliably. Pulses that are compliant to the Isolated DSX-3 or **Digital Cross-Connect STSX-1 Pulse Template** System Requirement **Transmitting Terminal** DSX-3 0 to 450 feet of or Cable STSX-1 0 to 450 feet of Cable Receiving **Terminal** FIGURE 24. THE TYPICAL APPLICATION FOR THE SYSTEM INSTALLER #### 3.2.1 **Guidelines for Setting the Receive Equal**izer This data sheet presents guidelines for setting the Receive Equalizer, for the following conditions. - 1. If the overall cable length, from the local Receiving Terminal to the Remote Transmitting Terminal is NOT known. - 2. If the overall cable length, from the Local Receiving Terminal to the remote Transmitting Terminal is known. #### 3.2.1.1 If the Overall Cable Length is NOT Known This section presents recommendations on what state to set the Receive Equalizer when the overall cable-length, from the local Receiving Terminal to the remote Transmitting Terminal is NOT known. For DS3, STS-1 and E3 applications, enable the Receive Equalizer by setting either the REQEN\_(n) input pin "high" or the REQEN\_(n) bit-field to "1". The remainder of this section provides an explanation why we recommend enabling the Receive Equalizer for these applications. ### 3.2.1.1.1 The Use of the Receive Equalizer in a Typical DS3 or STS-1 Application Most System Manufacturers of equipment supporting DS3 and STS-1 lines, interface their equipment to either a DSX-3 or STSX-1 Cross-Connect. While installing their equipment the Transmit Line Build-Out circuit is set to the proper setting that makes the transmit output pulse compliant with the Isolated DSX-3 or STSX-1 Pulse Template requirements. For the XRT73L03A device, this is achieved by setting the TXLEV\_(n) input pin or bit-field to the appropriate lev- When the System Manufacturer is interfacing the Receive Section of the XRT73L03A to the Cross-Connect, they should be aware of the following facts: 1. All DS3 or STS-1 line signals that are present at either the DSX-3 or the STSX-1 Cross Connect are required to meet the Isolated Pulse Template Requirements per Bellcore GR-499-CORE for DS3 applications, or Bellcore GR-253-CORE for STS-1 applications. - Bellcore documents state that the amplitude of these pulses at the DSX-3 or STSX-1 location can range in amplitude from 360mVpk to 850mVpk. - 3. Bellcore documents stipulate that the Receiving Terminal must be able to receive the pulse template compliant line signal over a cable length of 0 to 450 feet from the DSX-3 or the STSX-1 Cross-Connect location. These facts are reflected in Figure 24. ### **Design Considerations for DS3 and STS-1 Applications** When installing equipment into environments depicted in Figure 24, the system installation personnel may be able to determine the cable length between the local terminal equipment and the DSX-3/STSX-1 Cross-Connect Patch-Panel. The cable length between the local terminal equipment and the DSX-3/STSX-1 Cross-Connect Patch Panel ranges between 0 and 450 feet. It is extremely unlikely that the system installation personnel will know the cable length between the DSX-3/STSX-1 Cross-Connect Patch-Panel and the remote terminal equipment. Therefore, we recommend that the Receive Equalizer be enabled by setting the REQEN\_(n) input pin or bit-field to "1". The only time that the Receive Equalizer should be disabled is when there is an off-chip equalizer in the Receive path between the DSX-3/STSX-1 Cross-Connect and the RTIP\_(n)/RRING\_(n) input pins, or in applications where the Receiver is directly monitoring the transmit output signal directly. # 3.2.1.2 Design Considerations for E3 Applications In E3 System installation, it is recommended that the Receive Equalizer of the XRT73L03A device be enabled by pulling the REQEN\_(n) input pins "High" or by setting the REQEN\_(n) bit-fields to "1". **Note:** The results of extensive testing indicates that when the Receive Equalizer is enabled, the XRT73L03A device is capable of receiving an E3 line signal with anywhere from 0 to 12dB of cable loss over the Industrial Temperature range. ### Design Considerations for E3 Applications or if the Overall Cable Length is known If during System Installation the overall cable length is known, then in order to optimize the performance of the XRT73L03A in terms of receive intrinsic jitter, etc., enable or disable the Receive Equalizer based upon the following recommendations: The Receive Equalizer should be turned ON if the Receive Section of a given channel is going to receive a line signal with an overall cable length of 300 feet or greater. Conversely, turn OFF the Receive Equalizer if the Receive Section of a given channel is going to receive a line signal over a cable length of less than 300 feet. #### Notes: - If the Receive Equalizer block is turned ON when it is receiving a line signal over short cable length, the received line signal may be over-equalized which could degrade performance by increasing the amount of jitter that exists in the recovered data and clock signals or by creating bit-errors - 2. The Receive Equalizer has been designed to counter the frequency-dependent cable loss that a line signal experiences as it travels from the transmitting terminal to the receiving terminal. However, the Receive Equalizer was not designed to counter flat loss where all of the Fourier frequency components within the line signal are subject to the same amount of attenuation. Flat loss is handled by the AGC block. Disable the Receive Equalizer block by doing either of the following. #### a. Operating in the Hardware Mode Set the REQEN\_(n) input pin "Low". #### b. Operating in the HOST Mode Write a "0" to the REQEN\_(n) bit-field within Command Register CR2, as illustrated below. #### **COMMAND REGISTER CR2-(n)** | D4 | D3 | D2 | D1 | D0 | |----------|--------------|-------------|-------------|-----------| | Reserved | ENDECDIS_(n) | ALOSDIS_(n) | DLOSDIS_(n) | REQEN_(n) | | Х | X | Х | X | 0 | #### 3.3 CLOCK RECOVERY PLL The purpose of the Clock Recovery PLL is to track the incoming Dual-Rail data stream and to derive and generate a recovered clock signal. It is important to note that the Clock Recovery PLL requires a line rate clock signal at the EXClk\_(n) input pin. The Clock Recovery PLL operates in one of two modes: - The Training Mode. - The Data/Clock Recovery Mode #### 3.3.1 The Training Mode If a given channel is not receiving a line signal via the RTIP and RRing input pins, or if the frequency difference between the line signal and that applied via the EXClk\_(n) input pin exceeds 0.5%, then the channel operates in the Training Mode. When the channel is operating in the Training Mode, it does the following: - **a.** Declare a Loss of Lock indication by toggling its respective RLOL\_(n) output pin "High". - **b.** Output a clock signal via the RxClk\_(n) output pins which is derived from the signal applied to the EXClk\_(n) input pin. #### 3.3.2 The Data/Clock Recovery Mode If the frequency difference between the line signal and that applied via the EXClk\_(n) input pin is less than 0.5%, then the channel operates in the Data/Clock Recovery mode. In this mode, the Clock Recovery PLL locks onto the line signal via the RTIP and RRing input pins. #### 3.4 THE HDB3/B3ZS DECODER The Remote Transmitting Terminal typically encodes the line signal into some sort of Zero Suppression Line Code (e.g., HDB3 for E3, and B3ZS for DS3 and STS-1). The purpose of this encoding activity was to aid in the Clock Recovery process of this data within the Near-End Receiving Terminal. However, once the data has made it across the E3, DS3 or STS-1 Transport Medium and has been recovered by the Clock Recovery PLL, it is now necessary to restore the original content of the data. Hence, the purpose of the HDB3/B3ZS Decoding block is to restore the data transmitted over the E3, DS3 or STS-1 line to its original content prior to Zero Suppression Coding. #### 3.4.1 B3ZS Decoding (DS3/STS-1 Applications) If the XRT73L03A is configured to operate in the DS3 or STS-1 Modes, then the HDB3/B3ZS Decoding Blocks performs B3ZS Decoding. When the Decoders are operating in this mode, each of the Decoders parses through its respective incoming Dual-Rail data and checks for the occurrence of either a "00V" or a "B0V" pattern. If the B3ZS Decoder detects this particular pattern, then it substitutes these bits with a "000" pattern. **Note:** If the B3ZS Decoder detects any bipolar violations that is not in accordance with the B3ZS Line Code format, or if the B3ZS Decoder detects a string of 3 (or more) consecutive "0's" in the incoming line signal, then the B3ZS Decoder flags this event as a Line Code Violation by pulsing the LCV output pin "High". Figure 25 illustrates the B3ZS Decoder at work with two separate Zero Suppression patterns in the incoming Dual-Rail Data Stream. #### 3.4.2 HDB3 Decoding (E3 Applications) If the XRT73L03A is configured to operate in the E3 Mode, then each of the HDB3/B3ZS Decoding Blocks performs HDB3 Decoding. When the Decoders are operating in this mode, they each parse through the incoming Dual-Rail data and check for the occurrence of either a "000V" or a "B00V" pattern. If the HDB3 Decoder detects this particular pattern, then it substitutes these bits with a "0000" pattern. Figure 26 illustrates the HDB3 Decoder at work with two separate Zero Suppression patterns, in the incoming Dual-Rail Data Stream. FIGURE 26. AN EXAMPLE OF HDB3 DECODING **Note:** If the HDB3 Decoder detects any bipolar violation (e.g., "V") pulses that is not in accordance with the HDB3 Line Code format, or if the HDB3 Decoder detects a string of 4 (or more) "0's" in the incoming line signal, then the HDB3 Decoder flags this event as a Line Code Violation by pulsing the LCV output pin "High". #### 3.4.3 Configuring the HDB3/B3ZS Decoder The XRT73L03A can enable or disable the HDB3/B3ZS Decoder blocks by either of the following means. #### a. Operating in the HOST Mode Enable the HDB3/B3ZS Decoder block of Channel(n) by writing a "0" into the (SR/DR)\_(n) bit-field within Command Register CR3-(n), as illustrated below. #### **COMMAND REGISTER CR2-(n)** | D4 | D3 | D2 | D1 | D0 | |----------|--------------|-------------|-------------|-----------| | Reserved | ENDECDIS_(n) | ALOSDIS_(n) | DLOSDIS_(n) | REQEN_(n) | | Х | 0 | Х | Х | 1 | ### b. Operating in the Hardware Mode To globally enable all HDB3/B3ZS Decoder blocks in the XRT73L03A, pull the ENDECDIS input pin "Low". To globally disable all HDB3/B3ZS Decoder blocks in the XRT73L03A and configure the XRT73L03A to transmit and receive in an AMI format, pull the ENDECDIS input pin "High". ### 3.5 LOS DECLARATION/CLEARANCE Each channel of the XRT73L03A contains circuitry that monitors the following two parameters associated with the incoming line signals. - The amplitude of the incoming line signal via the RTIP and RRing inputs. - 2. The number of pulses detected in the incoming line signal within a certain amount of time. If a given channel of the XRT73L03A determines that the incoming line signal is missing due to either insufficient amplitude or a lack of pulses in the incoming line signal, it declares a Loss of Signal (LOS) condition. The channel declares the LOS condition by toggling its respective RLOS\_(n) output pin "High" and by setting its corresponding RLOS\_(n) bit field in Command Register 0 or Command Register 8 to "1". Conversely, if the channel determines that the incoming line signal has been restored (e.g., there is sufficient amplitude and pulses in the incoming line signal), it clears the LOS condition by toggling its respective RLOS\_(n) output pin "Low" and setting its corresponding RLOS\_(n) bit-field to "0". In general, the LOS Declaration/Clearance scheme that is employed in the XRT73L03A is based upon ITU-T Recommendation G.775 for both E3 and DS3 applications. # 3.5.1 The LOS Declaration/Clearance Criteria for E3 Applications When the XRT73L03A is operating in the E3 Mode, a given channel declares an LOS Condition if its receive line signal amplitude drops to -35dB or below. Further, the channel clears the LOS Condition if its receive line signal amplitude rises back to -15dB or above. Figure 27 illustrates the signal levels at which each channel of the XRT73L03A declares and clears LOS. FIGURE 27. THE SIGNAL LEVELS THAT THE XRT73L03A DECLARES AND CLEARS LOS # Timing Requirements associated with Declaring and Clearing the LOS Indicator The XRT73L03A was designed to meet the ITU-T G.775 specification timing requirements for declaring and clearing the LOS indicator. In particular, a channel declares an LOS between 10 and 255 UI (or E3 bit-periods) after the actual time the LOS condition occurred. Further, the channel clears the LOS indicator within 10 to 255 UI after restoration of the incoming line signal. Figure 28 illustrates the LOS Declaration and Clearance behavior in response to the Loss of Signal event and then the restoration of the signal. FIGURE 28. THE BEHAVIOR OF THE LOS OUTPUT INDICATOR IN RESPONSE TO THE LOSS OF SIGNAL AND THE RESTORATION OF SIGNAL # 3.5.2 The LOS Declaration/Clearance Criteria for DS3 and STS-1 Applications When the XRT73L03A is operating in the DS3 or STS-1 Mode, then each channel declares and clears LOS based upon the following two criteria. - Analog LOS (ALOS) Declaration/Clearance Criteria - Digital LOS (DLOS) Declaration/Clearance Criteria In the DS3 Mode, the LOS output (RLOS) is simply the logical "OR" of the ALOS and DLOS states. # 1. The Analog LOS (ALOS) Declaration/Clearance Criteria A channel declares an Analog LOS (ALOS\_(n)) Condition if the amplitude of the incoming line signal drops below a specific amplitude as defined by the voltage at the LOSTHR input pin, and whether the Receive Equalizer is enabled or not. Table 5 presents the various voltage levels at the LOSTHR input pin, the state of the Receive Equalizer and the corresponding ALOS (Analog LOS) threshold amplitudes. TABLE 5: THE ALOS (ANALOG LOS) DECLARE AND CLEAR THRESHOLDS FOR A GIVEN SETTING OF LOSTHR & REQEN (DS3 AND STS-1 APPLICATIONS) | APPLICATION | REQEN SETTING | LOSTHR SETTING | SIGNAL LEVEL TO<br>DECLARE ALOS | SGNAL LEVEL TO CLEAR ALOS | |-------------|---------------|----------------|---------------------------------|---------------------------| | DS3 | 1 | 1 | <u>&lt;</u> 22mV | <u>&gt;</u> 90mV | | | 0 | 1 | <u>&lt;</u> 17mV | <u>&gt;</u> 70mV | | STS-1 | 1 | 1 | <u>&lt;</u> 25mV | <u>≥</u> 115mV | | | 0 | 1 | <u>&lt;</u> 20mV | ≥90mV | ### **Declaring ALOS** A channel(n) declares ALOS\_(n) whenever the amplitude of the receive line signal falls below the Signal Level to Declare ALOS levels, as specified in Table 5. #### Clearing ALOS (n) A channel(n) clears ALOS\_(n) whenever the amplitude of the receive line signal increases above the Signal Level to Clear ALOS levels, as specified in Table 5. There is approximately a 2dB hysteresis in the received signal level that exists between declaring and clearing ALOS\_(n) in order to prevent chattering in the RLOS\_(n) output signal. Monitoring the State of ALOS\_(n) If the XRT73L03A is operating in the HOST Mode, the state of ALOS (n) of Channel(n) can be polled or monitored by reading in the contents of Command Register CR0. . #### **COMMAND REGISTER CR0-(n)** | D4 | D3 | D2 | D1 | D0 | |-----------|-----------|-----------|-----------|-----------| | RLOL_(n) | RLOS_(n) | ALOS_(n) | DLOS_(n) | DMO_(n) | | Read Only | Read Only | Read Only | Read Only | Read Only | If the ALOS\_(n) bit-field contains a "1", then the corresponding Channel(n) is currently declaring an ALOS condition. Conversely, if the ALOS\_(n) bit-field contains a "0", then the channel is not currently declaring an ALOS condition. For debugging purposes, it may be useful to disable the ALOS Detector. If the XRT73L03A is operating in the HOST Mode, disable the Channel(n) ALOS Detector by writing a "1" into the ALOSDIS\_(n) bit-field in Command Register CR2. #### **Disabling the ALOS Detector** ### **COMMAND REGISTER CR2-(n)** | D4 | D3 | D2 | D1 | D0 | |----------|--------------|-------------|-------------|-----------| | Reserved | ENDECDIS_(n) | ALOSDIS_(n) | DLOSDIS_(n) | REQEN_(n) | | X | Х | 1 | Х | Х | ### 2. The Digital LOS (DLOS) Declaration/Clearance Criteria A given channel(n) declares a Digital LOS (DLOS\_(n)) condition if the XRT73L03A detects 160±32 or more consecutive "0's" in the incoming data. The channel clears DLOS if it detects four consecutive sets of 32 bit-periods, each of which contains at least 10 "1's" (e.g., average pulse density of greater than 33%). #### Monitoring the State of DLOS If the XRT73L03A is operating in the HOST Mode the state of DLOS\_(n) of Channel(n) can be polled or monitored by reading in the contents of Command Register CR0. ### **COMMAND REGISTER CR0-(n)** | D4 | D3 | D2 | D1 | D0 | |-----------|-----------|-----------|-----------|-----------| | RLOL_(n) | RLOS_(n) | ALOS_(n) | DLOS_(n) | DMO_(n) | | Read Only | Read Only | Read Only | Read Only | Read Only | If the DLOS\_(n) bit-field contains a "1", then the corresponding channel(n) is currently declaring a DLOS condition. Conversely, if the DLOS\_(n) bit-field contains a "0", then the channel(n) is currently declaring the DLOS condition. ### **Disabling the DLOS Detector** For debugging purposes, it is useful to disable the DLOS\_(n) detector. If the XRT73L03A is operating in the HOST Mode, the DLOS Detector can be disabled by writing a "1" into the DLOSDIS\_(n) bit-field in Command Register CR2. #### **COMMAND REGISTER CR2-(n)** | D4 | D3 | D2 | D1 | D0 | |----------|--------------|------------|------------|----------| | Reserved | ENDECDIS_(n) | ALOSDIS(n) | DLOSDIS(n) | REQEN(n) | | Х | X | X | 1 | X | **Note:** Setting both the ALOSDIS\_(n) and DLOSDIS\_(n) bit-fields to "1" disables LOS Declaration by Channel(n). # 3.5.3 Muting the Recovered Data while the LOS is being Declared In some applications it is not desirable for a channel within the E3/DS3/STS-1 LIU to recover data and route it to the Receiving Terminal while the channel is declaring an LOS condition. Consequently, the XRT73L03A includes an LOS Muting feature. This feature, if enabled, causes a given channel to halt transmission of the recovered data to the Receiving Terminal while the LOS condition is "true". In this case, the RPOS\_(n) and RNEG\_(n) output pins are forced to "0". Once the LOS condition has been cleared, then the channel(n) resumes normal transmission of the recovered data to the Receiving Terminal. This feature is available whenever XRT73L03A is operating in the HOST Mode or Hardware Mode. #### a. Operating in the Hardware Mode. The Muting upon LOS feature is enabled by pulling the LOSMUTEN output pin "High". This enables the Muting upon LOS feature globally for all channels. ### b. Operating in the HOST Mode. The Muting upon LOS feature for each Channel can be enabled by writing a "1" into the LOSMUT\_(n) bit-field within Command Register 3. ### **COMMAND REGISTER CR3-(n)** | D4 | D3 | D2 | D1 | D0 | |-------------|------------|-----------|--------------|----------| | (SR/DR)_(n) | LOSMUT_(n) | RxOFF_(n) | RxClk_(n)INV | Reserved | | Х | 1 | х | х | х | **Note:** This step only enables the Muting upon LOS feature within Channel(n). # 3.6 ROUTING THE RECOVERED TIMING AND DATA INFORMATION TO THE RECEIVING TERMINAL FOLIPMENT Each channel takes the Recovered Timing and Data information, converts it into CMOS levels and routes it to the Receiving Terminal Equipment via the RPOS (n), RNEG (n) and RxClk (n) output pins. Each channel can deliver the recovered data and clock information to the Receiving Terminal in either a Single-Rail or Dual-Rail format. # 3.6.1 Routing Dual-Rail Format Data to the Receiving Terminal Equipment Whenever a channel delivers Dual-Rail format to the Terminal Equipment, it does so via the following signals. - RPOS\_(n) - RNEG\_(n) - RxClk\_(n) Figure 29 illustrates the typical interface for the transmission of data in a Dual-Rail Format from the Receive Section of a channel to the Receiving Terminal Equipment. FIGURE 29. THE TYPICAL INTERFACE FOR THE TRANSMISSION OF DATA IN A DUAL-RAIL FORMAT, FROM THE RECEIVE SECTION OF THE XRT73L03A TO THE RECEIVING TERMINAL EQUIPMENT The manner that a given channel transmits Dual-Rail data to the Receiving Terminal Equipment is de- scribed below and illustrated in Figure 30. Each channel(n) typically updates the data on the RPOS\_(n) and RNEG\_(n) output pins on the rising edge of RxClk\_(n). FIGURE 30. HOW THE XRT73L03A OUTPUTS DATA ON THE RPOS AND RNEG OUTPUT PINS RxClk\_(n) is the Recovered Clock signal from the incoming Received line signal. As a result, these clock signals are typically 34.368 MHz for E3 applications, 44.736 MHz for DS3 applications and 51.84 MHz for SONET STS-1 applications. In general, if a given channel received a positive-polarity pulse in the incoming line signal via the RTIP\_(n) and RRing\_(n) input pins, then the channel pulses its corresponding RPOS\_(n) output pin "High". Conversely, if the channel received a negative-polarity pulse in the incoming line signal via the RTIP\_(n) and RRing\_(n) input pins, then the channel(n) pulses its corresponding RNEG\_(n) output pin "High". #### Inverting the RxClk (n) outputs Each channel can invert the RxClk\_(n) signals with respect to the delivery of the RPOS\_(n) and RNEG\_(n) output data to the Receiving Terminal Equipment. This feature may be useful for those customers whose Receiving Terminal Equipment logic design is such that the RPOS\_(n) and RNEG\_(n) data must be sampled on the rising edge of RxClk\_(n). Figure 31 illustrates the behavior of the RPOS\_(n), RNEG\_(n) and RxClk\_(n) signals when the RxClk\_(n) signal has been inverted. #### In the Hardware Mode: Setting the RxClkINV pin "High" results in all channels of the XRT73L03A to output the recovered data on RPOS\_(n) and RNEG\_(n) on the falling edge of RxClk\_(n). Setting this pin "Low" results in the recovered data on RPOS\_(n) and RNEG\_(n) to output on the rising edge of RxClk\_(n). FIGURE 31. THE BEHAVIOR OF THE RPOS, RNEG, AND RXCLK SIGNALS WHEN RXCLK IS INVERTED #### a. Operating in the HOST Mode In order to configure a channel(n) to invert the RxClk\_(n) output signal, the XRT73L03A must be operating in the HOST Mode. REV. 2.0.0 To invert RxClk\_(n), associated with Channel(n), write a "1" into the RxClk\_(n)INV bit-field within Command Register CR-3. #### **COMMAND REGISTER CR3-(n)** | D4 | D3 | D2 | D1 | D0 | |--------------------------|------------|-----------|--------------|----------| | (SR/ <del>DR</del> )_(n) | LOSMUT_(n) | RxOFF_(n) | RxClk_(n)INV | Reserved | | Х | Х | Х | 1 | Х | #### b. Operating in the Hardware Mode Setting the RxClkINV input pin "High" inverts all the RxClk\_(n) output signals. # 3.6.2 Routing Single-Rail Format (Binary Data Stream) data to the Receive Terminal Equipment To route Single-Rail format data (e.g., a binary data stream) from the Receive Section of a channel to the Receiving Terminal Equipment, do the following. #### a. Operating in the HOST Mode To configure Channel(n) to output Single-Rail data to the Terminal Equipment, write a "1" into the (SR/DR)\_(n) bit-field within Command Register CR3-(n). #### **COMMAND REGISTER CR3-(n)** | D4 | D3 | D2 | D1 | D0 | |-------------|------------|-----------|--------------|----------| | (SR/DR)_(n) | LOSMUT_(n) | RxOFF_(n) | RxClk_(n)INV | Reserved | | 1 | Х | Х | Х | Х | The configured channel outputs Single-Rail data to the Receiving Terminal Equipment via its corresponding RPOS\_(n) and RxClk\_(n) output pins, as illustrated in Figure 32 and Figure 33. #### b. Operating in the Hardware Mode The XRT73L03A is configure to output Dual-Rail data from the Receive Sections of all channels by pulling the (SR/DR) pin to GND. The XRT73L03A is configure to output Single-Rail data from the Receive Sections of all channels by pulling the (SR/DR) pin to VDD. **NOTE:** When the XRT73L03A is operating in the Hardware Mode, the setting of the $(SR/\overline{DR})$ input pin applies globally to all channels. FIGURE 32. THE TYPICAL INTERFACE FOR THE TRANSMISSION OF DATA IN A SINGLE-RAIL FORMAT FROM THE RECEIVE SECTION OF THE XRT73L03A TO THE RECEIVING TERMINAL EQUIPMENT FIGURE 33. THE BEHAVIOR OF THE RPOS AND RXCLK OUTPUT SIGNALS WHILE THE XRT73L03A IS TRANSMITTING SINGLE-RAIL DATA TO THE RECEIVING TERMINAL EQUIPMENT **Note:** The RNEG\_(n) output pin is internally tied to Ground whenever this feature is implemented. #### 3.7 SHUTTING OFF THE RECEIVE SECTION The Receive Section of each channel in the XRT73L03A can be shut off. This feature may come in handy in some redundant system designs. Particularly, in those designs where the Receive Termination within the Secondary LIU Line Card has been switched-out and is not receiving any traffic in parallel with the Primary Line Card. In this case, having the LIU on the Secondary Line Card consume the normal amount of current is a waste of power. This feature can permit powering down the Receive Section of the LIU's on the Secondary Line Card which reduces their power consumption by approximately 80% #### a. Operating in the Hardware Mode Shut off the Receive Sections by pulling the RxOFF input pin "High". Turn on the Receiver Sections by pulling the RxOFF input pin to "Low". #### b. Operating in the HOST Mode Shut off the Receive Sections by writing a "1" into the RxOFF bit-field within Command Register CR3-(n). #### **COMMAND REGISTER CR3-(n)** | D4 | D3 | D2 | D1 | D0 | |------------------|------------|-----------|--------------|----------| | _(SR/<br>DR)_(n) | LOSMUT_(n) | RxOFF_(n) | RxClk_(n)INV | Reserved | | X | Х | 1 | Х | Х | Turn on the Receive Section of Channel(n) by writing a "0" into the RxOFF bit-field within Command Register CR3-(n). ### 4.0 DIAGNOSTIC FEATURES OF THE XRT73L03A The XRT73L03A supports equipment diagnostic activities by supporting the following Loop-Back modes within each channel. - · Analog Local Loop-Back. - Digital Local Loop-Back - Remote Loop-Back **Note:** In this data sheet we use the convention that Channel(n) refers to either channel 0, 1 or 2. Similarly, specific input and output pins uses this convention to denote which channel it is associated with. #### 4.1 THE ANALOG LOCAL LOOP-BACK MODE When a given channel is configured to operate in the Analog Local Loop-Back Mode, the channel ignores any signals that are input to its RTIP\_(n) and RRing\_(n) input pins. The Transmitting Terminal Equipment transmits clock and data into this channel via the TPData\_(n), TNData\_(n) and TxClk\_(n) input pins. This data is processed through the Transmit Clock Duty Cycle Adjust PLL and the HDB3/B3ZS Encoder. Finally, this data is output to the line via the TTIP\_(n) and TRing\_(n) output pins. Additionally, this data which is being output via the TTIP\_(n) and TRing\_(n) output pins is also looped back into the Attenuator/Receive Equalizer Block. Consequently, this data is processed through the entire Receive Section of the channel. After this post-Loop-Back data has been processed through the Receive Section it outputs to the Near-End Receiving Terminal Equipment via the RPOS\_(n), RNEG\_(n) and RxClk\_(n) output pins. Figure 34 illustrates the path that the data takes when the channel is configured to operate in the Analog Local Loop-Back Mode. FIGURE 34. A CHANNEL OPERATING IN THE ANALOG LOCAL LOOP-BACK MODE Configure a given channel to operate in the Analog Local Loop-Back Mode by employing either one of the following two steps ### a. Operating in the HOST Mode **Note:** See for a description of Command Registers and Addresses for the different channels. To configure Channel (n) to operate in the Analog Local Loop-Back Mode, write a "1" into the LLB\_(n) bit-field and a "0" into the RLB\_(n) bit-field within Command Register CR4. #### **COMMAND REGISTER CR4-(n)** | D4 | D3 | D2 | D1 | D0 | |----|---------------|--------|---------|---------| | Х | STS-1/DS3_(n) | E3_(n) | LLB_(n) | RLB_(n) | | Х | Х | Х | 1 | 0 | #### b. Operating in the Hardware Mode To configure Channel (n) to operate in the Analog Local Loop-Back Mode, set the LLB\_(n) input pin "High" and the RLB\_(n) input pin "Low". #### 4.2 THE DIGITAL LOCAL LOOP-BACK MODE. When a given channel is configured to operate in the Digital Local Loop-Back Mode, the channel ignores any signals that are input to the RTIP and RRing input pins. The Transmitting Terminal Equipment transmits clock and data into the XRT73L03A via the TPData, TNData and TxClk input pins. This data is processed through the Transmit Clock Duty Cycle Adjust PLL and the HDB3/B3ZS Encoder block. At this point, this data is looped back to the HDB3/B3ZS Decoder block. After this post-Loop-Back data has been processed through the HDB3/B3ZS Decoder block, it outputs to the Near-End Receiving Terminal Equipment via the RPOS, RNEG and RxClk output pins. Figure 35 illustrates the path that the data takes when the chip is configured to operate in the Digital Local Loop-Back Mode. FIGURE 35. THE DIGITAL LOCAL LOOP-BACK PATH WITHIN A GIVEN CHANNEL Configure a channel to operate in the Digital Local Loop-Back Mode by employing either one of the following two-steps: ### a. Operating in the Host Mode To configure Channel (n) to operate in the Digital Local Loop-Back Mode, write a "1" into both the LLB and RLB bit-fields within Command Register CR4-(n). ### **COMMAND REGISTER CR4-(n)** | D4 | D3 | D2 | D1 | D0 | |----|----------------------------|--------|---------|---------| | Х | STS-1/ <del>DS3</del> _(n) | E3_(n) | LLB_(n) | RLB_(n) | | Х | Х | Х | 1 | 1 | #### b. Operating in the Hardware Mode. To configure Channel (n) to operate in the Digital Local Loop-Back Mode, pull both the LLB input pin and the RLB input pin "High". #### 4.3 THE REMOTE LOOP-BACK MODE When a given channel is configured to operate in the Remote Loop-Back Mode, the channel ignores any signals that are input to the TPData and TNData input pins. The channel receives the incoming line signal via the RTIP and RRing input pins. This data is processed through the entire Receive Section and is out- put to the Receive Terminal Equipment via the RPOS, RNEG and RxClk output pins. Additionally, this data is also internally looped back into the Pulse-Shaping block within the Transmit Section. At this point, this data is routed through the remainder of the Transmit Section of the channel and transmitted out onto the line via the TTIP\_(n) and TRing\_(n) output pins. Figure 36 illustrates the path that the data takes when the chip is configured to operate in the Remote Loop-Back Mode. FIGURE 36. THE REMOTE LOOP-BACK PATH, WITHIN A GIVEN CHANNEL Configure a channel to operate in the Remote Loop-Back Mode by employing either one of the following two steps #### a. Operating in the HOST Mode To configure Channel (n) to operate in the Remote Loop-Back Mode, write a "1" into the RLB bit-field, and a "0" into the LLB bit-field, within Command Register CR4. #### COMMAND REGISTER CR4-(n) | D4 | D3 | D2 | D1 | D0 | |----|----------------------------|--------|---------|---------| | Х | STS-1/ <del>DS3</del> _(n) | E3_(n) | LLB_(n) | RLB_(n) | | Х | Х | Х | 0 | 1 | #### b. Operating in the Hardware Mode To configure Channel(n) to operate in the Remote Loop-Back Mode, pull both the RLB\_(n) input pin to "High" and the LLB\_(n) input pin to "Low". #### 4.4 TXOFF FEATURES The Transmit Section of each Channel in the XRT73L03A can be shut off. When this feature is invoked, the Transmit Section of the configured channel is shut-off and the Transmit Output signals (e.g., TTIP\_(n) and TRing\_(n)) is tri-stated. This feature is useful for system redundancy conditions or during diagnostic testing. #### a. Operating in the Hardware Mode Shut off the Transmit Driver concurrently within all Channels by toggling the TxOFF input pin "High". Turn on the Transmit Driver by toggling the TxOFF input pin "Low". #### b. Operating in the HOST Mode Turn off the Transmit Driver within Channel(n) by setting the TxOFF\_(n) bit-field within Command Register CR1-(n) to "1". #### **COMMAND REGISTER CR1-(n)** | D4 | D3 | D2 | D1 | D0 | |-----------|----------|--------------|-----------|-----------| | TxOFF_(n) | TAOS_(n) | TxClkINV_(n) | TxLEV_(n) | TxBIN_(n) | | 1 | Х | Х | Х | Х | Writing a "0" into this bit-field enables the Channel(n)Transmit Driver. **Note:** In order to permit a system designed for redundancy to quickly shut-off a defective line card and turn-on the back-up line card, the XRT73L03A was designed such that either Transmitter can quickly be turned-on or turned-off by toggling the TxOFF input pins. This approach is much quicker then setting the TxOFF\_(n) bit-fields via the Microprocessor Serial Interface. Table 6 presents a Truth Table which relates the setting of the TxOFF external pin and bit-field for a channel to the state of the Transmitter. This table applies to all Channels of the XRT73L03A. TABLE 6: THE RELATIONSHIP BETWEEN THE TXOFF INPUT PIN, THE TXOFF BIT FIELD AND THE STATE OF THE TRANSMITTER | STATE OF THE TXOFF<br>INPUT PIN | STATE OF THE TXOFF<br>BIT FIELD | STATE OF THE TRANSMITTER | |---------------------------------|---------------------------------|---------------------------------| | LOW | 0 | ON (Transmitter is Active) | | LOW | 1 | OFF (Transmitter is Tri-Stated) | | HIGH | 0 | OFF (Transmitter is Tri-Stated) | | HIGH | 1 | OFF (Transmitter is Tri-Stated) | To control the state of all transmitters via the Microprocessor Serial interface, connect the TxOFF input pin to GND. #### 4.5 THE TRANSMIT DRIVE MONITOR FEATURES The Transmit Drive Monitor is used to monitor the line in the Transmit Direction for the occurrence of fault conditions such as a short circuit on the line, a defective Transmit Drive in the XRT73L03A or another LIU. Activate the Channel(n) Transmit Drive Monitor by connecting the MTIP\_(n) pin to the TTIP\_(n) line through a 270 Ohm resistor connected in series, and connecting the MRing\_(n) pin to the TRing\_(n) line through a 270 Ohm resistor connected in series. Such an approach is illustrated in Figure 37. REV. 2.0.0 FIGURE 37. THE XRT73L03A EMPLOYING THE TRANSMIT DRIVE MONITOR FEATURES When the Transmit Drive Monitor circuitry within a given line is connected to the line, as illustrated in Figure 37, then it monitors the line for transitions. As long as the Transmit Drive Monitor circuitry detects transitions on the line via the MTIP (n) and MRing\_(n) pins, then it keeps the DMO (Drive Monitor Output) signal "Low". However, if the Transmit Drive Monitor circuit detects no transitions on the line for 128+32 TxClk periods, then the DMO (Drive Monitor Output) signal toggles "High". **Note:** The Transmit Drive Monitor circuit does not have to be used to operate the Transmit Section of the XRT73L03A. This is purely a diagnostic feature. #### 4.6 THE TAOS (TRANSMIT ALL ONES) FEATURE The XRT73L03A can command any channel to transmit an all "1's" pattern onto the line by toggling a single input pin or by setting a single bit-field within one of the Command Registers to "1". Note: When this feature is activated, the Transmit Section of the configured channel overwrites the Terminal Equipment data with this all "1's" pattern. #### a. Operating in the Hardware Mode Configure Channel(n) to transmit an all "1's" pattern by toggling the TAOS\_(n) input pin "High". Terminate the all "1's" pattern by toggling the TAOS\_(n) input pin "Low". #### b. Operating in the HOST Mode Configure Channel(n) to transmit an all "1's" pattern by writing to Command Register CR1-(n) and setting the TAOS (n) bit-field (bit D3) to "1". ### **COMMAND REGISTER CR1-(n)** | D4 | D3 | D2 | D1 | D0 | |-----------|----------|--------------|-----------|-----------| | TxOFF_(n) | TAOS_(n) | TxClkINV_(n) | TxLEV_(n) | TxBIN_(n) | | 0 | 1 | X | Х | X | Terminate the all "1's" pattern by writing to Command Register CR1-(n) and setting the TAOS\_(n) bit-field (D3) to "0". #### 5.0 THE MICROPROCESSOR SERIAL INTER-**FACE** The on-chip Command Registers of XRT73L03A DS3/E3/STS-1 Line Interface Unit IC are used to configure the XRT73L03A into a wide-variety of modes. This section discusses the following: - 1. The description of the Command Registers. - 2. A description on how to use the Microprocessor Serial Interface. #### 5.1 DESCRIPTION OF THE COMMAND REGISTERS (repeated as Table 7), lists the Command Registers, their Addresses and their bit-formats. TABLE 7: HEXADECIMAL ADDRESSES AND BIT FORMATS OF XRT73L03A COMMAND REGISTERS | | | | | Red | SISTER BIT-FORM | MAT | | |---------|---------------------|------|-----------|-------------|-----------------|------------|----------| | ADDRESS | COMMAND<br>REGISTER | TYPE | D4 | D3 | D2 | D1 | D0 | | | | | Сн | IANNELO | • | | | | 0x00 | CR0-0 | RO | RLOL_0 | RLOS_0 | ALOS_0 | DLOS_0 | DMO_0 | | 0x01 | CR1-0 | R/W | TxOFF_0 | TAOS_0 | TxClkINV_0 | TxLEV_0 | TxBIN_0 | | 0x02 | CR2-0 | R/W | Reserved | ENDECDIS_0 | ALOSDIS_0 | DLOSDIS_0 | REQEN_0 | | 0x03 | CR3-0 | R/W | SR/(DR)_0 | LOSMUT_0 | RxOFF_0 | RxClk_0INV | Reserved | | 0x04 | CR4-0 | R/W | Reserved | STS-1/DS3_0 | E3_0 | LLB_0 | RLB_0 | | 0x05 | CR5-0 | R/W | Reserved | Reserved | Reserved | Reserved | Reserved | | 0x06 | CR6-0 | R/W | Reserved | Reserved | Reserved | Reserved | Reserved | | 0x07 | CR7-0 | R/W | Reserved | Reserved | Reserved | Reserved | Reserved | | | | | Сн | IANNEL1 | | | | | 0x08 | CR0-1 | RO | RLOL_1 | RLOS_1 | ALOS_1 | DLOS_1 | DMO_1 | | 0x09 | CR1-1 | R/W | TxOFF_1 | TAOS_1 | TxClkINV_1 | TxLEV_1 | TxBIN_1 | | 0x0A | CR2-1 | R/W | Reserved | ENDECDIS_1 | ALOSDIS_1 | DLOSDIS_1 | REQEN_1 | | 0x0B | CR3-1 | R/W | SR/(DR)_1 | LOSMUT_1 | RxOFF_1 | RxClk_1INV | Reserved | | 0x0C | CR4-1 | R/W | Reserved | STS-1/DS3_1 | E3_1 | LLB_1 | RLB_1 | | 0x0D | CR5-1 | R/W | Reserved | Reserved | Reserved | Reserved | Reserved | | 0x0E | CR6-1 | R/W | Reserved | Reserved | Reserved | Reserved | Reserved | | 0x0F | CR7-1 | R/W | Reserved | Reserved | Reserved | Reserved | Reserved | | | | | Сн | IANNEL2 | | | | | 0x10 | CR0-2 | RO | RLOL_2 | RLOS_2 | ALOS_2 | DLOS_2 | DMO_2 | | 0x11 | CR1-2 | R/W | TxOFF_2 | TAOS_2 | TxClkINV_2 | TxLEV_2 | TxBIN_2 | | 0x12 | CR2-2 | R/W | Reserved | ENDECDIS_2 | ALOSDIS_2 | DLOSDIS_2 | REQEN_2 | | 0x13 | CR3-2 | R/W | SR/(DR)_2 | LOSMUT_2 | RxOFF_2 | RxClk_2lNV | Reserved | | 0x14 | CR4-2 | R/W | Reserved | STS-1/DS3_2 | E3_2 | LLB_2 | RLB_2 | | 0x15 | CR5-2 | R/W | Reserved | Reserved | Reserved | Reserved | Reserved | | 0x16 | CR6-2 | R/W | Reserved | Reserved | Reserved | Reserved | Reserved | | 0x17 | CR7-2 | R/W | Reserved | Reserved | Reserved | Reserved | Reserved | #### Address The register addresses are presented in the **Hexadecimal** format. Type: The Command Registers are either Read-Only (RO) type of registers or Read/Write (R/W) type of registers. Each channel of the XRT73L03A has eight command registers, CR0-(n) through CR7-(n) where #### 3 CHANNEL DS3/E3/STS-1 LINE INTERFACE UNIT REV. 2.0.0 (n) = 0, 1 or 2. The associated addresses for each channel are presented in , (repeated as Table 7). **Note:** The default value for each of the bit-fields within these register is "0". #### 5.2 DESCRIPTION OF BIT-FIELDS FOR EACH COM-MAND REGISTER #### 5.2.1 Command Register - CR0-(n) The bit-format and default values for Command Register CR0-(n) are listed below followed by the function of eah of these bit-fields. ### **COMMAND REGISTER CR0-(n)** | D4 | D3 | D2 | D1 | D0 | |----------|----------|----------|----------|---------| | RLOL_(n) | RLOS_(n) | ALOS_(n) | DLOS_(n) | DMO_(n) | | 1 | 1 | 1 | 1 | 1 | # Bit D4 - RLOL\_(n) (Receive Loss of Lock Status - Channel(n)) This Read-Only bit-field reflects the lock status of the Channel(n) Clock Recovery Phase-Locked-Loop This bit-field is set to "0" if the Channel(n) Clock Recovery PLL is in lock with the incoming line signal. This bit-field is set to "1" if the Clock Recovery PLL is out of lock with the incoming line signal. # Bit D3 - RLOS\_(n) (Receive Loss of Signal Status - Channel(n)) This Read-Only bit-field indicates whether or not the Channel(n) of the Receiver is currently declaring an LOS (Loss of Signal) Condition. This bit-field is set to "0" if Channel(n) is not currently declaring the LOS Condition. This bit-field is set to "1" if Channel(n) is declaring an LOS Condition. # Bit D2 - ALOS\_(n) (Analog Loss of Signal Status - Channel(n)) This Read-Only bit-field indicates whether or not the Channel(n) Analog LOS Detector is currently declaring an LOS condition. This bit-field is set to "0" if the Analog LOS Detector within Channel(n) is NOT currently declaring an LOS condition. This bit-field is set to "1" if the Analog LOS Detector is currently declaring an LOS condition. **Note:** The purpose is to isolate the Detector (e.g., either the Analog LOS or the Digital LOS detector) that is declaring the LOS condition. This feature may be useful for troubleshooting/debugging purposes # Bit D1 - DLOS\_(n) (Digital Loss of Signal Status - Channel(n)) This Read-Only bit-field indicates whether or not the Channel(n) Digital LOS Detector is currently declaring an LOS condition. This bit-field is set to "0" if the Channel(n) Digital LOS Detector is NOT currently declaring an LOS condition. This bit-field is set to "1" if the Channel(n) Digital LOS Detector is currently declaring an LOS condition. **Note:** The purpose is to isolate the Detector (e.g., either the Analog LOS or the Digital LOS detector) that is declaring the LOS condition. This feature may be useful for troubleshooting/debugging purposes. # Bit D0 - DMO\_(n) (Drive Monitor Output Status - Channel(n)) This Read-Only bit-field reflects the status of the DMO output pin. #### 5.2.2 Command Register CR1 The bit-format and default values for Command Register CR1-(n) are listed below followed by the function of each of these bit-fields.. #### **COMMAND REGISTER CR1-(n)** | D4 | D3 | D2 | D1 | D0 | |-----------|----------|--------------|-----------|-----------| | TxOFF_(n) | TAOS_(n) | TxClkINV_(n) | TxLEV_(n) | TxBIN_(n) | | 0 | 0 | 0 | 0 | 0 | ### Bit D4 - TxOFF\_(n) (Transmitter OFF - Channel(n)) This Read/Write bit-field is used to turn off the Channel(n) Transmitter. Writing a "1" to this bit field turns off the Transmitter and tri-state the Transmit Output. Writing a "0" to this bit-field turns on the Transmitter. # Bit D3 - TAOS\_(n) (Transmit All OneS - Channel(n)) This Read/Write bit-field is used to command the Channel(n) Transmitter to generate and transmit an all "1's" pattern onto the line. Writing a "1" to this bit-field commands the Transmitter to transmit an all "1's" pattern onto the line. Writing a "0" to this bit-field commands normal operation. # Bit D2 - TxClkINV\_(n) (Transmit Clock Invert - Channel(n)) This Read/Write bit-field is used to configure the Transmitter to sample the signal at the TPData and TNData pins on the rising edge or falling edge of Tx-Clk (the Transmit Line Clock signal). Writing a "1" to this bit-field configures the Transmitter to sample the TPData and TNData input pins on the rising edge of TxClk. Writing a "0" to this bit-field con- figures the Transmitter to sample the TPData and TNData input pins on the falling edge of TxClk. # Bit D1 - TxLEV\_(n) (Transmit Line Build-Out Enable/Disable Select - Channel(n)) This Read/Write bit-field is used to enable or disable the Channel(n) Transmit Line Build-Out circuit. Setting this bit-field "High" disables the Channel(n) Line Build-Out circuit. In this mode, Channel(n) outputs partially-shaped pulses onto the line via the TTIP\_(n) and TRing\_(n) output pins. Setting this bit-field "Low" enables the Channel(n) Line Build-Out circuit. In this mode, Channel(n) outputs shaped pulses onto the line via the TTIP\_(n) and TRing\_(n) output pins. In order to comply with the Isolated DSX-3/STSX-1 Pulse Template Requiremnts per Bellcore GR-499-CORE or GR-253-CORE: - a. Set this bit-field to "1" if the cable length between the Cross-Connect and the transmit output of Channel(n) is greater than 225 feet. - b. Set this bit-field to "0" if the cable length between the Cross-Connect and the transmit output of Channel(n) is less than 225 feet. This bit-field is active only if the XRT73L03A is configured to operate in the DS3 or SONET STS-1 Modes. If the cable length is greater than 225 feet, set this bitfield to "1" in order to increase the amplitude of the Transmit Output Signal. If the cable length is less than 225 feet, set this bit-field to "0". **Note:** This option is only available when the XRT73L03A is operating in the DS3 or STS-1 Mode. ### 5.2.3 Command Register CR2-(n) The bit-format and default values for Command Register CR2-(n) are listed below followed by the function of each of these bit fields. #### **COMMAND REGISTER CR2-(n)** | D4 | D3 | D2 | D1 | D0 | |----------|--------------|-------------|-------------|-----------| | Reserved | ENDECDIS_(n) | ALOSDIS_(n) | DLOSDIS_(n) | REQEN_(n) | | Х | 0 | 0 | 0 | 0 | Bit D4 - Reserved Bit D3 - Reserved # Bit D2 - ALOSDIS (Analog LOS Disable - Channel(n)) This Read/Write bit-field is used to enable or disable the Channel(n) Analog LOS Detector. Writing a "0" to this bit-field enables the Analog LOS Detector. Writing a "1" to this bit-field disables the Analog LOS Detector. **NOTE:** If the Analog LOS Detector is disabled, then the RLOS input pin is only asserted by the DLOS (Digital LOS Detector). # Bit D1 - DLOSDIS\_(n) (Digital LOS Disable - Channel(n)) This Read/Write bit-field to used to enable or disable the Channel(n) Digital LOS Detector. Writing a "0" to this bit-field enables the Digital LOS Detector. Writing a "1" to this bit-field disables the Digital LOS Detector. **Note:** If the Digital LOS Detector is disabled, then the RLOS input pin is only asserted by the ALOS (Analog LOS Detector). # Bit D0 - REQEN\_(n) (Receive Equalization Enable - Channel(n)) This Read/Write bit-field is used to enable or disable the internal Channel(n) Receive Equalizer. Writing a "1" to this bit-field enables the Internal Equalizer. Writing a "0" to this bit-field disables the Internal Equalizer. #### 5.2.4 Command Register CR3-(n) The bit-format and default values for Command Register CR2-(n) are listed below followed by the function of each of these bit fields. #### **COMMAND REGISTER CR3-(n)** | D4 | D3 | D2 | D1 | D0 | |-----------|------------|-----------|--------------|----------| | SR/DR_(n) | LOSMUT_(n) | RxOFF_(n) | RxClk_(n)INV | Reserved | | 0 | 1 | 0 | 0 | 0 | # Bit D4 - SR/DR\_(n) (Single-Rail/Dual-Rail Data Output - Channel(n))/(B3ZS/HDB3 Encoder/Decoder-Disable - Channel(n)) This Read/Write bit-field is used to configure Channel(n) to output the received data from the Remote Terminal in a binary or Dual-Rail format and Enable or Disable the B3ZS/HDB3 Encoder and Decoder blocks. Writing a "1" to this bit-field enables the B3ZS/HDB3 Encoder and Decoder blocks. Writing a "0" to this bit-field disables the B3ZS/HDB3 Encoder and Decoder blocks. **Note:** This Encoder/Decoder performs HDB3 Encoding/ Decoding if the XRT73L03A is operating in the E3 Mode. Otherwise, it performs B3ZS Encoding/Decoding. .Writing a "1" to this bit-field also configures Channel(n) to output data to the Terminal Equipment in a binary (Single-Rail) format via the RPOS\_(n) output pin, RNEG\_(n) is grounded. Writing a "0" to this bit-field configures Channel(n) to output data to the Terminal Equipment in a Dual-Rail format via both the RPOS\_(n) and RNEG\_(n) output pins. # Bit D3 - LOSMUT\_(n) (Recovered Data Muting, during LOS Condition - Channel(n)) This Read/Write bit-field is used to configure Channel(n) to not output any recovered data from the line while it is declaring an LOS condition. Writing a "0" to this bit-field configures the chip to output recovered data even while the XRT73L03A is declaring an LOS condition. Writing a "1" to this bit-field configures the chip to NOT output the recovered data while an LOS condition is being declared. **Note:** In this mode, RPOS\_(n) and RNEG\_(n) is set to "0", asynchronously. ### Bit D2 - RxOFF (Receive Section - Shut OFF Select) This Read/Write bit-field is used to shut-off the Receive Sections. The purpose is to conserve power consumption when this device is the back-up device in a Redundancy System. Writing a "1" into this bit-field shuts off the Receive Sections. Writing a "0" into this bit-field turns on the Receive Sections. ### Bit D1 - RxClk\_(n)INV (Invert RxClk (n)) This Read/Write bit-field is used to configure the Channel(n) Receiver to output the recovered data on either the rising edge or the falling edge of the RxClk\_(n) clock signal. Writing a "0" to this bit-field configures the Receiver to output the recovered data on the rising edge of the RxClk\_(n) output signal. Writing a "1" to this bit-field configures the Receiver to output the recovered data on the falling edge of the RxClk (n) output signal. #### Bit D0 - Reserved This bit-field has no defined functionality #### Command Register CR4-(n) The bit-format and default values for Command Register CR4 are listed below followed by the function of each of these bit-fields. #### COMMAND REGISTER CR4-(n) | D4 | D3 | D2 | D1 | D0 | |----------|---------------|--------|---------|---------| | Reserved | STS-1/DS3_(n) | E3_(n) | LLB_(n) | RLB_(n) | | 0 | 0 | 0 | 0 | 0 | #### Bit D4 - Reserved This bit-field has no defined functionality ### Bit D3 - STS-1/(DS3\_(n)) - Channel(n) - Mode Select This Read/Write bit field is used to configure Channel(n) to operate in either the SONET STS-1 Mode or the DS3 Mode. Writing a "0" into this bit-field configures Channel(n) to operate in the DS3 Mode. Writing a "1" into this bit-field configures Channel(n) to operate in the SONET STS-1 Mode. **Note:** This bit-field is ignored if the E3\_(n) bit-field (e.g., D2 within this Command Register) is set to "1". #### Bit D2 - E3 Mode Select - Channel(n) This Read/Write bit-field is used to configure Channel(n) to operate in the E3 Mode. Writing a "0" into this bit-field configures Channel(n) to operate in either the DS3 or SONET STS-1 Mode as specified by the setting of the DS3 bit-field within this Command Register. Writing a "1" into this bit-field configures Channel(n) to operate in the E3 Mode. ### Bit D1 - LLB\_(n) (Local Loop-Back - Channel(n)) This Read/Write bit-field along with RLB\_(n) is used to configure Channel(n) to operate in any one of a variety of Loop-Back modes. Table 8 relates the contents of LLB\_(n) and RLB\_(n) and the corresponding Loop-Back mode for Channel(n). # Bit D0 - RLB\_(n) (Remote Loop-Back - Channel(n)) This Read/Write bit-field, along with LLB\_(n), is used to configure Channel(n) to operate in any one of a variety of Loop-Back modes. Table 8 relates the contents of LLB\_(n) and RLB\_(n) and the corresponding Loop-Back mode for Channel(n). TABLE 8: CONTENTS OF LLB\_(n) AND RLB\_(n) AND THE CORRESPONDING LOOP-BACK MODE FOR CHANNEL(n) | LLB_(n) | RLB_(n) | LOOP-BACK MODE (FOR CHANNEL(N)) | |---------|---------|------------------------------------------------------| | 0 | 0 | None | | 1 | 0 | Analog Loop-Back Mode (See Section 4.1 for details) | | 1 | 1 | Digital Loop-Back Mode (See Section 4.2 for details) | | 0 | 1 | Remote Loop-Back Mode (See Section 4.3 for details) | ### 5.3 OPERATING THE MICROPROCESSOR SERIAL INTERFACE. The XRT73L03A Serial Interface is a simple four wire interface that is compatible with many of the microcontrollers available in the market. This interface consists of the following signals: - CS Chip Select (Active Low) - SClk Serial Clock - · SDI Serial Data Input - · SDO Serial Data Output #### **Using the Microprocessor Serial Interface** The following instructions for using the Microprocessor Serial Interface are best understood by referring to the diagram in Figure 38 and the timing diagram in Figure 39. In order to use the Microprocessor Serial Interface, a clock signal must be first applied to the SCIk input pin. Then, initiate a Read or Write operation by asserting the active-low Chip Select input pin $\overline{\text{CS}}$ . It is important to assert the $\overline{\text{CS}}$ pin (e.g., toggle it "Low") at least 50ns prior to the very first rising edge of the clock signal Once the $\overline{\text{CS}}$ input pin has been asserted, the type of operation and the target register address must now be specified. Provide this information to the Microprocessor Serial Interface by writing eight serial bits of data into the SDI input. **Note:** Each of these bits is clocked into the SDI input on the rising edge of SCIk. #### Bit 1 - R/W (Read/Write) Bit This bit is clocked into the SDI input, on the first rising edge of SCIk after $\overline{CS}$ has been asserted. This bit indicates whether the current operation is a Read or Write operation. A "1" in this bit specifies a Read operation, a "0" in this bit specifies a Write operation. # Bits 2 through 6: The five (5) bit Address Values (labeled A0, A1, A2, A3 and A4) The next five rising edges of the SClk signal clocks in the 5-bit address value for this particular Read or Write operation. The address selects the Command Register in the XRT73L03A that the user is either reading data from or writing data to. The address bits must be supplied to the SDI input pin in ascending order with the LSB (least significant bit) first. #### Bit 7: A5 must be set to "0", as shown in Figure 38. #### Bit 8 - A6 The value of A6 is a don't care. Once these first 8 bits have been written into the Microprocessor Serial Interface, the subsequent action depends upon whether the current operation is a Read or Write operation. #### **Read Operation** Once the last address bit (A4) has been clocked into the SDI input, the Read operation proceeds through an idle period lasting two SCIk periods. On the falling edge of SCIk Cycle #8 (see Figure 38) the serial data output signal (SDO) becomes active. At this point, reading the data contents of the addressed Command Register at Address [A4, A3, A2, A1, A0] via the SDO output pin can begin. The Microprocessor Serial Interface outputs this five bit data word (D0 through D4) in ascending order with the LSB first on the falling edges of the SCIk pin. Consequently, the data on the SDO output pin is sufficiently stable for reading by the Microprocessor on the very next rising edge of the SCIk pin. #### Write Operation Once the last address bit (A4) has been clocked into the SDI input, the Write operation proceeds through an idle period lasting two SCIk periods. Prior to the rising edge of SCIk Cycle # 9 (see Figure 38). Apply **X** EXAR the desired eight bit data word to the SDI input pin via the Microprocessor Serial Interface. The Microprocessor Serial Interface latches the value on the SDI input pin on the rising edge of SClk. Apply this word (D0 through D7) serially, in ascending order with the LSB first. ### **Simplified Interface Option** The design of the circuitry connecting to the Microprocessor Serial Interface can be simplified by tying both the SDO and SDI pins together and reading data from and/or writing data to this combined signal. This simplification is possible because only one of these signals are active at any given time. The inactive signal is tri-stated. #### Notes: - 1. A5 is always "0" - 2. R/W = "1" for Read Operations - 3. R/W = "0" for Write Operations - 4. Shaded box denotes a "don't care" value FIGURE 38. MICROPROCESSOR SERIAL INTERFACE DATA STRUCTURE FIGURE 39. TIMING DIAGRAM FOR THE MICROPROCESSOR SERIAL INTERFACE ### **ORDERING INFORMATION** | Part # | PACKAGE | OPERATING TEMPERATURE RANGE | |---------------------|---------------------------------------------|------------------------------| | XRT73L03AIV | 120 Pin Thermally Enhanced TQFP 14mm X 20mm | -40°C to +85°C | | THERMAL INFORMATION | Theta-J <sub>A</sub> = 23° C/W | Theta-J <sub>C</sub> =7° C/W | ### **PACKAGE DIMENSIONS** REV. 2.0.0 #### **REVISION HISTORY** Rev. [1.0.1 to 1.0.2] / Rev. [1.0.2 to 1.0.3] - [Edits to describe one channel only, as applicable to all channels. Corrected pin names for consistency.] /[Pin names, numbers and rotation have been changed.] Rev. [1.0.3 to 1.0.4] / Rev. [1.0.4 to 1.0.5] - [Changed package to 14X20mm with 0.5mm pin spacing. Pin #'s/ names have been changed.] / [Added 120 lead 14x14mm, 0.4mm pitch package into data sheet, pin names have changed from Rev. 1.0.3.] Rev. [1.0.5 to 1.0.6] / Rev. [1.0.6 to A1.0.7] - [Rotated pins on 14X14mm package (pin 1 became 31).] / [Corrected references to similar pins in the pin list to correspond to the changes in pin out.] Rev.[A1.0.7 to P1.0.7] / [P1.0.7 to P1.0.8] - [Changed Advanced Confidential to Preliminary] / Changes Block Diagram to call out Tx Control. Rev. P1.0.8 to P1.0.9 - Removed excess " " marks. Deleted the 14x14mm package which is no longer offered. Rev. P1.0.9 to P1.0.10 - Pins 47 thru 52 were shifted, 52 and 53 are No Connection Pins, not 47 and 48. Rev. P1.0.10 to Rev. 1.0.11 - Removed unnecessary verbiage. Rev. P1.0.11 to Rev. P1.0.12 - Add copper heat slug to package outline drawing and add explantion in text of electrical characteristics. Rev. P1.0.12 to Rev. P1.0.13 - Revised figures 4 and 5, corrected pin numbers on tables 1 & 3. Rev. P 1.0.13 to Rev. 1.0.14 - Revised all channels where n = 1, 2 or 3 to n = 0, 1 or 2. Changed RxIN to RTIP/RRING in figure 23. Rev. 1.0.14 to Rev. 1.1.0 - Changed from Preliminary to FINAL. Rev 1.2.0 - Changed electrical characteristics tables for Transmit Output Pulse Amplitude (TxLev=0). STS-1 min 0.65V from 0.68V, max 0.90V from 0.85V. DS3 min 0.65V from 0.68V. Rev. 2.0.0 - Redesigned 73L03 with improved performance and added timing recovery circuit. Added typical Jitter tolerance @800kHz. Receiver Sensitivity (cable length) increased. Part Number changed to XRT73L03A, ordering information changed to XRT73L03AIV. Updated "Transformer Recommendations". #### NOTICE EXAR Corporation reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. EXAR Corporation assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained here in are only for illustration purposes and may vary depending upon a user's specific application. While the information in this publication has been carefully checked; no responsibility, however, is assumed for inaccuracies. EXAR Corporation does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless EXAR Corporation receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of EXAR Corporation is adequately protected under the circumstances. Copyright 2001 EXAR Corporation Datasheet December 2001. Reproduction, in part or whole, without the prior written consent of EXAR Corporation is prohibited.