# 10-Bit Linear CIS/CCD Sensor Signal Processor with Serial Control March 1998-2 #### **FEATURES** - 10-Bit 6MSPS Pixel Rate - 6-Bit Programmable Gain Amplifier - 8-Bit Programmable Offset Adjustment - 4:1 Analog Multiplexer - CIS or CCD Compatibility - Internal Clamp for CIS or CCD AC Coupled Modes - 3.3V or 5V Operation & I/O Compatibility - Serial Load Control Registers - Low Power CMOS: 150mW - Low Cost 20-Lead SOIC Package - Monotonic #### **APPLICATIONS** - Color and Grayscale Flatbed Scanners - Color and Grayscale Sheetfed Scanners - Multifunction Peripherals - Digital Color Copiers - General Purpose CIS or CCD Imaging - Low Cost Data Acquisition #### **GENERAL DESCRIPTION** The XRD9829 is a complete linear CIS or CCD sensor signal processor on a single monolithic chip. The XRD9829 includes a high speed 10-bit ADC, a 6-bit Programmable Gain Amplifier with gain adjustment of 1 to 10, and 8-bit programmable input referred offset calibration range of 800mV. In the CCD mode the input signal is AC coupled with an external capacitor. An internal clamp sets the black level. In the CIS mode the input can also be AC coupled similar to the CCD mode. This enables CIS signals with black levels to be referenced to ground and then level shifted internally to correspond to VRB. For CIS sensors without black references the clamp switch can be disabled in DC Coupled mode. The CIS signal is level shifted to VRB in order to use the full range of the ADC. The CIS DC Coupled mode can also be used in other applications that do not require a CDS function but require programmable gain and offset such as low cost data acquisition. #### ORDERING INFORMATION | Part No. | Package | Operating<br>Temperature Range | |------------|--------------|--------------------------------| | XRD9829ACD | 20-Lead SOIC | 0°C to +70°C | Figure 1. Functional Block Diagram # **PIN CONFIGURATION** 20 Lead SOIC (Jedec, 0.300") # PIN DESCRIPTION | Pin # | Symbol | Description | |-------|------------------|----------------------------------------------| | 1 | DV <sub>DD</sub> | Digital V <sub>DD</sub> (for Output Drivers) | | 2 | DB0/5 | Data Output Bit 0/5 | | 3 | DB1/6 | Data Output Bit 1/6 | | 4 | DB2/7 | Data Output Bit 2/7 | | 5 | DB3/8 | Data Output Bit 3/8 | | 6 | DB4/9 | Data Output Bit 4/9 | | 7 | DGND | Digital Ground (for Output Drivers) | | 8 | SCLK | Serial Data Clock for Write Operation | | 9 | ADCCLK | A/D Converter Clock | | 10 | CLP | Black Level Clock for Internal Clamp | | 11 | SDATA | Serial Data for Write Operation | | 12 | LD | Serial Data Load for Write Operation | | 13 | PDB | Active Low Power Down Signal | | 14 | AGND | Analog Ground | | 15 | VREF+ | A/D Positive Reference for Decoupling Cap | | 16 | VIN3 | Analog Input 3 | | 17 | VIN2 | Analog Input 2 | | 18 | VIN1 | Analog Input 1 | | 19 | VIN0 | Analog Input 0 | | 20 | AV <sub>DD</sub> | Analog Power Supply | #### DC ELECTRICAL CHARACTERISTICS Test Conditions: $AV_{DD}=DV_{DD}=3.3V\ /\ 5V,\ ADCCLK=6MHz,\ 50\%$ Duty Cycle, $T_A=25^{\circ}C$ unless otherwise specified. | Symbol | Parameter Min. Typ. | | Тур. | Max. | Unit | Conditions | |---------------------|---------------------------------------------------------------------|------|-----------------------|------|------|----------------------------------------------------------------| | Power Supp | olies | | - | • | | | | AV <sub>DD</sub> | Analog Power Supply | 3.0 | 3.3 | 5.5 | V | | | DV <sub>DD</sub> | Digital I/O Power Supply | 3.0 | 3.3 | 5.5 | V | DV <sub>DD</sub> ≤ AV <sub>DD</sub> | | DD | Supply Current | | 30 | | mA | V <sub>DD</sub> =5V | | | Power Down Power Supply | | | | | | | DD <sub>PD</sub> | Current | | | TBD | μΑ | V <sub>DD</sub> =5V | | ADC Specifi | ications | | | | | | | RES | Resolution | 10 | | | Bits | | | F <sub>s</sub> | Maximum Sampling Rate | 10 | | | MSPS | TEST1 mode enabled. (Refer to Control Register 'Mode & Test'.) | | DNL | Differential Non-Linearity | | ±0.5 | | LSB | | | INL | Integral Non-Linearity | | ±1.0 | | LSB | | | MON | Monotonicity | | Yes | | | No Missing Codes Guaranteed | | V <sub>RT</sub> | Top Reference Voltage | | AV <sub>DD</sub> /1.3 | | V | | | V <sub>RB</sub> | Bottom Reference Voltage | | AV <sub>DD</sub> /10 | | V | | | ΔV <sub>REF</sub> | Differential Reference Voltage (V <sub>RT</sub> - V <sub>RB</sub> ) | | 0.67 AV <sub>DD</sub> | | V | | | $R_L$ | Ladder Resistance | 360 | 600 | 780 | Ω | | | PGA & Offse | et DAC Specifications | | | | | | | PGARES | PGA Resolution | 6 | | | Bits | | | PGAG <sub>MIN</sub> | Minimum Gain | | 1.0 | | V/V | | | PGAG <sub>MAX</sub> | Maximum Gain | | 10.0 | | V/V | | | PGAG∆ | Gain Adjustment Step Size | | 0.14 | | V/V | | | V <sub>BLACK</sub> | Black Level Input Range | -100 | | 500 | mV | DC Mode | | DACRES | Offset DAC Resolution | 8 | | | Bits | | | OFF <sub>MIN</sub> | Minimum Offset Adjustment | | -200 | | mV | 1 | | OFF <sub>MAX</sub> | Maximum Offset Adjustment | | +600 | | mV | 1 | | $OFF_\Delta$ | Offset Adjustment Step Size | | 3.14 | | mV | | #### Note: Specifications are subject to change without notice <sup>&</sup>lt;sup>1</sup> The additional ±100 mV of adjustment with respect to the black level input range is needed to compensate for any additional offset introduced by the XRD9829 Buffer/PGA internally. #### **ELECTRICAL CHARACTERISTICS** Test Conditions: $AV_{DD}=DV_{DD}=3.3V$ / 5V, ADCCLK=6MHz, 50% Duty Cycle, $T_A=25^{\circ}C$ unless otherwise specified. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Conditions | |--------------------|------------------------------|-------------------------|-----------------|-------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------| | Buffer Speci | fications | • | • | • | | | | l <sub>I</sub> L | Input Leakage Current | | | 100 | nA | | | CIN | Input Capacitance | | 10 | | pF | | | VIN <sub>PP</sub> | AC Input Voltage Range | 0 | | AV <sub>DD</sub> -<br>1.4 | V | CIS AC; INT V <sub>DCREF</sub> Mode Reg => XXX010XX Gain=1 1 | | | AC Input Voltage Range | 0 | | ΔV <sub>REF</sub> | V | CCD AC; INT V <sub>DCREF</sub> Mode Reg => XXX011XX Gain=1 1 | | VIN | DC Input Voltage Range | -0.1 | | AV <sub>DD</sub> -<br>1.4 | V | CIS DC; INT V <sub>DCREF</sub> Mode Reg => XXX000XX Gain=1 <sup>2</sup> | | | DC Input Voltage Range | V <sub>DCEXT</sub> -0.1 | | V <sub>D</sub> CEXT<br>+ΔV <sub>REF</sub> | V | CIS DC; EXT V <sub>DCREF</sub> Mode Reg => XXX100XX Gain=1 <sup>3</sup> VDCEXT+∆V <sub>REF</sub> ≤ AV <sub>DD</sub> | | V <sub>DCEXT</sub> | External DC Reference | 0.3 | | AV <sub>DD</sub> /2 | V | CIS DC; EXT V <sub>DCREF</sub> Mode Reg => XXX100XX | | VIN <sub>BW</sub> | Input Bandwidth | 10 | | | MHz | | | VIN <sub>CT</sub> | Channel to Channel Crosstalk | | -60 | | dB | | | Internal Clan | np Specifications | | | | | | | V <sub>CLAMP</sub> | Clamp Voltage | | AGND | | V | CIS (AC) Mode | | | Clamp Voltage | | V <sub>RT</sub> | | V | CCD (AC) Mode | | R <sub>INT</sub> | Clamp Switch On Resistance | | 100 | 150 | Ω | | | Roff | Clamp Switch Off Resistance | 10 | | | МΩ | | #### Note: - <sup>1</sup> VIN<sub>PP</sub> is the signal swing before the external capacitor tied to the MUX inputs. - <sup>2</sup> The -0.1V minimum is specified in order to accommodate black level signals lower than the external DC reference (clamp) voltage. - The V<sub>DCEXT</sub>-0.1V minimum is specified in order to accommodate black level signals lower than the external DC reference voltage. #### **ELECTRICAL CHARACTERISTICS** Test Conditions: $AV_{DD}=DV_{DD}=3.3V$ / 5V, ADCCLK=6MHz, 50% Duty Cycle, $T_A=25^{\circ}C$ unless otherwise specified. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Conditions | | | | | | |--------------------|---------------------------------------------------------------|------|------|------|---------------|------------|--|--|--|--|--| | System Spe | System Specifications (MUX + Buffer + PGA + ADC) <sup>1</sup> | | | | | | | | | | | | SYS <sub>DNL</sub> | System DNL | | ±0.5 | | LSB | | | | | | | | SYS <sub>LIN</sub> | System Linearity | | ±1.0 | | % | | | | | | | | SYS <sub>GE</sub> | System Gain Error | -5.0 | | +5.0 | % | | | | | | | | IRN | Input Referred Noise | | TBD | | $\mu V_{rms}$ | Gain=1 | | | | | | | | Input Referred Noise | | TBD | | $\mu V_{rms}$ | Gain=10 | | | | | | | System Tim | ing Specifications | | | | | | | | | | | | tcklw | ADCCLK Low Pulse Width | 50 | 83 | | ns | | | | | | | | tckhw | ADCCLK High Pulse Width | 70 | 83 | | ns | | | | | | | | tckpd | ADCCLK Period | 120 | 166 | | ns | | | | | | | | tclpw | CLP Pulse Width | 30 | | | ns | 2 | | | | | | #### Notes: - System performance is specified for typical digital system timing specifications. - The actual minimum 'tclpw' is dependent on the external capacitor value, the CIS output impedance, the Internal Clamp R<sub>INT</sub>, and the maximum voltage across the external capacitor. During 'clamp' operation, sufficient time needs to be allowed for the external capacitor to charge up to the correct operating level. Refer to the description in Theory of Operation, CIS Mode. # **System Transfer Function** DB9:0<sub>CODE</sub> = $$(2^{10} - 1)$$ $$G \left\{ V_{SIG} + V_{BLK} + V_{ERREXT} + V_{ERRINT} - \left[ 0.8 \left( \frac{DAC7:0_{CODE}}{255} \right) - 0.2 \right] \right\}$$ $$G = \left[1 + \left(\frac{9}{63}\right) GAIN5:0_{CODE}\right],$$ where DB9:0<sub>CODE</sub> => Numerical Representation of the Digital Output Between 0 and 1023; G = PGA Gain; $V_{SIG} = Signal Level;$ $V_{BLK}$ => Black Level, $(V_{IN}=V_{SIG}+V_{BLK})$ ; V<sub>ERREXT</sub> => Difference between External Clamp Level and Black Level (<u>+</u>100 mV min/max); V<sub>ERRINT</sub> => Internal Offset Error (<u>+</u>100 mV min/max); DAC7:0<sub>CODE</sub> => Numerical Representation of the DAC Offset Adjustment Between 0 and 255. GAIN5:0<sub>CODE</sub> => Numerical Representation of the Gain Adjustment Between 0 and 63. # **ELECTRICAL CHARACTERISTICS** Test Conditions: $AV_{DD}=DV_{DD}=3.3V$ / 5V, ADCCLK=6MHz, 50% Duty Cycle, $T_A=25^{\circ}C$ unless otherwise specified. | Symbol | Parameter Min. Typ. Max. Unit | | Conditions | | | | |------------------|------------------------------------------|--------------------|------------|-----|------------------|----------------------------------------------| | Write Timino | Specifications | | | | | , | | tsclkw | SCLK Pulse Width | 40 | | | ns | | | tds | Input Data Set-up Time | 20 | | | ns | | | tdh | Input Data Hold Time | 0 | | | ns | | | tdl | SCLK High to LD High | 50 | | | ns | | | tdz | LD Low to SCLK High | 20 | | | ns | | | ADC Digital | Output Specifications | • | • | • | • | | | tap | Aperture Delay | | 10 | | ns | | | tdv | Output Data Valid | | | 40 | ns | | | tlat | Latency | | 3 | | cycles | | | Digital Input | Specifications | • | • | • | • | | | V <sub>IH</sub> | Input High Voltage | AV <sub>DD</sub> - | | | V | | | V <sub>IL</sub> | Input Low Voltage | | | 1 | V | | | liH | High Voltage Input Current | | 5 | | μΑ | | | I <sub>IL</sub> | Low Voltage Input Current | | 5 | | μΑ | | | C <sub>IN</sub> | Input Capacitance | | 10 | | pF | | | Digital Outp | ut Specifications | | • | | | | | V <sub>OH</sub> | Output High Voltage | 80 | | | (%) | I <sub>L</sub> =1mA | | | | | | | DV <sub>DD</sub> | | | V <sub>OL</sub> | Output Low Voltage | | | 20 | (%) | I <sub>L</sub> =-1mA | | | | | | | DV <sub>DD</sub> | | | loz | Output High-Z Leakage Current | -10 | | 10 | μΑ | | | C <sub>OUT</sub> | Output Capacitance | | 10 | | pF | | | t <sub>SR</sub> | Slew Rate (10% to 90% DV <sub>DD</sub> ) | 2 | | 15 | ns | C <sub>L</sub> =10pF, DV <sub>DD</sub> =3.3V | | | Slew Rate (10% to 90% DV <sub>DD</sub> ) | TBD | | TBD | ns | C <sub>L</sub> =10pF, DV <sub>DD</sub> =5.0V | #### THEORY OF OPERATION #### CIS Mode (Contact Image Sensor) The XRD9829 has two modes of operation for CIS applications. Each mode is set by the control registers accessed through the serial port. # Mode 1. DC Coupled (Control Register D4:D3:D2, 000) If the CIS does not have leading or trailing black pixels as shown in Figure 1. then DC couple the CIS output to the XRD9829 input. Figure 1. Typical CIS Output Adjust the offset of the CIS (-100mV to 500mV) by setting the internal registers of the XRD9829 to set the black pixel value when the LEDs of the CIS are off. When the LEDs are on use the XRD9829 Programmable Gain to maximize the ADCs dynamic range. Figure 2. shows a typical application for a CIS with an offset of -100 mV to 500mV. Figure 2. Application With Offset in the Range (-100 mv to 500mv) The input is added to VRB before the signal passes through the ADC. If the CIS output is zero, then the output of the ADC will be zero code. This enables the CIS to be referenced to the bottom ladder reference voltage to use the full range of the ADC. Some CIS sensors have an output with an offset voltage of greater than 500 mV. If the CIS output is beyond the offset range of the XRD9829 (see Offset Control DAC, Pg. 15) set the internal mode registers to external reference (Control Register D4:D3:D2, 100). An external reference voltage equal to the value of the CIS offset voltage can be applied to VIN3 (Figure 3.) in order to meet the dynamic range of the XRD9829. Figure 3. is a diagram of the XRD9829 in the external reference mode for CIS, DC Coupled applications. Figure 3. Application with Offset Greater Than (-100mv to 500mv) The DC reference voltage applied to VIN3 does not have to be accurate. The internal offset DAC voltage is still used in this mode for fine adjustment. VIN3 cannot be used as an input from the CIS. Any signal applied to VIN3 will be subtracted from the output signal of the multiplexer. # CIS Mode Timing -- DC Coupled (CLP disabled) Figure 4. Timing Diagram for Figure 2. and Figure 3. | CLK | Events | |-----|--------------------------------------------| | ↓ | ADC Sample & PGA Start Tracking next Pixel | | | LSB Data Out | | 1 | MSB Data Out | | HI | ADC Track PGA Output | | LO | ADC Hold/Convert | # Mode 2. AC Coupled (Control Register D4:D3:D2, 010) If the CIS signal has a black reference for the video signal, an external capacitor $C_{\text{EXT}}$ is used. When CLP (clamp) pin is set high an internal switch allows one side of the external capacitor to be set to ground. It then is level shifted to correspond to the bottom ladder reference voltage of the ADC (Figure 5.). This value corresponds to the black reference of the image sensor. When the CLP pin is set back to low the ADC samples the video signal with respect to the black reference. The typical value for the external capacitor is 100 pF. This value should be adjusted according to the time constant (Tc) needed in a particular application. The CLP pin has an internal 150 ohm impedance ( $R_{\rm INT}$ ) which is in series with the external capacitor ( $C_{\rm EXT}$ ). Therefore, $Tc = 1/R_{INT}C_{EXT}$ If the input to the external capacitor has a load impedance ( $R_{\text{EXT}}$ ), then $T_c = 1/(R_{INT} + R_{EXT})C_{EXT}$ Figure 5. CIS AC Coupled Application # CIS Mode Timing -- AC Coupled (CLP Enabled) Figure 6. Timing Diagram for Figure 5. | CLK | Events | |----------|-----------------------------------------------| | <b>↓</b> | ADC Sample & PGA Start<br>Track of next Pixel | | | LSB Data Out | | 1 | MSB Data Out | | HI | ADC Track PGA Output | | LO | ADC Hold/Convert | | CLP | Events | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------| | HI | PGA Tracks V <sub>CLAMP</sub> & C <sub>EXT</sub> is<br>Charged to V <sub>BLACK</sub> - V <sub>CLAMP</sub><br>which is equal to V <sub>BLACK</sub> | | LO | PGA Tracks VIN <sub>PP</sub> | ## **CCD Mode (Charge Coupled Device)** #### Mode 1. AC Coupled (Control Register D4:D3:D2, 011) In the CCD mode of operation, an external capacitor needs to be chosen according to the equations below. The typical value for the external capacitor is 100 pF. This value should be adjusted according to the time constant (Tc) needed in a particular application. The CLP pin has an internal 150 ohm impedance ( $R_{\rm INT}$ ) which is in series with the external capacitor ( $C_{\rm EXT}$ ). Therefore, $Tc = 1/R_{INT}C_{EXT}$ If the input to the external capacitor has a load impedance ( $R_{\text{EXT}}$ ), then $$T_c = 1/(R_{INT} + R_{EXT})C_{EXT}$$ When CLP (clamp) pin is set high an internal switch allows one side of the external capacitor to be set to VRT (Figure 7.). This value corresponds to the black reference of the CCD. When the CLP pin is set back to low the ADC samples the video signal with respect to the black reference. The difference between the black reference and the video signal is the actual pixel value of the video content. Since this value is referenced to the top ladder reference voltage of the ADC a zero input signal would yield a full scale output code. Therefore, the output of the conversion is inverted (internally) to correspond to zero scale output code. Figure 7. CCD AC Coupled Application ## Area or Linear CCD Applications Figure 7. is a block diagram for applications with Area or Linear CCDs (The timing for Area CCDs and B/W CCDs is the same). For Area or Linear CCD applications a global offset is loaded into the serial port at the beginning of a line. The gain is set to adjust for the highest color intensity of the CCD output. Once the pixel values have been sampled the gain and offset are adjusted at the beginning of the next line. For example, if there is a line to line variation between the black reference pixels the offset is adjusted. The gain is always adjusted for the highest color intensity. # **Triple Channel CCD Application** Figure 8. is a block diagram for applications with triple channel CCDs. During the optically shielded section of a pixel CLP must go high three times to store the black reference on each capacitor to the input. In between the CLP pulses the MUX is internally programmed to the next input selection along with the required offset. Accordingly, the time constant will be higher for this application. Once the black reference is stored on the external capacitors the ADC samples the selected output channel. The MUX is internally programmed to the next input selection along with the gain and offset adjustments associated with the new color pixel being sampled. The ADC samples the new output, and this process is repeated until all three CCD outputs have been sampled. As before, the LSBs are available on the output bus on the falling edge of ADCCLK. The MSBs are available on the rising edge of ADCCL Figure 8. CCD AC Coupled Application Figure 9. Timing Diagram for Figure 8. | CLK | Events | | | | | | | |----------|-------------------------------------------------------------------------------------|--|--|--|--|--|--| | <b>↓</b> | ADC Sample & PGA Start Track of next Pixel | | | | | | | | | V <sub>CLAMP</sub> | | | | | | | | | LSB Data Out | | | | | | | | 1 | MSB Data Out | | | | | | | | HI | ADC Track PGA Output | | | | | | | | LO | ADC Hold/Convert | | | | | | | | CLP | Events | | | | | | | | HI | PGA Tracks V <sub>CLAMP</sub> & C <sub>EXT</sub> is Charged to V <sub>BLACK</sub> - | | | | | | | | | V <sub>CLAMP</sub> , which is equal to V <sub>BLACK</sub> – V <sub>RT</sub> | | | | | | | | LO | PGA Tracks VIN <sub>PP</sub> | | | | | | | ## Mode 2. DC Coupled (Control Register D4:D3:D2, 001) Typical CCDs have outputs with black references. Therefore, DC Coupled is not recommended for CCD applications. #### Offset Control DAC The offset DAC is controlled by 8 bits. The offset range is 800mV ranging from -200mV to +600mV. Therefore, the resolution of the 8-bit offset DAC is 3.14mV. However, the XRD9829 has +/-100mV reserved for internal offsets. Therefore the effective range for adjusting for CIS offsets or black reference is -100mV to +500mV. The offset adjustment is used primarily to correct for the difference between the black level of the image sensor and the bottom ladder reference voltage (VRB) of the ADC. By adjusting the black level to correspond to VRB the entire range of the ADC can be used. If the offset of the CIS output is greater than 500mV an external reference can be applied to VIN3. The external reference can be used to adjust for large offsets only when the internal mode is configured through the serial port. Since the offset DAC adjustment is done before the gain stage it is gain-dependent. For example: If the gain needs to be changed between lines (red to blue, etc.) the offset is calibrated before the signal passes through the PGA. #### PGA (Programmable Gain Amplifier) DAC The gain of the input waveform is controlled by a 6-bit PGA. The PGA is used along with the offset DAC for the purpose of using the entire range of the ADC. The PGA has a linear gain from 1 to 10. Figure 10. is a plot of the transfer curve for the PGA gain. Figure 10. Transfer Curve For The 6-Bit PGA After the signal is level shifted to correspond with the bottom ladder reference voltage, the system can be calibrated such that a white video pixel can represent the top ladder reference voltage to the ADC. This allows for a full scale conversion maximizing the resolution of the ADC. #### **Analog to Digital Converter** The ADC is a 10-bit, 10 MSPS analog-to-digital converter for high speed and high accuracy. The ADC uses a subranging architecture to maintain low power consumption at high conversion rates. The output of the ADC is a 5-bit databus. ADCCLK samples the input on its falling edge. After the input is sampled the LSB is latched to the output drivers. On the rising edge of the ADCCLK, the MSB is latched to the output drivers. The output needs to be demultiplexed with external circuitry or a digital ASIC. There is a three clock cycle latency for the analog-to-digital converter. The VRT and VRB reference voltages for the ADC are generated internally, unless the external $V_{RT}$ mode (D5 set to [1]) is selected. In the external $V_{RT}$ mode, the $V_{RT}$ voltage is set through the VREF+ pin. This allows the user to select the dynamic range of the ADC. #### **Serial Load Control Registers** The serial load registers are controlled by a standard three wire serial interface. LD, SCLK and SDATA are the three input signals that control this process. The LD signal is set low to initiate the loading of the internal registers. There are four internal mode registers that are accessed via a 10-bit data string. The SDATA is latched automatically after ten SCLKs have been counted. If ten clocks are not present on SCLK before the LD signal returns high, no data will be loaded into the internal registers. If more than 10 clocks are present on SCLK, the additional clocks will be ignored. The data corresponding to the first ten SCLKs will be loaded only. The first two MSBs choose which internal register will be selected. The remaining 8 LSBs contain the data needed for programming the internal register for a particular configuration. #### Power Up State of the Internal Registers The control register settings upon intial power up are for CIS, DC Coupled Mode (VRT is set to internal, Input DC Reference=AGND and MUX input VIN0). Gain and Offset are set to zero. The test modes are disabled in the power up state. Figure 11. Write Timing Diagram # **Control Registers** | Register S1/S0) Gain G5 G4 G3 G2 G1 G0 X X D0 C C C C C C C C C | ower-up | D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7 | Function | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----|---------------------|---------|-----------|-----------------------|-----------------|----|-------|-----------| | S1/S0) Gain G5 G4 G3 G2 G1 G0 X X X O | State | | | | | | | | | (Register | | COO | (Note 1) | | | | | | | | | ' - | | Offset (01) O7 (08) O6 (05) O4 (01) O3 (02) O1 (00) O (01) O0 (LSB) O | 00000XX | Х | Х | G0 | G1 | G2 | G3 | G4 | G5 | Gain | | Mode X X VRT INPUT DC DC/AC CIS/CCD MUX SEL MUX X SEL (10) | | | | (LSB) | | | | | (MSB) | (00) | | Mode X X VRT INPUT DC DC/AC CIS/CCD MUX SEL MUX SEL SEL | 1000000 | 00 | O1 | O2 | O3 | O4 | O5 | O6 | 07 | Offset | | (10) Column | | | | | | | | | (MSB) | (01) | | Note X X X Digital Reset Disabled Disab | X000000 | | MUX SEL | CIS/CCD | DC/AC | INPUT DC | V <sub>RT</sub> | Х | Х | Mode | | 1: EXTERNAL 0:INTERNAL (VDCREF) 1: AC | | SEL | | 0: CIS | 0: DC | REFERENCE | | | | (10) | | EXTERNAL | | | | 1: CCD | 1: AC | (V <sub>DCREF</sub> ) | | | | | | | | | 0 0: VIN0 | | | 0:INTERNAL | | | | | | Mode X X X DIGITAL TEST3 TEST2 TEST1 X X RESET 0: TEST3 DISABLED DISABL | | | 0 1: VIN1 | | | | | | | | | Mode X X X DIGITAL TEST3 TEST2 TEST1 X X X RESET 0: TEST3 DISABLED DI | | | 1 0: VIN2 | | | | | | | | | Mode X X X DIGITAL TEST3 TEST2 TEST1 X X X RESET 0: TEST3 0: TEST2 0: TEST1 DISABLED DI | | | 1 1: VIN3 | | | | | | | | | Mode | | | | | | | | | | | | & Test 0: TEST3 0: TEST2 0: TEST1 0: NO RESET DISABLED DISABLED DISABLED 1: RESET 1: OUTPUT 1: OUTPUT 1: VIN1 PIN (REGISTERS) OF OF PGA TIED TO | | | | | | | | | | | | (11) 0: NO RESET DISABLED DI | XX0000X | Х | TEST1 | TEST2 | TEST3 | | Х | Х | Х | Mode | | 1: RESET 1: OUTPUT 1: OUTPUT 1: VIN1 PIN (REGISTERS OF OF PGA TIED TO | | | 0: TEST1 | | | | | | | & Test | | (REGISTERS OF OF PGA TIED TO | | | DISABLED | | | | | | | (11) | | | | | 1: VIN1 PIN | | | | | | | | | | | | TIED TO | | | | | | | | | TO TIED TO INPUT OF | | | | TIED TO | | | | | | | | POWER-UP VIN3 PIN VIN2 PIN ADC | | | | | VIN3 PIN | | | | | | | STATES) (VIN3 PIN (PGA (VIN3 PIN BECOMES OUTPUT | | | OÙTPUT | BECOMES | (VIN3 PIN | STATES) | | | | | | AN DISCONNECT AN OUTPUT) ED FROM INPUT OF ADC) | | | ED FROM<br>INPUT OF | | AN | | | | | | #### Note: 1 These are the control register settings upon initial power-up. The previous register settings are retained following a logic power-down initiated by the PDB signal. # 20 LEAD SMALL OUTLINE (300 MIL JEDEC SOIC) Rev. 1.00 | | INC | HES | MILLIN | METERS | |----------------|-------|--------|--------|--------| | SYMBOL | MIN | MAX | MIN | MAX | | Α | 0.093 | 0.104 | 2.35 | 2.65 | | A <sub>1</sub> | 0.004 | 0.012 | 0.10 | 0.30 | | В | 0.013 | 0.020 | 0.33 | 0.51 | | С | 0.009 | 0.013 | 0.23 | 0.32 | | D | 0.496 | 0.512 | 12.60 | 13.00 | | E | 0.291 | 0.299 | 7.40 | 7.60 | | е | 0.0 | 50 BSC | 1.2 | 7 BSC | | Н | 0.394 | 0.419 | 10.00 | 10.65 | | L | 0.016 | 0.050 | 0.40 | 1.27 | | α | o° | 8° | o° | 8° | Note: The control dimension is the millimeter column # **Notes** ## NOTICE EXAR Corporation reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. EXAR Corporation assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained here in are only for illustration purposes and may vary depending upon a user's specific application. While the information in this publication has been carefully checked; no responsibility, however, is assumed for inaccuracies. EXAR Corporation does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless EXAR Corporation receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of EXAR Corporation is adequately protected under the circumstances. Copyright 1998 EXAR Corporation Datasheet March 1998 Reproduction, in part or whole, without the prior written consent of EXAR Corporation is prohibited.