# 16M ' 4 BANKS ' 4 BIT DDR SDRAM ## Table of Contents- | 1. GENERAL DESCRIPTION | 3 | |------------------------------------------------|----| | 2. FEATURES | 3 | | 3. KEY PARAMETERS | 3 | | 4. PIN CONFIGURATION | 4 | | 5. PIN DESCRIPTION | 5 | | 6. BLOCK DAIAGRAM | 6 | | 7. ABSOLUTE MAXIMUM RATINGS | 7 | | 8. RECOMMENDED DC OPERATING CONDITIONS | 7 | | 9. CAPACITANCE | 8 | | 10. LEAKAGE AND OUTPUT BUFFER CHARACTERISTICS | 8 | | 11. DC CHARACTERISTICS | g | | 12. AC CHARACTERISTICS AND OPERATING CONDITION | 10 | | 13. AC TEST CONDITIONS | | | 14. OPERATION MODE | | | Simplified Truth Table | 13 | | Function Truth Table (Note 1) | 14 | | Function Truth Table for CKE | 17 | | 15. SIMPLIFIED STATE DIAGRAM | 18 | | 16. FUNCTIONAL DESCRIPTION | 19 | | Power Up Sequence | 19 | | Command Function | 19 | | Read Operation | | | Write Operation | | | Precharge | | | Burst Termination | | | Refresh Operation | | | Mode Register Operation | | | Mode Register Operation | | | Command Input Timing | | | Timing of the CLK Signals | | | I III III I VI II V VLI VIII VIII VIII | | | | Read Timing (Burst Length = 4) | 28 | |-----|---------------------------------------------------|----| | | Write Timing (Burst Length = 4) | 29 | | | Mode Register Set (MRS) Timing | 31 | | | Extend Mode Register Set (EMRS) Timing | 32 | | | Auto Precharge Timing (Read Cycle, CL = 2) | 33 | | | Auto Precharge Timing (Write Cycle) | 35 | | | Read interrupted by Read (CL = 2, BL = 2, 4, 8) | 36 | | | Burst Read Stop (BL = 8) | 36 | | | Read Interrupted by Write & BST (BL = 8) | 37 | | | Read Interrupted by Precharge (BL = 8) | 37 | | | Write Interrupted by Write (BL = 2, 4, 8) | 38 | | | Write Interrupted by Read (CL = 2, BL = 8) | 38 | | | Write Interrupted by Read (CL = 2. 5, BL = 4) | 39 | | | Write Interrupted by Precharge (BL = 8) | 39 | | | 2 Bank Interleave Read Operation (CL = 2, BL = 4) | 40 | | | 4 Bank Interleave Read Operation (CL = 2, BL = 2) | 41 | | | 4 Bank Interleave Read Operation (CL = 2, BL = 4) | 41 | | | Auto Refresh Cycle | 42 | | | Active Power Down Mode Entry and Exit Timing | 42 | | | Precharged Power Down Mode Entry and Exit Timing | 42 | | | Self Refresh Entry and Exit Timing | 43 | | 18. | PACKAGE DIMENSION | 44 | | | TSOP 66I - 400 mil | 44 | | 19. | VERSION HISTORY | 45 | #### 1. GENERAL DESCRIPTION W942504AH is a CMOS Double Data Rate synchronous dynamic random access memory (DDR SDRAM), organized as 16,777,216 words $\times$ 4 banks $\times$ 4 bits. Using pipelined architecture and 0.175 $\mu$ m process technology, W942504AH delivers a data bandwidth of up to 286M words per second (-7). To fully comply with the personal computer industrial standard, W942504AH is sorted into three speed grades: -7, -75 and The -7 is compliant to the 143 MHz/CL2.5 or DDR266/CL2 specification, the -75 is compliant to the DDR266/CL2.5 specification. All Inputs reference to the positive edge of CLK (except for DQ, DM, and CKE). The timing reference point for the differential clock is when the CLK and $\overline{\text{CLK}}$ signals cross during a transition. And Write and Read data are synschronized with the both edges of DQS (Data Strobe). By having a programmable Mode Register, the system can change burst length, latency cycle, interleave or sequential burst to maximize its performance. W942504AH is ideal for main memory in high performance applications. #### 2. FEATURES - 2.5V ±0.2V Power Supply - Up to 143 MHz Clock Frequency - Double Data Rate architecture; two data transfers per clock cycle - Differential Clock Inputs (CLK and CLK) - DQS is edge-aligned with data for Read; center-aligned with data for Write - CAS Latency: 2 and 2.5 - Burst Length: 2, 4 and 8 - · Auto Refresh and Self Refresh - Precharged Power Down and Active Power Down - Write Data Mask - Write Latency = 1 - 8K Refresh Cycles /64 mS - Interface: SSTL-2 - Packaged in TSOP II 66-pin, 400 x 875 mil, 0.65 mm pin pitch #### 3. KEY PARAMETERS | SYMBOL | DESCRIPTION | | MIN./MAX. | -7 | -75 | |--------|-------------------------------|----------|-----------|--------|--------| | tcĸ | Clock Cycle Time | CL = 2 | Min. | 7.5 nS | 8 nS | | | | CL = 2.5 | Min. | 7 nS | 7.5 nS | | tras | Active to Precharge Comman | Min. | 45 nS | 45 nS | | | tRC | Active to Ref/Active Comman | d Period | Min. | 65 nS | 65 nS | | IDD1 | Operation Current (Single bar | nk) | Max. | 110 mA | 110 mA | | IDD4 | Burst Operation Current | Max. | 165 mA | 155 mA | | | IDD6 | Self-Refresh Current | | Max. | 3 mA | 3 mA | - 3 - Publication Release Date: March 11, 2002 Revision A2 ### 4. PIN CONFIGURATION ## **5. PIN DESCRIPTION** | PIN NUMBER | PIN NAME | FUNCTION | DESCRIPTION | |--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 28 – 32,<br>35 – 42 | A0 – A12 | Address | Multiplexed pins for row and column address. Row address: A0 – A12. Column address: A0 – A9, A11. (A10 is used for Auto Precharge) | | 26, 27 | BS0, BS1 | Bank Select | Select bank to activate during row address latch time, or bank to read/write during column address latch time. | | 5, 11, 56, 62 | DQ0 – DQ3 | Data Input/<br>Output | The DQ0 – DQ7 input and output data are synchronized with both edges of DQS. | | 51 | DQS | Data Strobe | DQS is Bi-directional signal. DQS is input signal during write operation and output signal during read operation. It is Edgealigned with read data, Center-aligned with write data. | | 24 | CS | Chip Select | Disable or enable the command decoder. When command decoder is disabled, new command is ignored and previous operation continues. | | 23, 22, 21 | $\overline{\text{RAS}}$ , $\overline{\overline{\text{CAS}}}$ , $\overline{\overline{\text{WE}}}$ | Command<br>Inputs | Command inputs (along with $\overline{\text{CS}}$ ) define the command being entered. | | 47 | DM | Write mask | When DM is asserted "high" in burst write, the input data is masked. DM is synchronized with both edges of DQS. | | 45, 46 | CLK, CLK | Differential clock inputs | All address and control input signals are sampled on the crossing of the positive edge of CLK and negative edge of $\overline{\text{CLK}}$ . | | 44 | CKE | Clock Enable | CKE controls the clock activation and deactivation. When CKE is low, Power Down mode, Suspend mode, or Self Refresh mode is entered. | | 49 | VREF | Reference<br>Voltage | V <sub>REF</sub> is reference voltage for inputs. | | 1, 18, 33 | Vdd | Power<br>(+2.5V) | Power for logic circuit inside DDR SDRAM. | | 34, 48, 66 | Vss | Ground | Ground for logic circuit inside DDR SDRAM. | | 3, 9, 15, 55, 61 | VddQ | Power<br>(+2.5V) for<br>I/O buffer | Separated power from VDD, used for output buffer, to improve noise. | | 6, 12, 52, 58, 64 | VssQ | Ground for I/O buffer | Separated ground from Vss, used for output buffer, to improve noise. | | 2, 4, 7, 8, 10, 13,<br>14, 16, 17, 19,<br>20, 25, 43, 50,<br>53, 54, 57, 59,<br>60, 63, 65 | NC1, NC2 | No<br>Connection | No connection | - 5 - ### **6. BLOCK DAIAGRAM** ### 7. ABSOLUTE MAXIMUM RATINGS | PARAMETER | SYMBOL | RATING | UNIT | |------------------------------|-----------|------------------|------| | Input, Output Voltage | VIN, VOUT | -0.3 ~ VDDQ +0.3 | V | | Power Supply Voltage | Vdd, VddQ | -0.3 ~ 3.6 | V | | Operating Temperature | Topr | 0 ~ 70 | °C | | Storage Temperature | Tstg | -55 ~ 150 | °C | | Soldering Temperature (10s) | TSOLDER | 260 | °C | | Power Dissipation | PD | 1 | W | | Short Circuit Output Current | lout | 50 | mA | Note: Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and reliability of the device. #### 8. RECOMMENDED DC OPERATING CONDITIONS $(TA = 0 \text{ to } 70 \circ C)$ | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | NOTES | |-----------|-----------------------------------------------------|-------------|-------------|--------------|------|--------| | VDD | Power Supply Voltage | 2.3 | 2.5 | 2.7 | V | 2 | | VDDQ | Power Supply Voltage (for I/O Buffer) | 2.3 | 2.5 | VDD | V | 2 | | VREF | Input reference Voltage | 0.49 x VDDQ | 0.50 x VDDQ | 0.51 x Vdd Q | V | 2, 3 | | Vтт | Termination Voltage (System) | VREF -0.04 | VREF | VREF +0.04 | V | 2, 8 | | VIH (DC) | Input High Voltage (DC) | VREF +0.15 | - | VDDQ +0.3 | V | 2 | | VIL (DC) | Input Low Voltage (DC) | -0.3 | = | VREF -0.15 | V | 2 | | VICK (DC) | Differential Clock DC Input Voltage | -0.3 | - | VDDQ +0.3 | V | 15 | | VID (DC) | Input Differential Voltage. CLK and CLK inputs (DC) | 0.36 | - | VDDQ +0.6 | V | 13, 15 | | VIH (AC) | Input High Voltage (AC) | VREF +0.31 | - | - | V | 2 | | VIL (AC) | Input Low Voltage (AC) | - | - | VREF -0.31 | V | 2 | | VID (AC) | Input Differential Voltage. CLK and CLK inputs (AC) | 0.7 | - | VDDQ +0.6 | V | 13, 15 | | VX (AC) | Differential AC input Cross Point Voltage | VDDQ/2 -0.2 | - | VDDQ/2 +0.2 | V | 12, 15 | | VISO (AC) | Differential Clock AC Middle Point | VDDQ/2 -0.2 | - | VDDQ/2 +0.2 | V | 14, 15 | Notes: Undershoot Limit: VIL (min.) = -0.9V with a pulse width $\leq$ 5 nS Overshoot Limit: VIH (max.) = VDDQ +0.9V with a pulse width $\leq$ 5 nS VIH (DC) and VIL (DC) are levels to maintain the current logic state. VIH (AC) and VIL (AC) are levels to change to the new logic state. ### 9. CAPACITANCE $\left(\text{VDD} = \text{VDDQ} = 2.5\text{V} \pm 0.2\text{V}, \text{ } \text{f} = 1 \text{ MHz}, \text{ } \text{TA} = 25^{\circ}\text{C}, \text{ } \text{VOUT(DC)} = \text{VDDQ/2}, \text{ } \text{VOUT (Peak to Peak)} = 0.2\text{V} \right)$ | SYM. | PARAMETER | MIN. | MAX. | DELTA (MAX.) | UNIT | |------|-----------------------------------------|------|------|--------------|------| | CIN | Input Capacitance (except for CLK pins) | 2.0 | 3.0 | 0.5 | pF | | CCLK | Input Capacitance (CLK pins) | 2.0 | 3.0 | 0.25 | pF | | CI/O | DQ, DQS, DM Capacitance | 4.0 | 5.0 | 0.5 | pF | | CNC1 | NC1 pin Capacitance | - | 1.5 | - | pF | | CNC2 | NC2 Pin Capacitance | 4.0 | 5.0 | - | pF | Note: These parameters are periodically sampled and not 100% tested. The NC2 pins have additional capacitance for adjustment of the adjacent pin capacitance. The NC2 pins have Power and Ground clamp. ### 10. LEAKAGE AND OUTPUT BUFFER CHARACTERISTICS | SYM. | PARAMETER | MIN. | MAX. | UNITS | NOTES | | |----------|---------------------------------------------------|------------|-------|--------------|-------|------| | II(L) | Input Leakage Current | -2 | 2 | | | | | II(L) | $(0V \le VIN \le VDDQ$ , All other pins not under | test = 0V) | -2 | 2 | μΑ | | | lo(t) | Output Leakage Current | | -5 | 5 | | | | IO(L) | (Output disabled, 0V ≤ VOUT ≤ VDDQ) | | ာ | 5 | μΑ | | | Vон | Output High Voltage | | VTT | | V | | | VOH | (Under AC test load condition) | | +0.76 | _ | | | | Vol | Output Low Voltage | Full | | VTT<br>-0.76 | V | | | VOL | (Under AC test load condition) | Strength | - | | | | | IOH (DC) | Output Minimum Source DC Current | | -15.2 | - | mA | 4, 6 | | IOL (DC) | Output Minimum Sink DC Current | | 15.2 | - | mA | 4, 6 | | IOH (DC) | Output Minimum Source DC Current | Half | -10.4 | - | mA | 5 | | IOL (DC) | Output Minimum Sink DC Current | Strength | 10.4 | - | mA | 5 | ### 11. DC CHARACTERISTICS | SYM. | PARAMETER | -7 | -75 | UNIT | NOTES | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-------| | IDD0 | OPERATING CURRENT: One Bank Active-Precharge; trc = trc min; tcκ = tcκ min; DQ, DM and DQS inputs changing twice per clock cycle; Address and control inputs changing once per clock cycle | 110 | 110 | | 7 | | IDD1 | OPERATING CURRENT: One Bank Active-Read-Precharge; Burst = 2; tRC = tRC min; CL=2.5; tCK = tCK min; IOUT = 0 mA; Address and control inputs changing once per clock cycle. | 110 | 110 | 7, 9 | | | IDD2P | PRECHARGE-POWER-DOWN STANDBY CURRENT: All Banks Idle;<br>Power down mode; CKE ≤ VIL max; tcк = tck min; Vin = VREF for DQ, DQS<br>and DM | 2 | 2 | | | | IDD2F | IDLE FLOATING STANDBY CURRENT: CS ≥ VIH min; All Banks Idle; CKE ≥ VIH min; Address and other control inputs changing once per clock cycle; Vin = Vref for DQ, DQS and DM | 45 | 40 | | 7 | | IDD2N | IDLE STANDBY CURRENT: $\overline{\text{CS}} \geq \text{VIH min}$ ; All Banks Idle; $\text{CKE} \geq \text{VIH min}$ ; $\text{tck} = \text{tck min}$ ; Address and other control inputs changing once per clock cycle; $\text{Vin} \geq \text{VIH min}$ or $\text{Vin} \leq \text{VIL max}$ for DQ, DQS and DM | 45 | 40 | | 7 | | IDD2Q | IDLE QUIET STANDBY CURRENT: $\overline{\text{CS}} \geq \text{VIH min; All Banks Idle; CKE} \geq \text{VIH min; tck} = \text{tck min; Address and other control inputs stable; Vin} \geq \text{VREF for DQ, DQS and DM}$ | 40 | 35 | mA | 7 | | IDD3P | ACTIVE POWER-DOWN STANDBY CURRENT: One Bank Active; Power down mode; CKE $\leq$ VIL max; tck = tck min | 20 | 20 | | | | IDD3N | ACTIVE STANDBY CURRENT: $\overline{CS}$ ≥ VIH min; CKE ≥ VIH min; One Bank Active-Precharge; tRC = tRAS max; tCK = tCK min; DQ, DM and DQS inputs changing twice per clock cycle; Address and other control inputs changing once per clock cycle | 70 | 65 | | 7 | | IDD4R | OPERATING CURRENT: Burst=2; Reads; Continuous burst; One Bank Active; Address and control inputs changing once per clock cycle; CL=2.5; tcκ = tcκ min; Iout=0mA | 165 | 155 | | 7, 9 | | IDD4W | OPERATING CURRENT: Burst=2; Write; Continuous burst; One Bank Active; Address and control inputs changing once per clock cycle; CL=2.5; tcκ = tcκ min; DQ, DM and DQS inputs changing twice per clock cycle | 165 | 155 | | 7 | | IDD5 | AUTO REFRESH CURRENT: trc = trfc min | 190 | 190 | | 7 | | IDD6 | SELF REFRESH CURRENT: CKE ≤ 0.2V | 3 | 3 | | | | IDD7 | RANDOM READ CURRENT: 4 Banks Active Read with activate every 20ns, Auto-Precharge Read every 20ns; Burst=4; trcd= 3; Iout= 0 mA; DQ, DM and DQS inputs changing twice per clock cycle; Address changing once per clock cycle | 270 | 270 | | | ## 12. AC CHARACTERISTICS AND OPERATING CONDITION (Notes: 10, 12) | SYMBOL | PARAMETER | -7 | 70 | -7 | 75 | UNITS | NOTES | |---------|------------------------------------------------------|-----------|--------|-----------|--------|-------|----------| | STWIDOL | FARAMETER | MIN. | MAX. | MIN. | MAX. | UNITS | NOTES | | trc | Active to Ref/Active Command Period | 65 | | 65 | | | | | trfc | Ref to Ref/Active Command Period | 75 | | 75 | | | | | tras | Active to Precharge Command Period | 45 | 100000 | 45 | 100000 | nS | | | trcd | Active to Read/Write Command Delay Time | 15 | | 15 | | | | | trap | Active to Read with Auto Precharge enable | 15 | | 15 | | | | | tccd | Read/Write(a) to Read/Write(b) Command Period | 1 | | 1 | | tcĸ | | | trp | Precharge to Active Command Period | 20 | | 20 | | | | | trrd | Active(a) to Active(b) Command Period | 15 | | 15 | | | | | twr | Write Recovery Time | 15 | | 15 | | | | | tdal | Auto Precharge Write Recovery + Precharge Time | 30 | | 30 | | | | | tcĸ | CLK Cycle Time CL = 2 | 7.5 | 15 | 8 | 15 | nS | | | | CL = 2.5 | 7 | 15 | 7.5 | 15 | 113 | | | tAC | Data Access time from CLK, CLK | -0.75 | 0.75 | -0.75 | 0.75 | | 40 | | tDQSCK | DQS Output Access Time from CLK, CLK | -0.75 | 0.75 | -0.75 | 0.75 | | 16 | | tDQSQ | Data Strobe Edge to Output Data Edge Skew | | 0.5 | | 0.5 | | | | tch | CLk High Level Width | 0.45 | 0.55 | 0.45 | 0.55 | tcĸ | 11 | | tcL | CLK Low Level Width | 0.45 | 0.55 | 0.45 | 0.55 | | | | tHP | CLK Half Period (minimum of actual tch, tcl) | Min. | | Min. | | | | | | | (tcl,tch) | | (tcl,tch) | | nS | | | tqн | DQ Output Data Hold Time from DQS | Тнр | | THP | | | | | | | -0.75 | | -0.75 | | | | | trpre | DQS Read Preamble Time | 0.9 | 1.1 | 0.9 | 1.1 | tcĸ | 11 | | trpst | DQS Read Postamble Time | 0.4 | 0.6 | 0.4 | 0.6 | | | | tos | DQ and DM Setup Time | 0.5 | | 0.5 | | | | | tDH | DQ and DM Hold Time | 0.5 | | 0.5 | | nS | | | tDIPW | DQ and DM Input Pulse Width (for each input) | 1.75 | | 1.75 | | | | | tdqsh | DQS Input High Pulse Width | 0.35 | | 0.35 | | | | | tdqsl | DQS Input Low Pulse Width | 0.35 | | 0.35 | | tcĸ | 11 | | toss | DQS Falling Edge to CLK Setup Time | 0.2 | | 0.2 | | tok | '' | | tdsh | DQS Falling Edge Hold Time from CLK | 0.2 | | 0.2 | | | | | twpres | Clock to DQS Write Preamble Set-up Time | 0 | | 0 | | nS | | | twpre | DQS Write Preamble Time | 0.25 | | 0.25 | | | | | twpst | DQS Write Postamble Time | 0.4 | | 0.4 | | tcĸ | 11 | | tdqss | Write Command to First DQS Latching Transition | 0.75 | 1.25 | 0.75 | 1.25 | tok | | | tdssk | UDQS -LDQS Skew (x16) | -0.25 | 0.25 | -0.25 | 0.25 | | | | tıs | Input Setup Time | 0.9 | | 0.9 | | | | | tıн | Input Hold Time | 0.9 | | 0.9 | | | | | tıpw | Control & Address Input Pulse Width (for each input) | 2.2 | | 2.2 | | | | | tHZ | Data-out High-impedance Time from CLK, CLK | -0.75 | 0.75 | -0.75 | 0.75 | nS | | | tLZ | Data-out Low-impedance Time from CLK, CLK | -0.75 | 0.75 | -0.75 | 0.75 | | | | tT(SS) | SSTL Input Transition | 0.5 | 1.5 | 0.5 | 1.5 | | | | twr | Internal Write to Read Command Delay | 1 | | 1 | | tcĸ | | | txsnr | Exit Self Refresh to non-Read Command | 75 | | 75 | | ns | | | txsrd | Exit Self Refresh to Read Command | 10 | | 10 | | tcĸ | | | tref | Refresh Time (8k) | | 64 | | 64 | mS | | | tMRD | Mode Register Set Cycle Time | 15 | | 15 | | nS | <u> </u> | ### 13. AC TEST CONDITIONS | PARAMETER | SYMBOL | VALUE | UNIT | |---------------------------------------------------|----------|------------|------| | Input High Voltage (AC) | VIH | VREF +0.31 | V | | Input Low Voltage (AC) | VIL | VREF -0.31 | V | | Input Reference Voltage | VREF | 0.5 x VDDQ | V | | Termination Voltage | VTT | 0.5 x VDDQ | V | | Input Signal Peak to Peak Swing | Vswing | 1.0 | V | | Differential Clock Input Reference Voltage | VR | Vx (AC) | V | | Input Difference Voltage. CLK and CLK Inputs (AC) | VID (AC) | 1.5 | V | | Input Signal Minimum Slew Rate | SLEW | 1.0 | V/nS | | Output timing Measurement Reference Voltage | Votr | 0.5 x VDDQ | V | SLEW = (VH min (AC) - VLmax (AC)) / \( \Darrow T \) A.C. TEST LOAD (A) #### Notes: - (1) Conditions outside the limits listed under "ABSOLUTE MAXIMUM RATINGS" may cause permanent damage to the - All voltages are referenced to Vss, Vssq. (2) - (3) Peak to peak AC noise on VREF may not exceed $\pm 2$ % VREF (DC). - Voh = 1.95V, Vol = 0.35V(4) - VOH = 1.9V, VOL = 0.4V(5) - The values of IOH(DC) is based on VDDQ=2.3V and VTT=1.19V. The values of IOL(DC) is based on VDDQ=2.3V and VTT = 1.11V. - These parameters depend on the cycle rate and these values are measured at a cycle rate with the minimum values (7) of tck and tRC. - (8) VTT is not applied directly to the device. VTT is a system supply for signal termination resistors, is expected to be set equal to VREF and must track variations in the DC level of VREF. - (9) These parameters depend on the output loading. Specified values are obtained with the output open. - (10) Transition times are measured between Vih min(AC) and Vil max(AC). Transition (rise and fall) of input signals have a fixed slope. - (11) IF the result of nominal calculation with regard to tcκ contains more than one decimal place, the result is rounded up to the nearest decimal place. (i.e., tboss = 0.75 × tcκ, tcκ = 7.5 nS, 0.75 × 7.5 ns = 5.625 ns is rounded up to 5.6 nS.) - (12) Vx is the differential clock cross point voltage where input timing measurement is referenced. - (13) VID is magnitude of the difference between CLK input level and $\overline{\text{CLK}}$ input level. - (14) Viso means {Vick(CLK)+Vick( \overline{CLK} )}/2. - (15) Refer to the figure below. (16) tac and togsck depend on the clock jitter. These timing are measured at stable clock. #### 14. OPERATION MODE The following table shows the operation commands. ## **Simplified Truth Table** | SYM. | COMMAND | DEVICE<br>STATE | CKE <sub>N-1</sub> | CKEN | DM <sup>(4)</sup> | BS0,<br>BS1 | A10 | A12,<br>A11,<br>A9- A0 | CS | RAS | CAS | WE | |-------|------------------------------|----------------------------|--------------------|------|-------------------|-------------|-----|------------------------|----|-----|-----|----| | ACT | Bank Active | Idle <sup>(3)</sup> | Н | Х | Х | V | V | V | L | L | Н | Н | | PRE | Bank Precharge | Any <sup>(3)</sup> | Н | Х | Х | V | L | Х | L | L | Н | L | | PREA | Precharge All | Any | Н | Х | Х | Х | Н | Х | L | L | Н | L | | WRIT | Write | Active <sup>(3)</sup> | Н | Χ | Χ | V | L | V | L | Н | L | L | | WRITA | Write with Auto<br>Precharge | Active <sup>(3)</sup> | Н | Х | Х | ٧ | Н | V | L | Н | L | L | | READ | Read | Active <sup>(3)</sup> | Н | Х | Х | V | L | V | L | Н | L | Н | | READA | Read with Auto<br>Precharge | Active <sup>(3)</sup> | Н | Х | Х | V | Н | V | L | Н | L | Н | | MRS | Mode Register Set | Idle | Н | Х | Х | L, L | С | С | L | L | L | L | | EMRS | Extended Mode<br>Regiser Set | Idle | Н | Х | Х | H, L | ٧ | V | L | L | L | L | | NOP | No Operation | Any | Н | Х | Х | Х | Х | Х | L | Н | Н | Н | | BST | Burst Read Stop | Active | Н | Х | Х | Х | Х | Х | L | Н | Н | L | | DSL | Device Deselect | Any | Н | Х | Х | Х | Х | Х | Н | Х | Х | Х | | AREF | Auto Refresh | Idle | Н | Н | Х | Х | Х | Х | L | L | L | Н | | SELF | Self Refresh Entry | Idle | Н | L | Х | Х | Х | Х | L | L | L | Н | | SELEX | Self Refresh Exit | Idle (Self | L | Н | Х | Х | Х | Х | Н | Х | Х | Х | | SELEX | Sell Reflesh Exit | Refresh) | | | | | | | L | Н | Н | Х | | PD | Power Down | Idle/Active <sup>(5)</sup> | Н | L | Χ | Х | Х | Х | Н | Х | Х | Х | | | Mode Entry | idle/Active* | | | | | | | L | Н | Н | Х | | PDEX | Power Down | Any (Power | L | Н | Х | Х | Х | Х | Н | Х | Х | Х | | PDEX | Mode Exit | Down) | | | | | | | L | Н | Н | Х | | WDE | Data Write Enable | Active | Н | Х | L | Х | Х | Х | Х | Х | Х | Х | | WDD | Data Write Disable | Active | Н | Х | Н | Х | Х | Х | Х | Х | Х | Х | #### Notes: - 1. V = Valid X = Don't Care L = Low level H = High level - CKE<sub>n</sub> signal is input level when commands are issued. CKE<sub>n-1</sub> signal is input level one clock cycle before the commands are issued. - 3. These are state designated by the BS0, BS1 signals. - 4. LDM, UDM (W942516AH) - 5. Power Down Mode can not entry in the burst cycle. # Function Truth Table (Note 1) | CURRENT<br>STATE | cs | RAS | CAS | WE | ADDRESS | COMMAND | ACTION | NOTES | |------------------|----|-----|-----|----|-------------|-------------|--------------------------------------|-------| | Idle | Н | Х | Χ | Χ | Х | DSL | Nop | | | | L | Н | Н | Х | Х | NOP/BST | Nop | | | | L | Н | L | Н | BS, CA, A10 | READ/READA | ILLEGAL | 3 | | | L | Н | L | L | BS, CA, A10 | WRIT/WRITA | ILLEGAL | 3 | | | L | L | Н | Н | BS, RA | ACT | Row activating | | | | L | L | Н | L | BS, A10 | PRE/PREA | Nop | | | | L | L | L | Н | Х | AREF/SELF | Refresh or Self refresh | 2 | | | L | L | L | L | Op-Code | MRS/EMRS | Mode register accessing | 2 | | Row Active | Н | Х | Х | Х | Х | DSL | Nop | | | | L | Н | Н | Х | Х | NOP/BST | Nop | | | | L | Н | L | Н | BS, CA, A10 | READ/READAA | Begin read: Determine AP | 4 | | | L | Н | L | L | BS, CA, A10 | WRIT/WRITA | Begin write: Determine AP | 4 | | | L | L | Н | Н | BS, RA | ACT | ILLEGAL | 3 | | | L | L | Н | L | BS, A10 | PRE/PREA | Precharge | 5 | | | L | L | L | Н | Х | AREF/SELF | ILLEGAL | | | | L | L | L | L | Op-Code | MRS/EMRS | ILLEGAL | | | Read | Н | Χ | Х | Х | Х | DSL | Continue burst to end | | | | L | Н | Н | Н | Х | NOP | Continue burst to end | | | | L | Н | Н | L | Х | BST | Burst stop | | | | L | Н | L | Н | BS, CA, A10 | READ/READA | Term burst, new read: Determine AP | 6 | | | L | Н | L | L | BS, CA, A10 | WRIT/WRITA | ILLEGAL | | | | L | L | Н | Н | BS, RA | ACT | ILLEGAL | 3 | | | L | L | Н | L | BS, A10 | PRE/PREA | Term burst, precharging | | | | L | L | L | Н | Х | AREF/SELF | ILLEGAL | | | | L | L | L | L | Op-Code | MRS/EMRS | ILLEGAL | | | Write | Н | Χ | Χ | Х | X | DSL | Continue burst to end | | | | L | Н | Н | Н | Х | NOP | Continue burst to end | | | | L | Н | Н | L | Х | BST | ILLEGAL | | | | L | Н | L | Н | BS, CA, A10 | READ/READA | Term burst, start read: Determine AP | 6, 7 | | | L | Н | L | L | BS, CA, A10 | WRIT/WRITA | Term burst, start read: Determine AP | 6 | | | L | L | Н | Н | BS, RA | ACT | ILLEGAL | 3 | | | L | L | Н | L | BS, A10 | PRE/PREA | Term burst. precharging | 8 | | | L | L | L | Н | Х | AREF/SELF | ILLEGAL | | | | L | L | L | L | Op-Code | MRS/EMRS | ILLEGAL | | Function Truth Table, continued | CURRENT<br>STATE | cs | RAS | CAS | WE | ADDRESS | COMMAND | ACTION | NOTES | |-------------------|----|-----|-----|----|-------------|------------|------------------------------|-------| | Read with | Н | Х | Х | Х | Х | DSL | Continue burst to end | | | Auto<br>Prechange | L | Н | Н | Н | Х | NOP | Continue burst to end | | | Troonango | L | Н | Н | L | Х | BST | ILLEGAL | | | | L | Н | L | Н | BS, CA, A10 | READ/READA | ILLEGAL | | | | L | Н | L | L | BS, CA, A10 | WRIT/WRITA | ILLEGAL | 3 | | | L | L | Н | Н | BS, RA | ACT | ILLEGAL | 3 | | | L | L | Н | L | BS, A10 | PRE/PREA | ILLEGAL | | | | L | L | L | Н | Х | AREF/SELF | ILLEGAL | | | | L | L | لــ | L | Op-Code | MRS/EMRS | ILLEGAL | | | Write with | Н | Χ | Χ | Х | Х | DSL | Continue burst to end | | | Auto<br>Precharge | L | Н | Н | Н | Х | NOP | Continue burst to end | | | | L | Н | Н | L | Х | BST | ILLEGAL | | | | L | Н | L | Н | BS, CA, A10 | READ/READA | ILLEGAL | | | | L | Н | L | L | BS, CA, A10 | WRIT/WRITA | ILLEGAL | | | | L | L | Н | Н | BS, RA | ACT | ILLEGAL | 3 | | | L | L | Н | L | BS, A10 | PRE/PREA | ILLEGAL | 3 | | | L | L | L | Н | Х | AREF/SELF | ILLEGAL | | | | L | L | لــ | L | Op-Code | MRS/EMRS | ILLEGAL | | | Precharging | Н | Χ | Χ | Х | Х | DSL | Nop- > Idle after tRP | | | | L | Н | Н | Н | Х | NOP | Nop- > Idle after tRP | | | | L | Н | Н | L | Х | BST | ILLEGAL | | | | L | Н | L | Н | BS, CA, A10 | READ/READA | ILLEGAL | 3 | | | L | Н | L | L | BS, CA, A10 | WRIT/WRITA | ILLEGAL | 3 | | | L | L | Н | Н | BS, RA | ACT | ILLEGAL | 3 | | | L | L | Н | L | BS, A10 | PRE/PREA | Nop- > Idle after tRP | | | | L | L | Ш | Н | Х | AREF/SELF | ILLEGAL | | | | L | L | L | L | Op-Code | MRS/EMRS | ILLEGAL | | | Row | Н | Χ | Χ | Х | Х | DSL | Nop- > Row active after tRCD | | | Activating | L | Н | Н | Н | Х | NOP | Nop- > Row active after tRCD | | | | L | Н | Н | L | Х | BST | ILLEGAL | | | | L | Н | L | Н | BS, CA, A10 | READ/READA | ILLEGAL | 3 | | | L | Н | L | L | BS, CA, A10 | WRIT/WRITA | ILLEGAL | 3 | | | L | L | Н | Н | BS, RA | ACT | ILLEGAL | 3 | | | L | L | Н | L | BS, A10 | PRE/PREA | ILLEGAL | 3 | | | L | L | L | Н | Х | AREF/SELF | ILLEGAL | | | | L | L | L | L | Op-Code | MRS/EMRS | ILLEGAL | | #### Function Truth Table, continued | CURRENT<br>STATE | cs | RAS | CAS | WE | ADDRESS | COMMAND | ACTION | NOTES | |-----------------------|----|-----|-----|----|-------------|-------------------------------------|---------------------------------|-------| | Write | Н | Х | Χ | Х | Х | DSL | Nop->Row active after twn | | | recovering | L | Н | Н | Н | Х | NOP | Nop- >Row active after twn | | | | L | Н | Н | L | Х | BST | ILLEGAL | | | | L | Н | L | Н | BS, CA, A10 | READ/READA | ILLEGAL | 3 | | | L | Н | L | L | BS, CA, A10 | WRIT/WRITA | ILLEGAL | 3 | | | L | L | Н | Н | BS, RA | ACT | ILLEGAL | 3 | | | L | L | Н | L | BS,A10 | PRE/PREA | ILLEGAL | 3 | | | L | L | L | Н | Х | AREF/SELF | ILLEGAL | | | | L | L | L | L | Op-Code | MRS/EMRS | ILLEGAL | | | Write | Н | Χ | Χ | Χ | Х | DSL | Nop- >Enter precharge after twn | | | Recovering with Auto | L | Н | Н | Н | Х | NOP | Nop- >Enter precharge after twn | | | Precharge | L | Н | Н | L | Х | BST | ILLEGAL | | | • | L | Н | L | Н | BS, CA, A10 | READ/READA | ILLEGAL | 3 | | | L | Н | L | L | BS, CA, A10 | WRIT/WRITA | ILLEGAL | 3 | | | L | L | Н | Н | BS, RA | ACT | ILLEGAL | 3 | | | L | L | Н | L | BS, A10 | PRE/PREA | ILLEGAL | 3 | | | L | L | L | Н | Х | AREF/SELF | ILLEGAL | | | | L | L | L | L | Op-Code | MRS/EMRS | ILLEGAL | | | Refreshing | Н | Χ | Χ | Χ | Х | DSL | Nop- >Idle after trc | | | | L | Н | Н | Н | Х | NOP | Nop- >Idle after trc | | | | L | Н | Н | L | Х | BST | ILLEGAL | | | | L | Н | L | Н | Х | READ/WRIT | ILLEGAL | | | | L | L | Н | Χ | Х | ACT/PRE/PREA | ILLEGAL | | | | L | L | L | Х | Х | AREF/SELF/MRS/<br>EMRS | ILLEGAL | | | Mode | Н | Χ | Χ | Χ | Х | DSL | Nop- >Row after tmRD | | | Register<br>Accessing | L | Н | Н | Н | Х | NOP | Nop- >Row after tmRD | | | Accessing | L | Н | Н | L | Х | BST | ILLEGAL | | | | L | Н | L | Х | Х | READ/WRIT | ILLEGAL | | | | L | L | Х | Х | Х | ACT/PRE/PREA/ARE<br>F/SELF/MRS/EMRS | ILLEGAL | | #### Notes: - 1. All entries assume that CKE was active (High level) during the preceding clock cycle and the current clock cycle. - 2. Illegal if any bank is not idle. - 3. Illegal to bank in specified states; Function may be legal in the bank indicated by Bank Address (BS), depending on the state of that bank. - 4. Illegal if tRCD is not satisfied. - 5. Illegal if tras is not satisfied. - 6. Must satisfy burst interrupt condition. - 7. Must avoid bus contention, bus turn around, and/or satisfy write recovery requirements. - 8. Must mask preceding data which don't satisfy t $\ensuremath{\mathsf{w}}\ensuremath{\mathsf{R}}$ Remark: H = High level, L = Low level, X = High or Low level (Don't care), V = Valid data ### **Function Truth Table for CKE** | CURRENT | СК | E | cs | RAS | CAS | WE | ADDRESS | ACTION | NOTES | |-----------------------------------------|-----|---|----|-----|-----|----|----------|--------------------------------------|-------| | STATE | n-1 | n | | | | | ADDICESS | Action | NOTES | | Self Refresh | Н | Х | Х | Χ | Х | Х | Х | INVALID | | | | L | Н | Н | Х | Х | Х | Х | Exit Self Refresh- >Idle after txsnr | | | | L | Н | L | Н | Н | Х | Х | Exit Self Refresh- >Idle after txsnr | | | | L | Н | L | Н | L | Х | Х | ILLEGAL | | | | L | Н | L | L | Х | Х | Х | ILLEGAL | | | | L | L | Х | Х | Х | Х | Х | Maintain Self Refresh | | | Power Down | Н | Х | Х | Χ | Х | Х | Х | INVALID | | | | L | Н | Х | Χ | Х | Х | Х | Exit Power down- >Idle after tis | | | | L | L | Х | Х | Х | Х | Х | Maintain power down mode | | | All Banks Idle | Н | Н | Х | Х | Х | Х | Х | Refer to Function Truth Table | | | | Н | L | Н | Х | Х | Х | Х | Enter Power down | 2 | | | Н | L | L | Н | Н | Х | Х | Enter Power down | 2 | | | Н | L | L | L | L | Н | Х | Self Refresh | 1 | | | Н | L | L | Н | L | Х | Х | ILLEGAL | | | | Н | L | L | L | Х | Х | Х | ILLEGAL | | | | L | Х | Х | Х | Х | Х | Х | Power down | 2 | | Row Active | Н | Н | Х | Χ | Х | Х | Х | Refer to Function Truth Table | | | | Н | L | Н | Χ | Х | Х | Х | Enter Power down | 2 | | | Н | L | L | Н | Н | Х | Х | Enter Power down | 2 | | | Н | L | L | L | L | Н | Х | ILLEGAL | | | | Н | L | L | Н | L | Х | Х | ILLEGAL | | | | Н | L | L | L | Х | Х | Х | ILLEGAL | | | | L | Х | Х | Х | Х | Х | Х | Power down | | | Any State Other<br>Than Listed<br>Above | Н | Н | Х | Х | Х | Х | Х | Refer to Function Truth Table | | #### Notes: - 1. Self refresh can enter only from the all banks idle state. - 2. Power down can enter only from bank idle or row active state. Remark: H = High level, L = Low level, X = High or Low level (Don't car e), V = Valid data ### 15. SIMPLIFIED STATE DIAGRAM #### 16. FUNCTIONAL DESCRIPTION #### **Power Up Sequence** - 1. Apply power and attempt to CKE at a low state (≤0.2V), all other inputs may be undefined - 1) Apply VDD before or at the same time as VDDQ. - 2) Apply VDDQ before or at the same time as VTT and VREF. - 2. Start Clock and maintain stable condition for 200μS(min). - 3. After stable power and clock, apply NOP and take CKE high. - 4. Issue EMRS (Extended Mode Register Set) to enable DLL and establish Output Driver Type. - 5. Issue MRS (Mode Register Set) to reset DLL and set device to idle with bit A8. (an additional 200 cycles(min) of clock are required for DLL Lock) - 6. Issue precharge command for all banks of the device. - 7. Issue two or more Auto Refresh commands. - 8. Issue MRS-Initialize device operation. (If device operation mode is set at sequence 5, sequence 8 can be skipped.) #### **Command Function** #### 1. Bank Activate Command $$(\overline{RAS} = "L", \overline{CAS} = "H", \overline{WE} = "H", BS0, BS1 = Bank, A0 to A12 = Row Address)$$ The Bank Activate command activates the bank designated by the BS (Bank address) signal. Row addresses are latched on A0 to A12 when this command is issued and the cell data is read out of the sense amplifiers. The maximum time that each bank can be held in the active state is specified as tRAS (max). After this command is issued, Read or Write operation can be executed. #### 2. Bank Precharge Command $$(\overline{RAS} = "L", \overline{CAS} = "H", \overline{WE} = "L", BS0, BS1 = Bank, A10 = "L", A0 to A9, A11, A12 = Don't care)$$ The Bank Precharge command percharges the bank designated by BS. The precharged bank is switched from the active state to the idle state. #### 3. Precharge All Command $$(\overline{RAS} = "L", \overline{CAS} = "H", \overline{WE} = "L", BS0, BS1 = Don't care, A10 = "H", A0 to A9, A11, A12 = Don't care)$$ The Precharge All command precharges all banks simultaneously. Then all banks are switched to the idle state. #### 4. Write Command $$(\overline{RAS} = "H", \overline{CAS} = "L", \overline{WE} = "L", BS0, BS1 = Bank, A10 = "L", A0 to A9, A11 = Column Address)$$ The write command performs a Write operation to the bank designated by BS. The write data are latched at both edges of DQS. The length of the write data (Burst Length) and column access Publication Release Date: March 11, 2002 Revision A2 sequence (Addressing Mode) must be in the Mode Register at power-up prior to the Write operation. #### 5. Write with Auto Precharge Command $$(\overline{RAS} = "H", \overline{CAS} = "L", \overline{WE} = "L", BS0, BS1 = Bank, A10 = "H", A0 to A9, A11 = Column Address)$$ The Write with Auto Precharge command performs the Precharge operation automatically after the Write operation. This command must not be interrupted by any other commands. #### 6. Read Command $$(\overline{RAS} = "H", \overline{CAS} = "L", \overline{WE} = "H", BS0, BS1 = Bank, A10 = "L", A0 to A9, A11 = Column Address)$$ The Read command performs a Read operation to the bank designated by BS. The read data are synchronized with both edges of DQS. The length of read data (Burst Length), Addressing Mode and $\overline{\text{CAS}}$ Latency (access time from $\overline{\text{CAS}}$ command in a clock cycle) must be programmed in the Mode Register at power-up prior to the Read operation. #### 7. Read with Auto Precharge Command $$(\overline{RAS} = "H", \overline{CAS} = "L", \overline{WE} = "H", BS0, BS1 = Bank, A10 = "H", A0 to A9, A11 = Column Address)$$ The Read with Auto precharge command automatically performs the Precharge operation after the Read operation. 1) READA≥tRAS (min) - (BL/2) x tCK Internal precharge operation begins after BL/2 cycle from Read with Auto Precharge command. 2) $tRCD(min) \leq READA < tRAS(min) - (BL/2) x tCK$ Data can be read with shortest latency, but the internal Precharge operation does not begin until after tRAS (min) has completed. This command must not be interrupted by any other command. #### 8. Mode Register Set Command The Mode Register Set command programs the values of $\overline{\text{CAS}}$ latency, Addressing Mode, Burst Length and DLL reset in the Mode Register. The default values in the Mode Register after power-up are undefined, therefore this command must be issued during the power-up sequence. Also, this command can be issued while all banks are in the idle state. Refer to the table for specific codes. #### 9. Extended Mode Register Set Command $$(\overline{RAS} = "L", \overline{CAS} = "L", \overline{WE} = "L", BS0 = "H", BS1 = "L", A0 to A12 = Register data)$$ The Extended Mode Register Set command can be implemented as needed for function extensions to the standard (SDR-SDRAM). Currently the only available mode in EMRS is DLL enable/disable, decoded by A0. The default value of the extended mode register is not defined; therefore this command must be issued during the power-up sequence for enabling DLL. Refer to the table for specific codes. #### 10. No-Operation Command $$(\overline{RAS} = "H", \overline{CAS} = "H", \overline{WE} = "H")$$ The No-Operation command simply performs no operation (same command as Device Deselect). #### 11. Burst Read Stop Command $$(\overline{RAS} = "H", \overline{CAS} = "H", \overline{WE} = "L")$$ The Burst stop command is used to stop the burst operation. This command is only valid during a Burst Read operation. #### 12. Device Deselect Command $$(\overline{CS} = "H")$$ The Device Deselect command disables the command decoder so that the $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ and Address inputs are ignored. This command is similar to the No-Operation command. #### 13. Auto Refresh Command $$(\overline{RAS} = "L", \overline{CAS} = "L", \overline{WE} = "H", CKE = "L", BS0, BS1, A0 to A12 = Don't care)$$ The Auto Refresh command is used to refresh the row address provided by the internal refresh counter. The Refresh operation must be performed 8192 times within 64 mS. The next command can be issued after tREF from the end of the Auto Refresh command. When the Auto Refresh command is used, all banks must be in the idle state. #### 14. Self Refresh Entry Command $$(\overline{RAS} = "L", \overline{CAS} = "L", \overline{WE} = "H", CKE = "L", BS0, BS1, A0 to A12 = Don't care)$$ The Self Refresh Entry command is used to enter Self Refresh mode. While the device is in Self Refresh mode, all input and output buffer (except the CKE buffer) are disabled and the Refresh operation is automatically performed. Self Refresh mode is exited by taking CKE "high" (the Self Refresh Exit command). During self refresh, DLLI is disable. #### 15. Self Refresh Exit Command $$(CKE = "H", \overline{CS} = "H" \text{ or } CKE = "H", \overline{RAS} = "H", \overline{CAS} = "H")$$ This command is used to exit from Self Refresh mode. Any subsequent commands can be issued after txsnr (txsrd for Read Command) from the end of this command. #### 16. Data Write Enable /Disable Command $$(DM = "L/H" \text{ or } LDM, UDM = "L/H")$$ During a Write cycle, the DM or LDM, UDM signal functions as Data Mask and can control every word of the input data. The LDM signal controls DQ0 to DQ7 and UDM signal controls DQ8 to DQ15. #### Read Operation Issuing the Bank Activate command to the idle bank puts it into the active state. When the Read command is issued after tRCD from the Bank Activate command, the data is read out sequentially, synchronized with both edges of DQS (Burst Read operation). The initial read data becomes available after $\overline{\text{CAS}}$ latency from the issuing of the Read command. The $\overline{\text{CAS}}$ latency must be set in the Mode Register at power-up. When the Precharge Operation is performed on a bank during a Burst Read and operation, the Burst operation is terminated. When the Read with Auto Precharge command is issued, the Precharge operation is performed automatically after the Read cycle, then the bank is switched to the idle state. This command cannot be interrupted by any other commands. Refer to the diagrams for Read operation. #### **Write Operation** Issuing the Write command after tRCD from the bank activate command. The input data is latched sequentially, synchronizing with both edges(rising &falling) of DQS after the Write command (Burst write operation). The burst length of the Write data (Burst Length) and Addressing Mode must be set in the Mode Register at power-up. When the Precharge operation is performed in a bank during a Burst Write operation, the Burst operation is terminated. When the Write with Auto Precharge command is issued, the Precharge operation is performed automatically after the Write cycle, then the bank is switched to the idle state, The Write with Auto Precharge command cannot be interrupted by any other command for the entire burst data duration. Refer to the diagrams for Write operation. #### **Precharge** There are two Commands, which perform the precharge operation (Bank Precharge and Precharge All). When the Bank Precharge command is issued to the active bank, the bank is precharged and then switched to the idle state. The Bank Precharge command can precharge one bank independently of the other bank and hold the unprecharged bank in the active state. The maximum time each bank can be held in the active state is specified as tRAS (max). Therefore, each bank must be precharged within tRAS(max) from the bank activate command. The Precharge All command can be used to precharge all banks simultaneously. Even if banks are not in the active state, the Precharge All command can still be issued. In this case, the Precharge operation is performed only for the active bank and the precharge bank is then switched to the idle state. #### **Burst Termination** When the Precharge command is used for a bank in a Burst cycle, the Burst operation is terminated. When Burst Read cycle is interrupted by the Precharge command, read operation is disabled after clock cycle of ( $\overline{\text{CAS}}$ latency) from the Precharge command. When the Burst Write cycle is interrupted by the Precharge command . the input circuit is reset at the same clock cycle at which the precharge command is issued. In this case, the DM signal must be asserted "high": during twR to prevent writing the invalided data to the cell array. When the Burst Read Stop command is issued for the bank in a Burst Read cycle, the Burst Read operation is terminated. The Burst read Stop command is not supported during a write burst operation. Refer to the diagrams for Burst termination. #### Refresh Operation Two types of Refresh operation can be performed on the device: Auto Refresh and Self Refresh. By repeating the Auto Refresh cycle, each bank in turn refreshed automatically. The Refresh operation must be performed 8192 times (rows) within 64 mS. The period between the Auto Refresh command and the next command is specified by tRFC. Self Refresh mode enter issuing the Self Refresh command (CKE asserted "low"). while all banks are in the idle state. The device is in Self Refresh mode for as long as cke held "low". In the case of 8192 burst Auto Refresh commands, 8192 burst Auto Refresh commands must be performed within 7.8us before entering and after exiting the Self Refresh mode. In the case of distributed Auto Refresh commands, distributed auto refresh commands must be issued every 7.8 $\mu$ S and the last distributed Auto Refresh commands must be performed within 7.8us before entering the self refresh mode. After exiting from the Self Refresh mode, the refresh operation must be performed within 7.8 $\mu$ S. In Self Refresh mode, all input/output buffers are disable, resulting in lower power dissipation (except CKE buffer). Refer to the diagrams for Refresh operation. #### **Power Down Mode** Two types of Power Down Mode can be performed on the device: Active Standby Power Down Mode and Precharge Standby Power Down Mode. When the device enters the Power Down Mode, all input/output buffers and DLL are disabled resulting in low power dissipation (except CKE buffer). Power Down Mode enter asserting CKE "low" while the device is not running a burst cycle. Taking CKE: "high" can exit this mode. When CKE goes high, a No operation command must be input at next CLK rising edge. Refer to the diagrams for Power Down Mode. #### **Mode Register Operation** The mode register is programmed by the Mode Register Set command (MRS/EMRS) when all banks are in the idle state. The data to be set in the Mode Register is transferred using the A0 to A12 and BS0, BS1 address inputs. The Mode Register designates the operation mode for the read or write cycle. The register is divided into five filed: (1) Burst Length field to set the length of burst data (2) Addressing Mode selected bit to designate the column access sequence in a Burst cycle (3) $\overline{\text{CAS}}$ Latency field to set the assess time in clock cycle (4) DLL reset field to reset the dll (5) Regular/Extended Mode Register filed to select a type of MRS (Regular/Extended MRS). EMRS cycle can be implemented the extended function (DLL enable/Disable mode) The initial value of the Mode Register (including EMRS) after power up is undefined; therefore the Mode Register Set command must be issued before power operation. #### 1. Burst Length field (A2 to A0) This field specifies the data length for column access using the A2 to A0 pins and sets the Burst Length to be 2, 4, and 8 words. | A2 | A1 | A0 | Burst Length | |----|----|----|--------------| | 0 | 0 | 0 | Reserved | | 0 | 0 | 1 | 2 words | | 0 | 1 | 0 | 4 words | | 0 | 1 | 1 | 8 words | | 1 | Х | Х | Reserved | ### 2. Addressing Mode Select (A3) The Addressing Mode can be one of two modes; Interleave mode or Sequential Mode, When the A3 bit is "0", Sequential mode is selected. When the A3 bit is "1", Interleave mode is selected. Both addressing Mode support burst length 2, 4, and 8 words. | А3 | Addressing mode | |----|-----------------| | 0 | Sequential | | 0 | Interleave | #### • Address sequence of Sequential mode A column access is performed by incrementing the column address input to the device. The address is varied by the Burst Length as the following. #### **Addressing Sequence of Sequential Mode** | DATA | ACCESS ADDRESS | BURST LENGTH | |--------|----------------|-------------------------------------| | Data 0 | n | 2 words (address bits is A0) | | Data 1 | n + 1 | not carried from A0 to A1 | | Data 2 | n + 2 | 4 words (address bit A0, A1) | | Data 3 | n + 3 | not carried from A1 to A2 | | Data 4 | n + 4 | | | Data 5 | n + 5 | 8 words(address bits A2, A1 and A0) | | Data 6 | n + 6 | not carried from A2 to A3 | | Data 7 | n + 7 | $\mathcal{V}$ | • Addressing sequence of Interleave mode A Column access is started from the inputted column address and is performed by interleaving the address bits in the sequence shown as the following. | DATA | ACCESS ADDRESS | BURST LENGTH | |--------|----------------------------------------------------------------------------------------|--------------| | Data 0 | A8 A7 A6 A5 A4 A3 A2 A1 A0 | 2 words | | Data 1 | A8 A7 A6 A5 A4 A3 A2 A1 $\overline{\text{A0}}$ | | | Data 2 | A8 A7 A6 A5 A4 A3 A2 A1 A0 | 4 words | | Data 3 | A8 A7 A6 A5 A4 A3 A2 A1 A0 | | | Data 4 | A8 A7 A6 A5 A4 A3 A2 A1 A0 | 8 words | | Data 5 | A8 A7 A6 A5 A4 A3 $\overline{\text{A2}}$ A1 $\overline{\text{A0}}$ | | | Data 6 | A8 A7 A6 A5 A4 A3 A2 A1 A0 | | | Data 7 | A8 A7 A6 A5 A4 A3 $\overline{\text{A2}}$ $\overline{\text{A1}}$ $\overline{\text{A0}}$ | γ | **Address Sequence for Interleave Mode** ## 3. CAS Latency field (A6 to A4) This field specifies the number of clock cycles from the assertion of the Read command to the first data read. The minimum values of $\overline{\text{CAS}}$ Latency depends on the frequency of CLK. | A6 | A5 | A4 | CAS Latency | |----|----|----|-------------| | 0 | 0 | 0 | Reserved | | 0 | 0 | 1 | Reserved | | 0 | 1 | 0 | 2 | | 0 | 1 | 1 | Reserved | | 1 | 0 | 0 | Reserved | | 1 | 0 | 1 | Reserved | | 1 | 1 | 0 | 2.5 | | 1 | 1 | 1 | Reserved | #### 4. DLL Reset bit (A8) This bit is used to reset DLL. When the A8 bit is "1", DLL is reset. ### 5. Mode Register /Extended Mode register change bits (BS0, BS1) These bits are used to select MRS/EMRS. | BS1 | BS0 | A12-A0 | |-----|-----|--------------------| | 0 | 0 | Regular MRS cycle | | 0 | 1 | Extended MRS cycle | | 1 | Х | Reserved | #### 6. Extended Mode Register field 1) DLL Switch field (A0) This bit is used to select DLL enable or disable | Α0 | DLL | |----|---------| | 0 | Enable | | 1 | Disable | 2) Output Driver Size Control field (A1) This bit is used to select Output Driver Size, both Full strength and Half strength are based on JEDEC standard. | <b>A</b> 1 | <b>Output Driver</b> | |------------|----------------------| | 0 | Full strength | | 1 | Half strength | #### 7. Reserved field Test mode entry bit (A7) This bit is used to enter Test mode and must be set to "0" for normal operation. • Reserved bits (A9, A10, A11, A12) These bits are reserved for future operations. They must be set to "0" for normal operation. ## 17. TIMING WAVEFORMS # **Command Input Timing** ## **Timing of the CLK Signals** ## Read Timing (Burst Length = 4) ## Write Timing (Burst Length = 4) Note: x16 has 2DQS's (UDQS for uper byt e and LDQS for lower byte). Even if one of the 2 bytes is not used, both UDQS and LDQS must be toggled. # DM, DATA MASK (W942508AH /W942504AH) # DM, DATA MASK (W942516AH) ## Mode Register Set (MRS) Timing ## **Extend Mode Register Set (EMRS) Timing** ## Auto Precharge Timing (Read Cycle, CL = 2) $tRCD (READA) \ge tRAS (min) - (BL/2) \times tCK$ Notes: CL2 shown; same command operation timing with CL = 2.5 In this case, the internal precharge operation begin after BL/2 cycle from READA command. represents the start of internal precharging . The Read with Auto precharge command cannot be interrupted by any other command. Auto Precharge Timing (Read Cycle, CL = 2), continued $tRCD/RAP(min) \le tRCD (READA) < tRAS (min) - (BL/2) \times tCK$ Notes: CL2 shown; same command operation timing with CL = 2.5 In this case , the internal precharge operation does not begin until after tras (min) has command. represents the start of internal precharging . The Read with Auto Precharge command cannot be interrupted by any other command. # **Auto Precharge Timing (Write Cycle)** The Write with Auto Precharge command cannot be interrupted by any other command. represents the start of internal precharging . ## Read interrupted by Read (CL = 2, BL = 2, 4, 8) # **Burst Read Stop (BL = 8)** ## Read Interrupted by Write & BST (BL = 8) Burst Read cycle must be terminated by BST Command to avoid I/O conflict. ### Read Interrupted by Precharge (BL = 8) ## Write Interrupted by Write (BL = 2, 4, 8) # Write Interrupted by Read (CL = 2, BL = 8) ## Write Interrupted by Read (CL = 2. 5, BL = 4) ## Write Interrupted by Precharge (BL = 8) ## 2 Bank Interleave Read Operation (CL = 2, BL = 2) \*tCK = 100 MHz ## 2 Bank Interleave Read Operation (CL = 2, BL = 4) ### 4 Bank Interleave Read Operation (CL = 2, BL = 2) ### 4 Bank Interleave Read Operation (CL = 2, BL = 4) ### **Auto Refresh Cycle** CKE has to be kept "High" level for Auto-Refresh cycle. ## **Active Power Down Mode Entry and Exit Timing** # **Precharged Power Down Mode Entry and Exit Timing** # **Self Refresh Entry and Exit Timing** #### 18. PACKAGE DIMENSION #### **TSOP 66I - 400 mil** #### 19. VERSION HISTORY | VERSION | DATE | PAGE | DESCRIPTION | |---------|----------------|------|---------------------------------------------------| | A1 | July 2001 | | Preliminary datasheet | | A2 | March 11, 2002 | 35 | Changed Auto Precharge timing diagram with BL = 8 | Headquarters No. 4, Creation Rd. III, Science-Based Industrial Park, Hsinchu, Taiwan TEL: 886-3-5770066 FAX: 886-3-5665577 http://www.winbond.com.tw/ **Taipei Office** 9F, No.480, Rueiguang Rd., Neihu Chiu, Taipei, 114, Taiwan, R.O.C. TEL: 886-2-8177-7168 FAX: 886-2-8751-3579 **Winbond Electronics Corporation America** 2727 North First Street, San Jose, CA 95134, U.S.A. TEL: 1-408-9436666 FAX: 1-408-5441798 **Winbond Electronics Corporation Japan** - 45 - 7F Daini-ueno BLDG, 3-7-18 Shinyokohama Kohoku-ku, Yokohama, 222-0033 TEL: 81-45-4781881 FAX: 81-45-4781800 Winbond Electronics (Shanghai) Ltd. 27F, 2299 Yan An W. Rd. Shanghai, 200336 China TEL: 86-21-62365999 FAX: 86-21-62365998 Winbond Electronics (H.K.) Ltd. Unit 9-15, 22F, Millennium City, No. 378 Kwun Tong Rd., Kowloon, Hong Kong TEL: 852-27513100 FAX: 852-27552064 Please note that all data and specifications are subject to change without notice. All the trade marks of products and companies mentioned in this data sheet belong to their respective owners. Publication Release Date: March 11, 2002 Revision A2