2.488 Gbit/sec to 2.7Gbit/sec 1:16 SONET/SDH Demux #### **Features** - 2.488Gb/s 1:16 Demultiplexer - Targeted for SONET OC-48 / SDH STM-16 Applications - Supports FEC rates up to 2.7Gb/s - Differential LVPECL Low Speed Interface - Single +3.3V Supply - 128 Pin 14x20mm PQFP Package ### General Description The VSC8164 is a 1:16 demultiplexer for use in SONET/SDH systems operating at a standard 2.488Gb/s data rate or forward error correction (FEC) data rate up to 2.7Gb/s. The device operates using a single 3.3V power supply, and is packaged in a thermally enhanced plastic package. The thermal performance of the 128PQFP allows the use of the VSC8164 without a heat sink under most thermal conditions. ### VSC8164 Block Dlagram ### Functional Description #### Low Speed Interface The demultiplexed serial stream is made available by a 16 bit differential LVPECL interface D[15:0] with accompanying differential LVPECL divide by 16 clock CLK16O $\pm$ and divide by 32 clock CLK32O $\pm$ . The low speed LVPECL output drivers are designed to drive a 50 $\Omega$ transmission line. The transmission line can be DC terminated with a split end termination scheme (see Figure 1), or DC terminated by 50 $\Omega$ to V<sub>CC</sub>-2V on each line (see Figure 2). At any time, the equivalent split-end termination technique can be substituted for the traditional 50 $\Omega$ to V<sub>CC</sub>-2V on each line. AC coupling can be achieved by a number of methods. Figure 3 illustrates an AC coupling method for the occasion when the downstream device provides the bias point for AC coupling. If the downstream device were to have internal termination, the line to line 100 $\Omega$ resistor may not be necessary. The divide by 32 output can be used to provide a reference clock for the clock multiplication unit on the VSC8163. ### **Preliminary Datasheet** VSC8164 Figure 1: Split-end DC Termination of Low Speed LVPECL CLK16O, CLK32O, D[15:0] Outputs Figure 2: Traditional DC Termination of Low Speed LVPECL CLK16O, CLK32O, D[15:0] Outputs Figure 3: AC Termination of Low Speed LVPECL CLK16O, CLK32O, D[15:0] Outputs 2.488 Gbit/sec to 2.7Gbit/sec 1:16 SONET/SDH Demux #### **High Speed Interface** The incoming 2.488Gb/s data (up to 2.7Gb/s for FEC applications) and input clock are received by high speed inputs DI and HSCLKI. The data and clock inputs are internally terminated by a center-tapped resistor network. For differential input DC coupling, the network is terminated to the appropriate termination voltage $V_{Term}$ (pins HSDREF, HSCLKREF) providing a $50\Omega$ to $V_{Term}$ termination for both true and complement inputs. For differential input AC coupling, the network is terminated to $V_{Term}$ via a blocking capacitor. In most situations these inputs will have high transition density and little DC offset. However, in cases where this does not hold, direct DC connection is possible. All serial data and clock inputs have the same circuit topology, as shown in Figure 4. The reference voltage is created by a resistor divider as shown. If the input signal is driven differentially and DC-coupled to the part, the mid-point of the input signal swing should be centered about this reference voltage and not exceed the maximum allowable amplitude ( $\Delta V_{CMI}$ , $\Delta V_{IHSDC}$ ). For single-ended, DC-coupling operations, it is recommended that the user provides an external reference voltage which has better temperature and power supply noise rejection than the on-chip resistor divider. The external reference should have a nominal value equivalent to the common mode switch point of the DC coupled signal, and can be connected to either side of the differential gate. Chip Boundary $V_{CC} = 3.3V$ $C_{AC}$ $V_{Term}$ $C_{IN}$ $V_{Term}$ $V_{Term}$ $V_{EE} = 0V$ Figure 4: High Speed Serial Clock and Data Inputs $C_{IN} TYP = 100 nF$ $C_{AC} TYP = 100 nF$ #### **Supplies** This device is specified as a LVPECL device with a single positive 3.3V supply. Should the user desire to use the device in a ECL environment with a negative 3.3V supply, then VCC will be ground and VEE will be - 3.3V. # Preliminary Datasheet VSC8164 Decoupling of the power supplies is a critical element in maintaining the proper operation of the part. It is recommended that the $V_{CC}$ power supply be decoupled using a $0.1\mu F$ and $0.01\mu F$ capacitor placed in parallel on each $V_{CC}$ power supply pin as close to the package as possible. If room permits, a $0.001\mu F$ capacitor should also be placed in parallel with the $0.1\mu F$ and $0.01\mu F$ capacitors mentioned above. Recommended capacitors are low inductance ceramic SMT X7R devices. For the $0.1\mu F$ capacitor, a 0603 package should be used. The $0.01\mu F$ and $0.001\mu F$ capacitors can be either 0603 or 0402 packages. For low frequency decoupling, $47\mu F$ tantalum low inductance SMT caps should be sprinkled over the board's main +3.3V power supply and placed close to the C-L-C pi filter. If the device is being used in an ECL environment with a -3.3V supply, then all references to decoupling $V_{CC}$ must be changed to $V_{EE}$ , and all references to decoupling 3.3V must be changed to -3.3V. #### AC Characteristics **Figure 5: AC Timing Waveforms** Figure 6: High Speed Input Timing 2.488 Gbit/sec to 2.7Gbit/sec 1:16 SONET/SDH Demux Figure 7: Differential and Single Ended Input and Output Voltage Measurement <sup>\*</sup> Differential swing ( $\alpha$ ) is specified as |b-a| (or |a-b|), as is the single ended swing. Differential swing is specified as equal in magnitude to single ended swing. **Table 1: AC Characteristics** | Parameters | Description | Min | Max | Units | Conditions | |---------------------------------------|--------------------------------------------------------------|-----|-----|------------------------|----------------------------------------------| | t <sub>pdd</sub> | Data valid from falling<br>edge of CLK16O+ | 0 | 800 | ps. | | | t <sub>pd32</sub> | CLK32O transition from falling edge of CLK16O+ | 0 | 1.0 | ns. | | | $t_{\mathrm{DR}},t_{\mathrm{DF}}$ | D[15:0]+/- rise and fall times | _ | 400 | ps | 20% to 80% into 50 Ohm load.<br>See Figure 7 | | t <sub>CLKR</sub> , t <sub>CLKF</sub> | CLK16O+/- rise and fall times | _ | 250 | ps | 20% to 80% into 50 Ohm load.<br>See Figure 7 | | CLK16O <sub>D</sub> | CLK16O+/- duty cycle distortion | 45 | 55 | % of<br>clock<br>cycle | High speed clock input at 2.488GHz | | t <sub>dsu</sub> | DI+ setup time with respect<br>to falling edge of<br>HSCLKI+ | 100 | _ | ps | | | t <sub>dh</sub> | DI+ hold time with respect<br>to falling edge of<br>HSCLKI+ | 75 | _ | ps | | | HSCLKI <sub>D</sub> | HSCLKI+/- duty cycle distortion | 40 | 60 | % of<br>clock<br>cycle | | ### **Preliminary Datasheet** VSC8164 Table 2: DC Characteristics (Over recommended operating conditions). | Parameters | Description | Min | Тур | Max | Units | Conditions | |-----------------------------|-----------------------------------------------------------|---------------------------|-----|-----------------------|-------|------------------------------------------------------------------------| | V <sub>OH</sub> | PECL output high voltage | V <sub>CC</sub> -1.02 | | V <sub>CC</sub> -0.70 | V | $50\Omega$ Termination to V <sub>CC</sub> - 2.0V, See Figure 7 | | V <sub>OL</sub> | PECL output low voltage | V <sub>CC</sub> -<br>2.00 | _ | V <sub>CC</sub> -1.62 | V | $50\Omega$ Termination to V <sub>CC</sub> - 2.0V, See Figure 7 | | $\Delta V_{OLVPECL}$ | Low speed output voltage differential peak-to-peak swing. | 400 | _ | 1300 | mV | AC Coupled | | $\Delta V_{\mathrm{IHSAC}}$ | Serial input differential voltage AC coupled | 200 | _ | _ | mV | AC Coupled, internally biased to (V <sub>CC</sub> +V <sub>EE</sub> )/2 | | $\Delta V_{\mathrm{IHSDC}}$ | Serial input differential voltage DC coupled | 200 | _ | _ | mV | DC coupled | | $\Delta V_{ m CMI}$ | Serial input common mode voltage | V <sub>CC</sub> -1.5 | | V <sub>CC</sub> -0.5 | V | | | V <sub>CC</sub> | Supply voltage | 3.14 | _ | 3.47 | V | 3.3V± 5% | | $P_{\mathrm{D}}$ | Power dissipation | _ | .75 | 1.1 | W | Outputs open,<br>V <sub>CC</sub> = 3.45V | | I <sub>DD</sub> | Supply Current | _ | 220 | 320 | mA | Outputs open,<br>V <sub>CC</sub> = 3.45V | Figure 8: Parametric Measurement Information 2.488 Gbit/sec to 2.7Gbit/sec 1:16 SONET/SDH Demux ### Absolute Maximum Ratings (1) | Power Supply Voltage, (V <sub>CC</sub> ) | 0.5V to +3.8V | |------------------------------------------|------------------------| | DC Input Voltage (Differential inputs) | 0.5V to $V_{cc}$ +0.5V | | Output Current (Differential Outputs) | +/-50mA | | Case Temperature Under Bias | 55° to +125°C | | Storage Temperature | 65°C to +150°C | | Maximum Input ESD (Human Body Model) | | ### **Recommended Operating Conditions** #### Notes: (1) CAUTION: Stresses listed under "Absolute Maximum Ratings" may be applied to devices one at a time without causing permanent damage. Functionality at or above the values listed is not implied. Exposure to these values for extended periods may affect device reliability. ### **ESD Ratings** Proper ESD procedures should be used when handling this product. The VSC8164 is rated to the following ESD voltages based on the human body model: 1. All pins are rated at or above 1500V. # Preliminary Datasheet VSC8164 ### Package Pin Descriptions #### **Table 3: Pin Identification** | Pin | Name | I/O | Level | Description | |-----|----------|-----|-----------|------------------------------------------------------| | 1 | NC | - | - | No connect, leave unconnected | | 2 | NC | - | - | No connect, leave unconnected | | 3 | NC | - | - | No connect, leave unconnected | | 4 | NC | - | - | No connect, leave unconnected | | 5 | NC | - | - | No connect, leave unconnected | | 6 | NC | - | - | No connect, leave unconnected | | 7 | NC | - | - | No connect, leave unconnected | | 8 | NC | - | - | No connect, leave unconnected | | 9 | NC | - | - | No connect, leave unconnected | | 10 | HSDREF | I | voltage | High speed data input termination voltage reference | | 11 | NC | - | - | No connect, leave unconnected | | 12 | VEE | - | GND typ | Negative power supply pins | | 13 | D+ | I | HS | High jspeed data input, true | | 14 | D- | I | HS | High speed data input, complement | | 15 | VCC | - | +3.3V typ | Positive power supply pins | | 16 | VEE | - | GND typ | Negative power supply pins | | 17 | VEE | - | GND typ | Negative power supply pins | | 18 | VCC | - | +3.3V typ | Positive power supply pins | | 19 | HSCLK- | I | HS | High speed clock input, complement | | 20 | HSCLK+ | I | HS | High speed clock input, true | | 21 | VCC | - | +3.3V typ | Positive power supply pins | | 22 | HSCLKREF | I | voltage | High speed clock input termination voltage reference | | 23 | NC | - | - | No connect, leave unconnected | | 24 | NC | - | - | No connect, leave unconnected | | 25 | NC | - | - | No connect, leave unconnected | | 26 | NC | - | - | No connect, leave unconnected | | 27 | NC | - | - | No connect, leave unconnected | | 28 | NC | - | - | No connect, leave unconnected | | 29 | NC | - | - | No connect, leave unconnected | | 30 | NC | - | - | No connect, leave unconnected | | 31 | NC | - | - | No connect, leave unconnected | | 32 | NC | - | - | No connect, leave unconnected | | 33 | NC | - | - | No connect, leave unconnected | ### 2.488 Gbit/sec to 2.7Gbit/sec 1:16 SONET/SDH Demux | Pin | Name | I/O | Level | Description | |-----|------|-----|-----------|--------------------------------------| | 34 | NC | - | - | No connect, leave unconnected | | 35 | NC | - | - | No connect, leave unconnected | | 36 | NC | - | - | No connect, leave unconnected | | 37 | NC | - | - | No connect, leave unconnected | | 38 | NC | - | - | No connect, leave unconnected | | 39 | NC | - | - | No connect, leave unconnected | | 40 | NC | - | - | No connect, leave unconnected | | 41 | NC | - | - | No connect, leave unconnected | | 42 | NC | - | - | No connect, leave unconnected | | 43 | NC | - | - | No connect, leave unconnected | | 44 | NC | - | - | No connect, leave unconnected | | 45 | NC | - | - | No connect, leave unconnected | | 46 | NC | - | - | No connect, leave unconnected | | 47 | NC | - | - | No connect, leave unconnected | | 48 | NC | - | - | No connect, leave unconnected | | 49 | NC | - | - | No connect, leave unconnected | | 50 | NC | - | - | No connect, leave unconnected | | 51 | NC | - | - | No connect, leave unconnected | | 52 | NC | - | - | No connect, leave unconnected | | 53 | NC | - | - | No connect, leave unconnected | | 54 | VCC | - | +3.3V typ | Positive power supply pins | | 55 | NC | - | - | No connect, leave unconnected | | 56 | NC | - | - | No connect, leave unconnected | | 57 | VEE | - | GND typ | Negative power supply pins | | 58 | D15+ | О | LVPECL | Low speed differential parallel data | | 59 | D15- | О | LVPECL | Low speed differential parallel data | | 60 | VCC | - | +3.3V typ | Positive power supply pins | | 61 | D14+ | О | LVPECL | Low speed differential parallel data | | 62 | D14- | О | LVPECL | Low speed differential parallel data | | 63 | NC | - | - | No connect, leave unconnected | | 64 | VCC | - | +3.3V typ | Positive power supply pins | | 65 | NC | - | - | No connect, leave unconnected | | 66 | VCC | - | +3.3V typ | Positive power supply pins | | 67 | D13+ | О | LVPECL | Low speed differential parallel data | | 68 | D13- | О | LVPECL | Low speed differential parallel data | | 69 | VEE | - | GND typ | Negative power supply pins | # Preliminary Datasheet VSC8164 | Pin | Name | I/O | Level | Description | |-----|------|-----|-----------|--------------------------------------| | 70 | D12+ | 0 | LVPECL | Low speed differential parallel data | | 71 | D12- | 0 | LVPECL | Low speed differential parallel data | | 72 | VCC | - | +3.3V typ | Positive power supply pins | | 73 | D11+ | 0 | LVPECL | Low speed differential parallel data | | 74 | D11- | 0 | LVPECL | Low speed differential parallel data | | 75 | VCC | - | +3.3V typ | Positive power supply pins | | 76 | D10+ | 0 | LVPECL | Low speed differential parallel data | | 77 | D10- | 0 | LVPECL | Low speed differential parallel data | | 78 | VEE | - | GND typ | Negative power supply pins | | 79 | D9+ | 0 | LVPECL | Low speed differential parallel data | | 80 | D9- | 0 | LVPECL | Low speed differential parallel data | | 81 | VCC | - | +3.3V typ | Positive power supply pins | | 82 | D8+ | 0 | LVPECL | Low speed differential parallel data | | 83 | D8- | 0 | LVPECL | Low speed differential parallel data | | 84 | VCC | - | +3.3V typ | Positive power supply pins | | 85 | D7+ | 0 | LVPECL | Low speed differential parallel data | | 86 | D7- | 0 | LVPECL | Low speed differential parallel data | | 87 | VEE | - | GND typ | Negative power supply pins | | 88 | D6+ | 0 | LVPECL | Low speed differential parallel data | | 89 | D6- | 0 | LVPECL | Low speed differential parallel data | | 90 | VCC | - | +3.3V typ | Positive power supply pins | | 91 | D5+ | 0 | LVPECL | Low speed differential parallel data | | 92 | D5- | 0 | LVPECL | Low speed differential parallel data | | 93 | VCC | - | +3.3V typ | Positive power supply pins | | 94 | D4+ | 0 | LVPECL | Low speed differential parallel data | | 95 | D4- | 0 | LVPECL | Low speed differential parallel data | | 96 | VEE | - | GND typ | Negative power supply pins | | 97 | D3+ | 0 | LVPECL | Low speed differential parallel data | | 98 | D3- | 0 | LVPECL | Low speed differential parallel data | | 99 | VCC | - | +3.3V typ | Positive power supply pins | | 100 | D2+ | О | LVPECL | Low speed differential parallel data | | 101 | D2- | 0 | LVPECL | Low speed differential parallel data | | 102 | VCC | - | +3.3V typ | Positive power supply pins | | 103 | VCC | - | +3.3V typ | Positive power supply pins | | 104 | NC | - | - | No connect, leave unconnected | | 105 | D1+ | 0 | LVPECL | Low speed differential parallel data | ### 2.488 Gbit/sec to 2.7Gbit/sec 1:16 SONET/SDH Demux | Pin | Name | I/O | Level | Description | |-----|---------|-----|-----------|-------------------------------------------| | 106 | D1- | 0 | LVPECL | Low speed differential parallel data | | 107 | VCC | - | +3.3V typ | Positive power supply pins | | 108 | D0+ | О | LVPECL | Low speed differential parallel data | | 109 | D0- | О | LVPECL | Low speed differential parallel data | | 110 | VEE | - | GND typ | Negative power supply pins | | 111 | CLK16O- | О | LVPECL | Parallel clock output, complement | | 112 | CLK16O+ | О | LVPECL | Parallel clock output, true | | 113 | VCC | - | +3.3V typ | Positive power supply pins | | 114 | CLK32O- | О | LVPECL | Divided parallel clock output, complement | | 115 | CLK32O+ | О | LVPECL | Divided parallel clock output, true | | 116 | NC | - | - | No connect, leave unconnected | | 117 | NC | - | - | No connect, leave unconnected | | 118 | NC | - | - | No connect, leave unconnected | | 119 | NC | - | - | No connect, leave unconnected | | 120 | NC | - | - | No connect, leave unconnected | | 121 | NC | - | - | No connect, leave unconnected | | 122 | NC | - | - | No connect, leave unconnected | | 123 | NC | - | - | No connect, leave unconnected | | 124 | NC | - | - | No connect, leave unconnected | | 125 | NC | - | - | No connect, leave unconnected | | 126 | NC | - | - | No connect, leave unconnected | | 127 | NC | - | - | No connect, leave unconnected | | 128 | NC | - | - | No connect, leave unconnected | Note: No connect (NC) pins must be left unconnected, or floating. Connecting any of these pins to either the positive or negative power supply rails may cause improper operation or failure of the device; or in extreme cases, cause permanent damage to the device. ### **Preliminary Datasheet** ### VSC8164 ### Package Information ### 128 PQFP Package Drawings | Key | mm | Tolerance | |-----|-------|-----------| | A | 2.35 | MAX | | A1 | 0.25 | MAX | | A2 | 2.00 | +.10 | | D | 17.20 | ±.20 | | D1 | 14.00 | ±.10 | | Е | 23.20 | ±.20 | | E1 | 20.00 | ±.10 | | L | .88 | +.15/10 | | e | .50 | BASIC | | b | .22 | ±.05 | | θ | 0°-7° | | | R | .30 | TYP | | R1 | .20 | TYP | NOTES: Package #: 101-322-5 Issue #: 2 Drawing is not to scale All dimensions in mm Package represented is also used for the 64, 80, & 100 PQFP packages. Pin count drawn does Pin count drawn does not reflect the 128 Package. # Preliminary Datasheet VSC8164 ### Package Thermal Considerations This package has been enhanced with a copper heat slug to provide a low thermal resistance path from the die to the exposed surface of the heat spreader. The thermal resistance is shown in the following table **Table 4: Thermal Resistance** | Symbol | Description | °C/W | |------------------------|--------------------------------------------------------------------------------------------------|------| | $\theta_{ m jc}$ | Thermal resistance from junction to case. | 1.34 | | $\theta_{\mathrm{ca}}$ | Thermal resistance from case to ambient with no airflow, including conduction through the leads. | 25.0 | #### Thermal Resistance with Airflow Shown in the table below is the thermal resistance with airflow. This thermal resistance value reflects all the thermal paths including through the leads in an environment where the leads are exposed. The temperature difference between the ambient airflow temperature and the case temperature should be the worst case power of the device multiplied by the thermal resistance. **Table 5: Thermal Resistance with Airflow** | Airflow | θ <sub>ca</sub> (°C/W) | |----------|------------------------| | 100 lfpm | 21 | | 200 lfpm | 18 | | 400 lfpm | 16 | | 600 lfpm | 14.5 | #### **Maximum Ambient Temperature without Heatsink** The worst case ambient temperature without use of a heatsink is given by the equation: $$T_{A(MAX)} = T_{C(MAX)} - P_{(MAX)} \Theta_{CA}$$ where: $\boldsymbol{\theta}_{CA}$ Theta case to ambient at appropriate airflow T<sub>A(MAX)</sub> Ambient Air temperature T<sub>C(MAX)</sub> Case temperature (85°C for VSC8164) P<sub>(MAX)</sub> Power (1.1 W for VSC8164) # Preliminary Datasheet VSC8164 The results of this calculation are listed below: **Table 6: Maximum Ambient Air Temperature without Heatsink** | Airflow | Max Ambient Temp <sup>o</sup> C | | |----------|---------------------------------|--| | none | 58 | | | 100 lfpm | 62 | | | 200 lfpm | 65 | | | 400 lfpm | 67 | | | 600 lfpm | 69 | | Note that ambient air temperature varies throughout the system based on the positioning and magnitude of heat sources and the direction of air flow. # Preliminary Datasheet VSC8164 ### **Ordering Information** The order number for this product is formed by a combination of the device number, and package type. #### **Notice** This document contains information about a new product in the preproduction phase of development. The information contained in this document is based on initial product characterization. Vitesse reserves the right to alter specifications, features, capabilities, functions, manufacturing release dates, and even general availability of the product at any time. The reader is cautioned to confirm that this datasheet is current prior to using it for design. ### Warning Vitesse Semiconductor Corporation's product are not intended for use in life support appliances, devices or systems. Use of a Vitesse product in such applications without written consent is prohibited. | | VITESSE<br>SEMICONDUCTOR CORPORATION | | |-------------------------------|--------------------------------------|-----------------------| | 2.488 Gbit/sec to 2.7Gbit/sec | | Preliminary Datasheet |