#### **MOSEL VITELIC** ## V54C2128164VAT 128Mbit SDRAM 2.5 VOLT, TSOP II 8M X 16 | | 6 | 7PC | 7 | 8PC | |-------------------------------------------------------|---------|---------|---------|---------| | System Frequency (f <sub>CK</sub> ) | 166 MHz | 143 MHz | 143 MHz | 125 MHz | | Clock Cycle Time (t <sub>CK3</sub> ) | 6 ns | 7 ns | 7 ns | 8 ns | | Clock Access Time (t <sub>AC3</sub> ) CAS Latency = 3 | 5.4 ns | 5.4 ns | 5.4 ns | 6 ns | | Clock Access Time (t <sub>AC2</sub> ) CAS Latency = 2 | 5.4 ns | 5.4 ns | 6 ns | 6 ns | #### Features - 4 banks x 2Mbit x 16 organization - High speed data transfer rates up to 166 MHz - Full Synchronous Dynamic RAM, with all signals referenced to clock rising edge - Single Pulsed RAS Interface - Data Mask for Read/Write Control - Four Banks controlled by BA0 & BA1 - Programmable CAS Latency: 2, 3 - Programmable Wrap Sequence: Sequential or Interleave - Programmable Burst Length: - 1, 2, 4, 8 for Sequential Type - 1, 2, 4, 8 for Interleave Type - Multiple Burst Read with Single Write Operation - Automatic and Controlled Precharge Command - Random Column Address every CLK (1-N Rule) - Power Down Mode - Auto Refresh and Self Refresh - Refresh Interval: 4096 cycles/64 ms - Available in 54 Pin TSOPII - LVTTL Interface - Single +2.5 V ±0.2 V Power Supply ## Description The V54C2128164VAT is a four bank Synchronous DRAM organized as 4 banks x 2Mbit x 16. The V54C2128164VAT achieves high speed data transfer rates up to 166 MHz by employing a chip architecture that prefetches multiple bits and then synchronizes the output data to a system clock All of the control, address, data input and output circuits are synchronized with the positive edge of an externally supplied clock. Operating the four memory banks in an interleaved fashion allows random access operation to occur at higher rate than is possible with standard DRAMs. A sequential and gapless data rate of up to 166 MHz is possible depending on burst length, CAS latency and speed grade of the device. ## **Device Usage Chart** | Operating | Package Outline | | Access | Time (ns) | Pov | wer | Tomporeture | | |----------------------|-----------------|---|--------|-----------|-----|------|-------------|---------------------| | Temperature<br>Range | T/S | 6 | 7PC | 7 | 8PC | Std. | L | Temperature<br>Mark | | -40°C to 70°C | • | • | • | • | • | • | • | Blank | ## 54 Pin Plastic TSOP-II PIN CONFIGURATION Top View ### Pin Names | CLK | Clock Input | |-------------------------------------|-------------------------| | CKE | Clock Enable | | CS | Chip Select | | RAS | Row Address Strobe | | CAS | Column Address Strobe | | WE | Write Enable | | A <sub>0</sub> -A <sub>11</sub> | Address Inputs | | BA0, BA1 | Bank Select | | I/O <sub>1</sub> –I/O <sub>16</sub> | Data Input/Output | | LDQM, UDQM | Data Mask | | V <sub>CC</sub> | Power (+2.5V) | | V <sub>SS</sub> | Ground | | V <sub>CCQ</sub> | Power for I/O's (+2.5V) | | V <sub>SSQ</sub> | Ground for I/O's | | NC | Not connected | ## **Block Diagram** ## x16 Configuration # Signal Pin Description | Pin | Туре | Signal | Polarity | Function | |----------------|-----------------|--------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLK | Input | Pulse | Positive<br>Edge | The system clock input. All of the SDRAM inputs are sampled on the rising edge of the clock. | | CKE | Input | Level | Active High | Activates the CLK signal when high and deactivates the CLK signal when low, thereby initiates either the Power Down mode or the Self Refresh mode. | | S | Input | Pulse | Active Low | CS enables the command decoder when low and disables the command decoder when high. When the command decoder is disabled, new commands are ignored but previous operations continue. | | RAS, CAS<br>WE | Input | Pulse | Active Low | When sampled at the positive rising edge of the clock, $\overline{\text{CAS}}$ , $\overline{\text{RAS}}$ , and $\overline{\text{WE}}$ define the command to be executed by the SDRAM. | | A0 - A11 | Input | Level | | During a Bank Activate command cycle, A0-A11 defines the row address (RA0-RA11) when sampled at the rising clock edge. During a Read or Write command cycle, A0-An defines the column address (CA0-CAn) when sampled at the rising clock edge.CAn depends from the SDRAM organization: • 8M x 16 SDRAM CA0-CA8. In addition to the column address, A10(=AP) is used to invoke autoprecharge operation at the end of the burst read or write cycle. If A10 is high, autoprecharge is selected and BA0, BA1 defines the bank to be precharged. If A10 is low, autoprecharge is disabled. During a Precharge command cycle, A10(=AP) is used in conjunction with BA0 and BA1 | | | | | | to control which bank(s) to precharge. If A10 is high, all four banks will BA0 and BA1 are used to define which bank to precharge. | | BA0,<br>BA1 | Input | Level | _ | Selects which bank is to be active. | | DQx | Input<br>Output | Level | _ | Data Input/Output pins operate in the same manner as on conventional DRAMs. | | LDQM<br>UDQM | Input | Pulse | Active High | The Data Input/Output mask places the DQ buffers in a high impedance state when sampled high. In Read mode, DQM has a latency of two clock cycles and controls the output buffers like an output enable. In Write mode, DQM has a latency of zero and operates as a word mask by allowing input data to be written if it is low but blocks the write operation if DQM is high. | | VCC, VSS | Supply | | | Power and ground for the input buffers and the core logic. | | VCCQ<br>VSSQ | Supply | _ | _ | Isolated power supply and ground for the output buffers to provide improved noise immunity. | ## **Operation Definition** All of SDRAM operations are defined by states of control signals $\overline{CS}$ , $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ , and DQM at the positive edge of the clock. The following list shows the thruth table for the operation commands. | Operation | Device<br>State | CKE<br>n-1 | CKE<br>n | cs | RAS | CAS | WE | DQM | A0-9,<br>A11 | A10 | BS0<br>BS1 | |---------------------------|---------------------|------------|----------|----|-----|-----|----|-----|--------------|-----|------------| | Row Activate | Idle <sup>3</sup> | Н | Х | L | L | Н | Н | Х | V | V | V | | Read | Active <sup>3</sup> | Н | Х | L | Н | L | Н | Х | V | L | V | | Read w/Autoprecharge | Active <sup>3</sup> | Н | Х | L | Н | L | Н | Х | V | Н | V | | Write | Active <sup>3</sup> | Н | Х | L | Н | L | L | Х | V | L | V | | Write with Autoprecharge | Active <sup>3</sup> | Н | Х | L | Н | L | L | Х | ٧ | Н | V | | Row Precharge | Any | Н | Х | L | L | Н | L | Х | Х | L | V | | Precharge All | Any | Н | Х | L | L | Н | L | Х | Х | Н | Х | | Mode Register Set | Idle | Н | Х | L | L | L | L | Х | V | V | V | | No Operation | Any | Н | Х | L | Н | Н | Н | Х | Х | Х | Х | | Device Deselect | Any | Н | Х | Н | Х | Х | Х | Х | Х | Х | Х | | Auto Refresh | Idle | Н | Н | L | L | L | Н | Х | Х | Х | Х | | Self Refresh Entry | Idle | Н | L | L | L | L | Н | Х | Х | Х | Х | | Self Refresh Exit | Idle | | | Н | Х | Х | Х | | | | | | | (Self Refr.) | L | Н | L | Н | Н | Х | Х | Х | Х | Х | | Power Down Entry | Idle | | | Н | Х | Х | Х | | | | | | | Active <sup>4</sup> | Н | L | L | Н | Н | Х | Х | Х | Х | Х | | Power Down Exit | Any | | | Н | Х | Х | Х | | | | | | | (Power<br>Down) | L | Н | L | Н | Н | L | Х | Х | Х | Х | | Data Write/Output Enable | Active | Н | Х | Х | Х | Х | Х | L | Х | Х | Х | | Data Write/Output Disable | Active | Н | Х | Х | Х | Х | Х | Н | Х | Х | Х | #### Notes: - V = Valid , x = Don't Care, L = Low Level, H = High Level CKEn signal is input level when commands are provided, CKEn-1 signal is input level one clock before the commands are provided. - 3. These are state of bank designated by BS0, BS1 signals. - 4. Power Down Mode can not entry in the burst cycle. #### Power On and Initialization The default power on state of the mode register is supplier specific and may be undefined. The following power on and initialization sequence quarantees the device is preconditioned to each users specific needs. Like a conventional DRAM, the Synchronous DRAM must be powered up and initialized in a predefined manner. During power on, all VCC and VCCQ pins must be built up simultaneously to the specified voltage when the input signals are held in the "NOP" state. The power on voltage must not exceed VCC+0.3V on any of the input pins or VCC supplies. The CLK signal must be started at the same time. After power on, an initial pause of 200 µs is required followed by a precharge of both banks using the precharge command. To prevent data contention on the DQ bus during power on, it is required that the DQM and CKE pins be held high during the initial pause period. Once all banks have been precharged, the Mode Register Set Command must be issued to initialize the Mode Register. A minimum of eight Auto Refresh cycles (CBR) are also required. These may be done before or after programming the Mode Register. Failure to follow these steps may lead to unpredictable start-up modes. #### Programming the Mode Register The Mode register designates the operation mode at the read or write cycle. This register is divided into 4 fields. A Burst Length Field to set the length of the burst, an Addressing Selection bit to program the column access sequence in a burst cycle (interleaved or sequential), a CAS Latency Field to set the access time at clock cycle and a Operation mode field to differentiate between normal operation (Burst read and burst Write) and a special Burst Read and Single Write mode. The mode set operation must be done before any activate command after the initial power up. Any content of the mode register can be altered by re-executing the mode set command. All banks must be in precharged state and CKE must be high at least one clock before the mode set operation. After the mode register is set, a Standby or NOP command is required. Low signals of RAS, CAS, and WE at the positive edge of the clock activate the mode set operation. Address input data at this timing defines parameters to be set as shown in the previous table. ## Read and Write Operation When $\overline{RAS}$ is low and both $\overline{CAS}$ and $\overline{WE}$ are high at the positive edge of the clock, a RAS cycle starts. According to address data, a word line of the selected bank is activated and all of sense amplifiers associated to the wordline are set. A $\overline{CAS}$ cycle is triggered by setting $\overline{RAS}$ high and $\overline{CAS}$ low at a clock timing after a necessary delay, $t_{RCD}$ , from the $\overline{RAS}$ timing. $\overline{WE}$ is used to define either a read $\overline{WE} = H$ ) or a write $\overline{WE} = L$ ) at this stage. SDRAM provides a wide variety of fast access modes. In a single CAS cycle, serial data read or write operations are allowed at up to a 125 MHz data rate. The numbers of serial data bits are the burst length programmed at the mode set operation, i.e., one of 1, 2, 4, 8. Column addresses are segmented by the burst length and serial data accesses are done within this boundary. The first column address to be accessed is supplied at the CAS timing and the subsequent addresses are generated automatically by the programmed burst length and its sequence. For example, in a burst length of 8 with interleave sequence, if the first address is '2', then the rest of the burst sequence is 3, 0, 1, 6, 7, 4, and 5. ## Address Input for Mode Set (Mode Register Operation) Similar to the page mode of conventional DRAM's, burst read or write accesses on any column address are possible once the RAS cycle latches the sense amplifiers. The maximum t<sub>RAS</sub> or the refresh interval time limits the number of random column accesses. A new burst access can be done even before the previous burst ends. The interrupt operation at every clock cycles is supported. When the previous burst is interrupted, the remaining addresses are overridden by the new address with the full burst length. An interrupt which accompanies with an operation change from a read to a write is possible by exploiting DQM to avoid bus contention. When two or more banks are activated sequentially, interleaved bank read or write operations are possible. With the programmed burst length, alternate access and precharge operations on two or more banks can realize fast serial data access modes among many different pages. Once two or more banks are activated, column to column interleave operation can be done between different pages. #### Burst Length and Sequence: | Burst<br>Length | Starting Address<br>(A2 A1 A0) | Seque | entia | | | Add<br>nal) | lres | sing | l | Interleave Burst Addressing (decimal) | | | | | | | | | |-----------------|-----------------------------------------------|--------------------------------------|--------------------------------------|---------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|---------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|---------------------------------| | 2 | xx0<br>xx1 | | 0, 1<br>1, 0 | | | | | | | 0, 1<br>1, 0 | | | | | | | | | | 4 | x00<br>x01<br>x10<br>x11 | | | 1<br>2 | , 2,<br>, 3, | 2, 3<br>3, 0<br>0, 1<br>1, 2 | | | | | | | 1<br>2 | ), 1,<br>, 0,<br>2, 3,<br>3, 2, | 3, 2<br>0, 1 | | | | | 8 | 000<br>001<br>010<br>011<br>100<br>101<br>110 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>0 | 2<br>3<br>4<br>5<br>6<br>7<br>0 | 3<br>4<br>5<br>6<br>7<br>0<br>1<br>2 | 4<br>5<br>6<br>7<br>0<br>1<br>2<br>3 | 5<br>6<br>7<br>0<br>1<br>2<br>3<br>4 | 6<br>7<br>0<br>1<br>2<br>3<br>4<br>5 | 7<br>0<br>1<br>2<br>3<br>4<br>5<br>6 | | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | 1<br>0<br>3<br>2<br>5<br>4<br>7<br>6 | 2<br>3<br>0<br>1<br>6<br>7<br>4<br>5 | 3<br>2<br>1<br>0<br>7<br>6<br>5<br>4 | 4<br>5<br>6<br>7<br>0<br>1<br>2<br>3 | 5<br>4<br>7<br>6<br>1<br>0<br>3<br>2 | 6<br>7<br>4<br>5<br>2<br>3<br>0<br>1 | 7<br>6<br>5<br>4<br>3<br>2<br>1 | #### Refresh Mode SDRAM has two refresh modes, Auto Refresh and Self Refresh. Auto Refresh is similar to the CAS -before-RAS refresh of conventional DRAMs. All of banks must be precharged before applying any refresh mode. An on-chip address counter increments the word and the bank addresses and no bank information is required for both refresh modes. The chip enters the Auto Refresh mode, when RAS and CAS are held low and CKE and WE are held high at a clock timing. The mode restores word line after the refresh and no external precharge command is necessary. A minimum tRC time is required between two automatic refreshes in a burst refresh mode. The same rule applies to any access command after the automatic refresh operation. The chip has an on-chip timer and the Self Refresh mode is available. It enters the mode when RAS, CAS, and CKE are low and WE is high at a clock timing. All of external control signals including the clock are disabled. Returning CKE to high enables the clock and initiates the refresh exit operation. After the exit command, at least one $t_{RC}$ delay is required prior to any access command. #### DQM Function DQM has two functions for data I/O read and write operations. During reads, when it turns to "high" at a clock timing, data outputs are disabled and become high impedance after two clock delay (DQM Data Disable Latency $t_{DQZ}$ ). It also provides a data mask function for writes. When DQM is activated, the write operation at the next clock is prohibited (DQM Write Mask Latency t<sub>DOW</sub> = zero clocks). #### **Power Down** In order to reduce standby power consumption, a power down mode is available. All banks must be precharged and the necessary Precharge delay (trp) must occur before the SDRAM can enter the Power Down mode. Once the Power Down mode is initiated by holding CKE low, all of the receiver circuits except CLK and CKE are gated off. The Power Down mode does not perform any refresh operations, therefore the device can't remain in Power Down mode longer than the Refresh period (tref) of the device. Exit from this mode is performed by taking CKE "high". One clock delay is required for mode entry and exit. #### Auto Precharge Two methods are available to precharge SDRAMs. In an automatic precharge mode, the CAS timing accepts one extra address, CA10, to determine whether the chip restores or not after the operation. If CA10 is high when a Read Command is issued, the **Read with Auto-Precharge** function is initiated. The SDRAM automatically enters the precharge operation one clock before the last data out for CAS latencies 2, two clocks for CAS latencies 3 and three clocks for CAS latencies 4. If CA10 is high when a Write Command is issued, the **Write** with Auto-Precharge function is initiated. The SDRAM automatically enters the precharge operation a time delay equal to t<sub>WR</sub> (Write recovery time) after the last data in. #### **Precharge Command** There is also a separate precharge command available. When RAS and WE are low and CAS is high at a clock timing, it triggers the precharge operation. Three address bits, BA0, BA1 and A10 are used to define banks as shown in the following list. The precharge command can be imposed one clock before the last data out for CAS latency = 2, two clocks before the last data out for CAS latency = 3. Writes require a time delay twr from the last data out to apply the precharge command. Bank Selection by Address Bits: | A10 | BA0 | BA1 | | |-----|-----|-----|-----------| | 0 | 0 | 0 | Bank 0 | | 0 | 0 | 1 | Bank 1 | | 0 | 1 | 0 | Bank 2 | | 0 | 1 | 1 | Bank 3 | | 1 | Х | Х | all Banks | #### Burst Termination Once a burst read or write operation has been initiated, there are several methods in which to terminate the burst operation prematurely. These methods include using another Read or Write Command to interrupt an existing burst operation, use a Precharge Command to interrupt a burst cycle and close the active bank, or using the Burst Stop Command to terminate the existing burst operation but leave the bank open for future Read or Write Commands to the same page of the active bank. When interrupting a burst with another Read or Write Command care must be taken to avoid I/O contention. The Burst Stop Command, however, has the fewest restrictions making it the easiest method to use when terminating a burst operation before it has been completed. If a Burst Stop command is issued during a burst write operation, then any residual data from the burst write cycle will be ignored. Data that is presented on the I/O pins before the Burst Stop Command is registered will be written to the memory. ### Recommended Operation and Characteristics for LV-TTL $T_A = 0 \text{ to } 70 \text{ °C}; V_{SS} = 0 \text{ V}; V_{CC}, V_{CCQ} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | | | Limit \ | <b>Values</b> | | | |-----------------------------------------------------------------------------------------|-------------------|-----------------------|---------------|------|-------| | Parameter | Symbol | min. | max. | Unit | Notes | | Input high voltage | V <sub>IH</sub> | 0.8xV <sub>CCQ</sub> | Vcc+0.3 | V | 1, 2 | | Input low voltage | V <sub>IL</sub> | - 0.3 | 0.3 | ٧ | 1, 2 | | Output high voltage (I <sub>OUT</sub> = – 4.0 mA) | V <sub>OH</sub> | V <sub>CCQ</sub> -0.2 | - | ٧ | | | Output low voltage (I <sub>OUT</sub> = 4.0 mA) | V <sub>OL</sub> | _ | 0.4 | ٧ | | | Input leakage current, any input (0 V < V <sub>IN</sub> < 2.7V, all other inputs = 0 V) | I <sub>I(L)</sub> | <b>-</b> 5 | 5 | μА | | | Output leakage current (DQ is disabled, 0 V < V <sub>OUT</sub> < V <sub>CC</sub> ) | I <sub>O(L)</sub> | <b>-</b> 5 | 5 | μА | | 9 <sup>1.</sup> All voltages are referenced to $V_{SS}$ . 2. $V_{IH}$ may overshoot to $V_{CC}$ + 0.8 V for pulse width of < 4ns with 2.5V. $V_{IL}$ may undershoot to -2.0 V for pulse width < 4.0 ns with 2.5V. Pulse width measured at 50% points with amplitude measured peak to DC reference. **Operating Currents** ( $T_A$ = -40 to 70°C, $V_{CC}$ = 2.5V $\pm$ 0.2V) (Recommended Operating Conditions unless otherwise noted) | | | | | Max. | | | | |--------|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----|-----------|------|------|------| | Symbol | Parameter & Test Condition | | -6 | -7 / -7PC | -8PC | Unit | Note | | ICC1 | Operating Current $t_{RC} = t_{RCMIN.}, t_{RC} = t_{CKMIN}.$ Active-precharge command cycling, without Burst Operation | 1 bank operation | 190 | 170 | 150 | mA | 7 | | ICC2P | Precharge Standby Current | t <sub>CK</sub> = min. | 1.5 | 1.5 | 1.5 | mA | 7 | | ICC2PS | in Power Down Mode<br>CS =V <sub>IH</sub> , CKE≤ V <sub>IL(max)</sub> | t <sub>CK</sub> = Infinity | 1 | 1 | 1 | mA | 7 | | ICC2N | Precharge Standby Current | t <sub>CK</sub> = min. | 55 | 45 | 35 | mA | | | ICC2NS | in Non-Power Down Mode<br>CS =V <sub>IH</sub> , CKE≥ V <sub>IL(max)</sub> | t <sub>CK</sub> = Infinity | 10 | 10 | 10 | mA | | | ICC3N | No Operating Current $t_{CK} = min, \overline{CS} = V_{IH(min)}$ | CKE ≥ V <sub>IH(MIN.)</sub> | 65 | 55 | 45 | mA | | | ICC3P | bank ; active state ( 4 banks) | $\begin{aligned} \text{CKE} &\leq \text{V}_{\text{IL}(\text{MAX.})} \\ \text{(Power down mode)} \end{aligned}$ | 10 | 10 | 10 | mA | | | ICC4 | Burst Operating Current t <sub>CK</sub> = min Read/Write command cycling | | 130 | 110 | 90 | mA | 7,8 | | ICC5 | Auto Refresh Current t <sub>CK</sub> = min Auto Refresh command cycling | | 270 | 250 | 210 | mA | 7 | | ICC6 | Self Refresh Current | | 1.5 | 1.5 | 1.5 | mA | | | | Self Refresh Mode, CKE≤ 0.2V | L-version | 800 | 800 | 800 | μA | | These parameters depend on the cycle rate and these values are measured by the cycle rate under the minimum value of t<sub>CK</sub> and t<sub>RC</sub>. Input signals are changed one time during t<sub>CK</sub>. These parameter depend on output loading. Specified values are obtained with output open. AC Characteristics 1,2,3 $T_A$ = -40 to 70 °C; $V_{SS}$ = 0 V; $V_{DD}$ = 2.5 V $\pm$ 0.2 V, $t_T$ = 1 ns | | | Limit Values | | | | | | | | | | | |------|-------------------|----------------------------------------------------------|----------|------------|----------|------------|---------|------------|---------|------------|---------------|----------| | | | | | -6 | -7 | PC | | -7 | -8 | РС | | | | # | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | Note | | Cloc | k and Clo | ck Enable | 1 | | | | | | | | | <u>'</u> | | 1 | t <sub>CK</sub> | Clock Cycle Time CAS Latency = 3 CAS Latency = 2 | 6<br>7.5 | _<br>_ | 7<br>7.5 | _<br>_ | 7<br>10 | _<br>_ | 8<br>10 | _<br>_ | s<br>ns<br>ns | | | 2 | t <sub>CK</sub> | Clock Frequency CAS Latency = 3 CAS Latency = 2 | _<br>_ | 166<br>133 | _<br>_ | 143<br>133 | _<br>_ | 143<br>100 | _<br>_ | 125<br>100 | MHz<br>MHz | | | 3 | t <sub>AC</sub> | Access Time from Clock CAS Latency = 3 CAS Latency = 2 | - | 5.4<br>5.4 | _<br>_ | 5.4<br>5.4 | _<br>_ | 5.4<br>6 | _<br>_ | 6<br>6 | ns<br>ns | 2, 4 | | 4 | t <sub>CH</sub> | Clock High Pulse Width | 2.5 | _ | 2.5 | _ | 2.5 | _ | 3 | _ | ns | | | 5 | t <sub>CL</sub> | Clock Low Pulse Width | 2.5 | _ | 2.5 | _ | 2.5 | _ | 3 | _ | ns | | | 6 | t <sub>T</sub> | Transition Tim | 0.3 | 1.2 | 0.3 | 1.2 | 0.3 | 1.2 | 0.5 | 10 | ns | | | Setu | ıp and Ho | ld Times | | | | | | | | | | | | 7 | t <sub>IS</sub> | Input Setup Time | 1.5 | _ | 1.5 | _ | 1.5 | _ | 2 | _ | ns | 5 | | 8 | t <sub>IH</sub> | Input Hold Time | 0.8 | - | 8.0 | _ | 0.8 | _ | 1 | _ | ns | 5 | | 9 | t <sub>CKS</sub> | Input Setup Time | 1.5 | _ | 1.5 | _ | 1.5 | _ | 2 | _ | ns | 5 | | 10 | t <sub>CKH</sub> | CKE Hold Time | 0.8 | _ | 0.8 | - | 0.8 | _ | 1 | _ | ns | 5 | | 11 | t <sub>RSC</sub> | Mode Register Set-up Time | 12 | - | 14 | - | 14 | - | 16 | - | ns | | | 12 | t <sub>SB</sub> | Power Down Mode Entry Time | 0 | 6 | 0 | 7 | 0 | 7 | 0 | 8 | ns | | | Con | nmon Para | ameters | | | | | | | | | | | | 13 | t <sub>RCD</sub> | Row to Column Delay Time | 12 | _ | 15 | _ | 15 | _ | 20 | _ | ns | 6 | | 14 | t <sub>RP</sub> | Row Precharge Time | 15 | - | 15 | - | 15 | - | 20 | - | ns | 6 | | 15 | t <sub>RAS</sub> | Row Active Time | 40 | 100K | 42 | 100K | 42 | 100K | 45 | 100k | ns | 6 | | 16 | t <sub>RC</sub> | Row Cycle Time | 60 | _ | 60 | - | 60 | _ | 60 | - | ns | 6 | | 17 | t <sub>RRD</sub> | Activate(a) to Activate(b) Command Period | 12 | - | 14 | _ | 14 | _ | 16 | _ | ns | 6 | | 18 | t <sub>CCD</sub> | CAS(a) to CAS(b) Command Period | 1 | - | 1 | _ | 1 | _ | 1 | _ | CLK | | | Refr | esh Cycle | | | | | | | | | | | | | 19 | t <sub>REF</sub> | Refresh Period (4096 cycles) | _ | 64 | _ | 64 | _ | 64 | _ | 64 | ms | | | 20 | t <sub>SREX</sub> | Self Refresh Exit Time | 1 | _ | 1 | _ | 1 | _ | 1 | _ | CLK | | ## AC Characteristics (Cont'd) | | | | | | | Limit | Value | s | | | | | |------|------------------|---------------------------------|-----------------|------|------|-------|-------|------|------|------|------|------| | | | | | -6 | -7PC | | -7 | | -8 | PC | | | | # | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | Note | | Rea | d Cycle | | | | | | | | | | | | | 21 | t <sub>OH</sub> | Data Out Hold Time | 3 | _ | 3 | _ | 3 | _ | 3 | _ | ns | 2 | | 22 | t <sub>LZ</sub> | Data Out to Low Impedance Time | 1 | _ | 1 | _ | 1 | _ | 0 | _ | ns | | | 23 | t <sub>HZ</sub> | Data Out to High Impedance Time | 3 | 6 | 3 | 7 | 3 | 7 | 3 | 8 | ns | 7 | | 24 | t <sub>DQZ</sub> | DQM Data Out Disable Latency | _ | 2 | - | 2 | - | 2 | - | 2 | CLK | | | Writ | e Cycle | | | | | | | | | | | | | 25 | t <sub>WR</sub> | Write Recovery Time | 2 | _ | 2 | _ | 2 | _ | 2 | _ | CLK | | | 26 | t <sub>DQW</sub> | DQM Write Mask Latency | 0 - 0 - 0 - 0 - | | | | | CLK | | | | | #### Notes for AC Parameters: - 1. For proper power-up see the operation section of this data sheet. - 2. AC timing tests have $V_{IL}$ = 0.8V and $V_{IH}$ = 2.0V with the timing referenced to the 1.4 V crossover point. The transition time is measured between $V_{IH}$ and $V_{IL}$ . All AC measurements assume $t_T$ = 1ns with the AC output load circuit shown in Figure 1. Figure 1. - 4. If clock rising time is longer than 1 ns, a time $(t_T/2 0.5)$ ns has to be added to this parameter. - 5. If $t_T$ is longer than 1 ns, a time $(t_T 1)$ ns has to be added to this parameter. - 6. These parameter account for the number of clock cycle and depend on the operating frequency of the clock, as follows: the number of clock cycle = specified value of timing period (counted in fractions as a whole number) Self Refresh Exit is a synchronous operation and begins on the 2nd positive clock edge after CKE returns high. Self Refresh Exit is not complete until a time period equal to tRC is satisfied once the Self Refresh Exit command is registered. 7. Referenced to the time which the output achieves the open circuit condition, not to output voltage levels ## **Timing Diagrams** - 1. Bank Activate Command Cycle - 2. Burst Read Operation - 3. Read Interrupted by a Read - 4. Read to Write Interval - 4.1 Read to Write Interval - 4.2 Minimum Read to Write Interval - 4.3 Non-Minimum Read to Write Interval - 5. Burst Write Operation - 6. Write and Read Interrupt - 6.1 Write Interrupted by a Write - 6.2 Write Interrupted by Read - 7. Burst Write & Read with Auto-Precharge - 7.1 Burst Write with Auto-Precharge - 7.2 Burst Read with Auto-Precharge - 8. Burst Termination - 8.1 Termination of a Burst Write Operation - 8.2 Termination of a Burst Write Operation - 9. AC- Parameters - 9.1 AC Parameters for a Write Timing - 9.2 AC Parameters for a Read Timing - 10. Mode Register Set - 11. Power on Sequence and Auto Refresh (CBR) - 12. Power Down Mode - 13. Self Refresh (Entry and Exit) - 14. Auto Refresh (CBR) # Timing Diagrams (Cont'd) - 15. Random Column Read ( Page within same Bank) - 15.1 $\overline{\text{CAS}}$ Latency = 2 - $15.2 \overline{\text{CAS}} \text{ Latency} = 3$ - 16. Random Column Write ( Page within same Bank) - $16.1 \overline{\text{CAS}} \text{ Latency} = 2$ - $16.2 \overline{\text{CAS}} \text{ Latency} = 3$ - 17. Random Row Read (Interleaving Banks) with Precharge - $17.1 \overline{\text{CAS}} \text{ Latency} = 2$ - $17.2 \overline{\text{CAS}} \text{ Latency} = 3$ - 18. Random Row Write (Interleaving Banks) with Precharge - 18.1 $\overline{\text{CAS}}$ Latency = 2 - $18.2 \overline{\text{CAS}} \text{ Latency} = 3$ - 19. Precharge Termination of a Burst - 19.1 $\overline{\text{CAS}}$ Latency = 2 - $19.2 \overline{\text{CAS}} \text{ Latency} = 3$ # 1. Bank Activate Command Cycle # $\overline{(CAS| latency = 3)}$ # 2. Burst Read Operation # (Burst Length = 4, $\overline{CAS}$ latency = 2, 3) # 3. Read Interrupted by a Read # (Burst Length = 4, $\overline{CAS}$ latency = 2, 3) ## 4.1 Read to Write Interval # (Burst Length = 4, $\overline{CAS}$ latency = 3) ## 4.2 Minimum Read to Write Interval # (Burst Length = 4, $\overline{CAS}$ latency = 2) ## 4.3 Non-Minimum Read to Write Interval # (Burst Length = 4, $\overline{CAS}$ latency = 2, 3) # 5. Burst Write Operation # (Burst Length = 4, $\overline{CAS}$ latency = 2, 3) # 6.1 Write Interrupted by a Write # (Burst Length = 4, $\overline{CAS}$ latency = 2, 3) ## 6.2 Write Interrupted by a Read # (Burst Length = 4, $\overline{CAS}$ latency = 2, 3) ## 7. Burst Write with Auto-Precharge # Burst Length = 2, $\overline{CAS}$ latency = 2, 3) Bank can be reactivated after trp # 7.2 Burst Read with Auto-Precharge # Burst Length = 4, $\overline{CAS}$ latency = 2, 3) # 8.1 Termination of a Burst Read Operation # $(\overline{CAS} | latency = 2, 3)$ ## 8.2 Termination of a Burst Write Operation # $\overline{(CAS\ latency = 2, 3)}$ Input data for the Write is masked. Burst Length = 4, $\overline{CAS}$ Latency = 2T22 T21 T20 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 RAX (RAX Auto Refresh Command **E** 2 1 (Minimum Interval) 9**L T**2 T3 T4 Auto Refresh Command \_\_\_\_\_ 14. Auto Refresh (CBR) trp t<sub>CK2</sub> Ε Precharge Command All Banks ٤ ΪΙ CKE RAS DOM CL<sub>K</sub> CS CAS WE Addr 9 BA ΑP # **Complete List of Operation Commands** # **SDRAM Function Truth Table** | CURRENT<br>STATE <sup>1</sup> | cs | RAS | CAS | WE | BS | Addr | ACTION | |-------------------------------|----|-----|-----|----|-----|-------|---------------------------------------------------| | Idle | Н | Х | Х | Х | Х | Х | NOP or Power Down | | | L | Н | Н | Н | Х | X | NOP | | | L | Н | Н | L | BS | X | ILLEGAL <sup>2</sup> | | | L | Н | L | Х | BS | X | ILLEGAL <sup>2</sup> | | | L | L | Н | Н | BS | RA | Row (&Bank) Active; Latch Row Address | | | L | L | Н | L | BS | AP | NOP <sup>4</sup> | | | L | L | L | Н | X | X | Auto-Refresh or Self-Refresh <sup>5</sup> | | | L | L | L | L | Op- | Code | Mode reg. Access <sup>5</sup> | | Row Active | Н | Х | Х | Х | Х | Х | NOP | | | L | Н | Н | Х | Х | X | NOP | | | L | Н | L | Н | BS | CA,AP | Begin Read; Latch CA; DetermineAP | | | L | Н | L | L | BS | CA,AP | Begin Write; Latch CA; DetermineAP | | | L | L | Н | Н | BS | X | ILLEGAL <sup>2</sup> | | | L | L | Н | L | BS | AP | Precharge | | | L | L | L | Х | Х | Х | ILLEGAL | | Read | Н | X | Х | X | Х | Х | NOP (Continue Burst to End;>Row Active) | | | L | Н | Н | Н | Х | X | NOP (Continue Burst to End;>Row Active) | | | L | Н | Н | L | BS | X | Burst Stop Command > Row Active | | | L | Н | L | Н | BS | CA,AP | Term Burst, New Read, DetermineAP <sup>3</sup> | | | L | Н | L | L | BS | CA,AP | Term Burst, Start Write, DetermineAP <sup>3</sup> | | | L | L | Н | Н | BS | X | ILLEGAL <sup>2</sup> | | | L | L | Н | L | BS | AP | Term Burst, Precharge | | | L | L | L | Х | Х | Х | ILLEGAL | | Write | Н | Х | Х | Х | Х | Х | NOP (Continue Burst to End;>Row Active) | | | L | Н | Н | Н | Х | X | NOP (Continue Burst to End;>Row Active) | | | L | Н | Н | L | BS | X | Burst Stop Command > Row Active | | | L | Н | L | Н | BS | CA,AP | Term Burst, Start Read, DetermineAP <sup>3</sup> | | | L | Н | L | L | BS | CA,AP | Term Burst, New Write, DetermineAP <sup>3</sup> | | | L | L | Н | Н | BS | X | ILLEGAL <sup>2</sup> | | | L | L | Н | L | BS | AP | Term Burst, Precharge <sup>3</sup> | | | L | L | L | Х | X | Х | ILLEGAL | | Read | Н | Х | Х | Х | Х | Х | NOP (Continue Burst to End;> Precharge) | | with | L | Н | Н | Н | Х | Х | NOP (Continue Burst to End;> Precharge) | | Auto | L | Н | Н | L | BS | Х | ILLEGAL <sup>2</sup> | | Precharge | L | Н | L | Н | BS | Х | ILLEGAL <sup>2</sup> | | | L | Н | L | L | Х | Х | ILLEGAL | | | L | L | Н | Н | BS | X | ILLEGAL <sup>2</sup> | | | L | L | Н | L | BS | AP | ILLEGAL <sup>2</sup> | | | L | L | L | Х | Х | X | ILLEGAL | ## SDRAM FUNCTION TRUTH TABLE(continued) | CURRENT<br>STATE <sup>1</sup> | cs | RAS | CAS | WE | BS | Addr | ACTION | |------------------------------------|-----------------------|----------------------------|----------------------------|----------------------------|------------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Write<br>with<br>Auto<br>Precharge | H<br>L<br>L<br>L<br>L | X<br>H<br>H<br>H<br>L<br>L | X<br>H<br>H<br>L<br>H<br>H | X<br>H<br>L<br>H<br>L | X<br>X<br>BS<br>BS<br>X<br>BS<br>BS<br>X | X<br>X<br>X<br>X<br>X<br>X<br>AP | NOP (Continue Burst to End;> Precharge) NOP (Continue Burst to End;> Precharge) ILLEGAL <sup>2</sup> ILLEGAL ILLEGAL ILLEGAL ILLEGAL ILLEGAL | | Precharging | H<br>L<br>L<br>L | X<br>H<br>H<br>L<br>L | X<br>H<br>H<br>L<br>H | X<br>H<br>L<br>X<br>H<br>L | X<br>X<br>BS<br>BS<br>BS<br>BS<br>X | X<br>X<br>X<br>X<br>X<br>AP<br>X | NOP;> Idle after tRP NOP;> Idle after tRP ILLEGAL <sup>2</sup> ILLEGAL <sup>2</sup> ILLEGAL <sup>2</sup> ILLEGAL NOP <sup>4</sup> ILLEGAL | | Row<br>Activating | H<br>L<br>L<br>L | X<br>H<br>H<br>L<br>L | X<br>H<br>H<br>L<br>H | X<br>H<br>L<br>X<br>H<br>L | X<br>X<br>BS<br>BS<br>BS<br>BS | X<br>X<br>X<br>X<br>X<br>AP | NOP;> Row Active after tRCD NOP;> Row Active after tRCD ILLEGAL <sup>2</sup> ILLEGAL <sup>2</sup> ILLEGAL <sup>2</sup> ILLEGAL <sup>2</sup> ILLEGAL <sup>2</sup> ILLEGAL | | Write<br>Recovering | H<br>L<br>L<br>L | X<br>H<br>H<br>L<br>L | X<br>H<br>H<br>L<br>H | X<br>H<br>L<br>X<br>H<br>L | X<br>X<br>BS<br>BS<br>BS<br>BS<br>X | X<br>X<br>X<br>X<br>X<br>AP<br>X | NOP NOP ILLEGAL <sup>2</sup> ILLEGAL <sup>2</sup> ILLEGAL <sup>2</sup> ILLEGAL <sup>2</sup> ILLEGAL <sup>2</sup> | | Refreshing | H<br>L<br>L<br>L | X<br>H<br>H<br>L<br>L | X<br>H<br>H<br>L | X<br>H<br>L<br>X<br>X | X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X | NOP;> Idle after tRC<br>NOP;> Idle after tRC<br>ILLEGAL<br>ILLEGAL<br>ILLEGAL<br>ILLEGAL | | Mode<br>Register<br>Accessing | H<br>L<br>L<br>L | X<br>H<br>H<br>L | X<br>H<br>H<br>L<br>X | X<br>H<br>L<br>X | X<br>X<br>X<br>X | X<br>X<br>X<br>X | NOP<br>NOP<br>ILLEGAL<br>ILLEGAL<br>ILLEGAL | V54C2128164VAT **MOSEL VITELIC** ## Clock Enable (CKE) Truth Table: | STATE(n) | CKE<br>n-1 | CKE<br>n | cs | RAS | CAS | WE | Addr | ACTION | |---------------------------|------------|----------|----|-----|-----|----|------|-----------------------------------| | Self-Refresh <sup>6</sup> | Н | Х | Х | Х | Х | Х | Х | INVALID | | | L | Н | Н | Х | Х | Х | Х | EXIT Self-Refresh, Idle after tRC | | | L | Н | L | Н | Н | Н | Х | EXIT Self-Refresh, Idle after tRC | | | L | Н | L | Н | Н | L | Х | ILLEGAL | | | L | Н | L | Н | L | Х | Х | ILLEGAL | | | L | Н | L | L | Х | Х | Х | ILLEGAL | | | L | L | Х | Х | Х | Х | Х | NOP (Maintain Self-Refresh) | | Power-Down | Н | Х | Х | Х | Х | Х | Х | INVALID | | | L | Н | Н | Х | Х | Х | Х | EXIT Power-Down, > Idle. | | | L | Н | L | Н | Н | Н | Х | EXIT Power-Down, > Idle. | | | L | Н | L | Н | Н | L | Х | ILLEGAL | | | L | Н | L | Н | L | Х | Х | ILLEGAL | | | L | Н | L | L | Х | Х | Х | ILLEGAL | | | L | L | Х | Х | Х | Х | Х | NOP (Maintain Low-Power Mode) | | All. Banks | Н | Н | Х | Х | Х | Х | Х | Refer to the function truth table | | Idle <sup>7</sup> | Н | L | Н | Х | Х | Х | Х | Enter Power- Down | | | Н | L | L | Н | Н | Н | Х | Enter Power- Down | | | Н | L | L | Н | Н | L | Х | ILLEGAL | | | Н | L | L | Н | L | Х | Х | ILLEGAL | | | Н | L | L | L | Н | Х | Х | ILLEGAL | | | Н | L | L | L | L | Н | Х | Enter Self-Refresh | | | Н | L | L | L | L | L | Х | ILLEGAL | | | L | L | Х | Х | Х | Х | Х | NOP | #### Abbreviations: RA = Row Address BS = Bank Address CA = Column Address AP = Auto Precharge #### Notes for SDRAM function truth table: - Current State is state of the bank determined by BS. All entries assume that CKE was active (HIGH) during the preceding clock cycle. Illegal to bank in specified state; Function may be legal in the bank indicated by BS, depending on the state of that bank. - 3. Must satisfy bus contention, bus turn around, and/or write recovery requirements. - 4. NOP to bank precharging or in Idle state. May precharge bank(s) indicated by BS (andAP). - Illegal if any bank is not Idle. CKE Low to High transition will re-enable CLK and other inputs asynchronously. A minimum setup time must be satisfied before any command other than EXIT. - 7. Power-Down and Self-Refresh can be entered only from the All Banks Idle State. - 8. Must be legal command as defined in the SDRAM function truth table. ## Package Diagram 54 PINS TSOP II ① Does not include plastic or metal protrusion of 0.15 max. per side Unit in inches [mm] ## **MOSEL VITELIC** ## V54C2128164VAT U.S.A. 3910 NORTH FIRST STREET SAN JOSE, CA 95134 PHONE: 408-433-6000 FAX: 408-433-0952 TAIWAN 7F. NO. 102 MIN-CHUAN E. ROAD, SEC. 3 TAIPEI PHONE: 886-2-2545-1213 FAX: 886-2-2545-1209 NO 19 LI HSIN ROAD SCIENCE BASED IND. PARK HSIN CHU, TAIWAN, R.O.C. PHONE: 886-3-579-5888 FAX: 886-3-566-5888 **SINGAPORE** 10 ANSON ROAD #23-13 INTERNATIONAL PLAZA SINGAPORE 079903 PHONE: 65-6323-1801 FAX: 65-6323-7013 **JAPAN** ONZE 1852 BUILDING 6F 2-14-6 SHINTOMI, CHUO-KU TOKYO 104-0041 PHONE: 03-3537-1400 FAX: 03-3537-1402 **UK & IRELAND** SUITE 50. GROVEWOOD BUSINESS CENTRE STRATHCLYDE BUSINESS PARK BELLSHILL, LANARKSHIRE, SCOTLAND, ML4 3NQ PHONE: 44-1698-748515 FAX: 44-1698-748516 #### U.S. SALES OFFICES **WEST** 3910 NORTH FIRST STREET SAN JOSE, CA 95134 PHONE: 408-433-6000 FAX: 408-433-0952 **CENTRAL / EAST** 604 FIELDWOOD CIRCLE RICHARDSON, TX 75081 PHONE: 214-352-3775 FAX: 214-904-9029 © Copyright, MOSEL VITELIC Corp. Printed in U.S.A. The information in this document is subject to change without MOSEL VITELIC makes no commitment to update or keep current the information contained in this document. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of MOSEL-VITELIC. MOSEL VITELIC subjects its products to normal quality control sampling techniques which are intended to provide an assurance of high quality products suitable for usual commercial applications. MOSEL VITELIC does not do testing appropriate to provide 100% product quality assurance and does not assume any liability for consequential or incidental arising from any use of its products. If such products are to be used in applications in which personal injury might occur from failure, purchaser must do its own quality assurance testing appropriate to such applications.