### Overview The VG4616321B SGRAM is a high-speed CMOS synchronous graphic RAM containing 16M bits. It is internally configured as a dual 256K x 32 DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the 256K x 32 bit banks is organized as 1024 rows by 256 columns by 32 bits. Read and write accesses to the SGRAM are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of a BankActivate command which is then followed by a Read or Write command. The VG4616321B provides for programmable Read or Write burst lengths of 1, 2, 4, 8, or full page, with burst termination option. An Auto Precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst sequence. The refresh functions, either Auto or Self Refresh are easy to use. In addition, it features the write per bit and the masked block write functions. By having a programmable Mode register and special mode register, the system can choose the best suitable modes to maximize its performance. These devices are well suited for applications requiring high memory bandwidth, and when combined with special graphics functions result in a device particularly well suited to high performance graphics applications. ### Pin Assignment (Top View) ### **Features** - Fast access time from clock: 5/5.5/6.5ns - Fast clock rate: 166/143/125MHz - Fully synchronous operation - · Internal pipelined architecture - Dual internal banks(256K x 32-bit x 2-bank) - Programmable Mode and Special Mode registers - CAS Latency: 2, 3 - Burst Length: 1, 2, 4, 8, or full page - Burst Type: interleaved or linear burst - Burst Read Single Write - Load Color or Mask register - · Burst stop function - Individual byte controlled by DQM0-3 - · Block write and write-per-bit capability - · Auto Refresh and Self Refresh - 2048 refresh cycles/32ms - Single + 3.3V $\pm$ 0.3V power supply - Interface: LVTTL - JEDEC 100-pin Plastic QFP package ### **Key Specifications** | | VG4616321B | -6/-7/-8 | |------------------|----------------------------|--------------| | t <sub>CK</sub> | Clock Cycle time(min.) | 6/7/8 ns | | t <sub>RAS</sub> | Row Active time(min.) | 36/42/48 ns | | t <sub>AC</sub> | Access time from CLK(max.) | 5/5.5/6.5 ns | | t <sub>RC</sub> | Row Cycle time(min.) | 54/63/72 ns | # **Block Diagram** Table 1 shows the details for pin number, symbol, type, and description. Table 1. Pin Description of VG4616321B | Pin<br>Number | Symbol | Туре | Description | |-----------------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 55 | CLK | Input | <b>Clock:</b> CLK is driven by the system clock. All SGRAM input signals are sampled on the positive edge of CLK. CLK also increments the internal burst counter and control the output registers. | | 54 | CKE | Input | Clock Enable: CKE activates(HIGH) and deactivates(LOW) the CLK signal. If CKE goes low synchronously with clock (set-up and hold time same as other inputs), the internal clock is suspended from the next clock cycle and the state of output and burst address is frozen as long as the CKE remains low. When both banks are in the idle state, deactivating the clock controls the entry to the Power Down and Self Refresh modes. CKE is synchronous except after the device enters Power Down and Self Refresh modes, where CKE becomes asynchronous until after exiting the same mode. The input buffers, including CLK, are disabled during Power Down and Self Refresh modes providing low standby power. | | 29 | BS | Input | <b>Bank Select:</b> BS defines to which bank the BankActivate, Read, Write, or BankPrecharge command is being applied. BS is also used to program the 10th bit of the Mode and Special Mode registers. | | 30-34,<br>47-51 | A0-A9 | Input | Address Inputs: A0-A9 are sampled during the BankActivate command (row address A0-A9) and Read/Write command (column address A0-A7 with A9 defining Auto Precharge) to select one location out of the 256K available in the respective bank. During a Precharge command, A9 is sampled to determine if both banks are to be precharged (A9 = HIGH). The address inputs also provide the op-code during a Mode Register Set or Special Mode Register Set command. | | 28 | CS | Input | Chip Select: CS enables (sampled LOW) and disables (sampled HIGH) the command decoder. All commands are masked when CS is sampled HIGH. CS provides for external bank selection on systems with multiple banks. It is considered part of the command code. | | 27 | RAS | Input | Row Address Strobe: The RAS signal defines the operation commands in conjunction with the CAS and WE signals, and is latched at the positive edges of CLK. When RAS and CS are asserted "LOW" and CAS is asserted "HIGH", either the BankActivate command or the Precharge command is selected by the WE signal. When the WE is asserted "HIGH" the BankActivate command is selected and the bank designated by BS is turned on to the active state. When the WE is asserted "LOW", the Precharge command is selected and the bank designated by BS is switched to the idle state after precharge operation. | | 26 | CAS | Input | Column Address Strobe: The CAS signal defines the operation commands in conjunction with the RAS and WE signals, and it is latched at the positive edges of CLK. When RAS is held "HIGH" and CS is asserted "LOW", the column access is started by asserting CAS "LOW". Then, the Read or Write command is selected by asserting WE "LOW" or "HIGH". | | 25 | WE | Input | Write Enable: The WE signal defines the operation commands in conjunction with the RAS and CAS signals, and it is latched at the positive edges of CLK. The WE input is used to select the BankActivate or Precharge command and Read or Write command. | | 53 | DSF | Input | <b>Define Special Function:</b> The DSF signal defines the operation commands in conjunction with the RAS and CAS and WE signals, and it is latched at the positive edges of CLK. The DSF input is used to select the masked write disable/enable command and block write command, and the Special Mode Register Set cycle. | | 23,56,24, 57 | DQM0-<br>DQM3 | Input | <b>Data Input/Output Mask:</b> DQM0-DQM3 are byte specific, nonpersistent I/O buffer controls. The I/O buffers are placed in a high-z state when DQM is sampled HIGH. Input data is masked when DQM is sampled HIGH during a write cycle. Output data is masked (two-clock latency) when DQM is sampled HIGH during a read cycle. DQM3 masks DQ31-DQ24, DQM2 masks DQ23-DQ16, DQM1 masks DQ15-DQ8, and DQM0 masks DQ7-DQ0. | |-----------------------------------------------------------------------------------------------------------------------------------|--------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 97,98,100,<br>1,3,4,6,7,<br>60,61,63,<br>64,68,69,<br>71,72,9,<br>10,12,13,<br>17,18,20,<br>21,74,75,<br>77, 78,80,<br>81, 83, 84 | DQ0-<br>DQ31 | | <b>Data I/O:</b> The DQ0-31 input and output data are synchronized with the positive edges of CLK. The I/Os are byte-maskable during Reads and Writes. The DQs also serve as column/byte mask inputs during Block Writes. | | 30,36-45,<br>52,58,<br>86-95 | NC | - | No Connect: These pins should be left unconnected. | | 2,8,14,22,<br>59,67,73,<br>79 | $V_{\mathrm{DDQ}}$ | Supply | DQ Power: Provide isolated power to DQs for improved noise immunity. | | 5,11,19,<br>62,70,76,<br>82,99 | $V_{SSQ}$ | Supply | DQ Ground: Provide isolated ground to DQs for improved noise immunity. | | 15,35,65,<br>96 | $V_{DD}$ | Supply | Power Supply: +3.3V ±0.3V | | 16,46,66,<br>85 | V <sub>SS</sub> | Supply | Ground | ### **Operation Mode** Fully synchronous operations are performed to latch the commands at the positive edges of CLK. Table 2 shows the truth table for the operation commands. Table 2. Truth Table (Note(1), (2)) | Command | State | CKEn-1 | CKEn | DQM <sup>(7)</sup> | BS | A9 | A0-8 | CS | RAS | CAS | WE | DSF | |-------------------------------------|-----------------------|--------|------|--------------------|----|----|------|----|-----|-----|----|-----| | BankActivate & Masked Write Disable | Idle <sup>(3)</sup> | Н | Х | Х | V | V | V | L | L | Н | Н | L | | BankActivate & Masked Write Enable | Idle <sup>(3)</sup> | Н | Х | Х | V | V | V | L | L | Н | Н | Н | | BankPrecharge | Any | Н | Х | Х | V | L | Х | L | L | Н | L | L | | PrechargeAll | Any | Н | Х | Х | Х | Н | Х | L | L | Н | L | L | | Write | Active <sup>(3)</sup> | Н | Х | Х | V | L | V | L | Н | L | L | L | | Block Write Command | Active <sup>(3)</sup> | Н | Х | Х | V | L | V | L | Н | L | L | Н | | Write and AutoPrecharge | Active <sup>(3)</sup> | Н | Х | Х | V | Н | V | L | Н | L | L | L | | Block Write and AutoPrecharge | Active <sup>(3)</sup> | Н | Х | Х | V | Н | V | L | Н | L | L | Н | | Read | Active <sup>(3)</sup> | Н | Х | Х | V | L | V | L | Н | L | Н | L | | Read and AutoPrecharge | Active <sup>(3)</sup> | Н | Х | Х | V | Н | V | L | Н | L | Н | L | | Mode Register Set | Idle | Н | Х | Х | V | L | V | L | L | L | L | L | | Special Mode Register Set | Idle <sup>(5)</sup> | Н | Х | Х | Х | Х | V | L | L | L | L | Н | | No-Operation | Any | Н | Х | Х | Х | Х | Х | L | Н | Н | Н | Х | | Burst Stop | Active <sup>(4)</sup> | Н | Х | Х | Х | Х | Х | L | Н | Н | L | L | | Device Deselect | Any | Н | Х | Х | Х | Х | Х | Н | Х | Х | Х | Х | | AutoRefresh | Idle | Н | Н | Х | Х | Х | Х | L | L | L | Н | L | | SelfRefresh Entry | Idle | Н | L | Х | Х | Х | Х | L | L | L | Н | L | | SelfRefresh Exit | Idle | L | Н | Х | Х | Х | Х | Η | Х | Х | Х | Х | | | (SelfRefresh) | | | | | | | L | Н | Н | Н | Х | | Clock Suspend Mode Entry | Active | Н | L | Х | Х | Х | Х | Х | Х | Х | Х | Х | | Power Down Mode Entry | Any <sup>(6)</sup> | Н | L | Х | Х | Х | Х | Н | Х | Х | Х | Х | | | | | | | | | | L | Н | Н | Н | L | | Clock Suspend Mode Exit | Active | L | Н | Х | Х | Х | Х | Х | Х | Х | Х | Х | | Power Down Mode Exit | Any | L | Н | Х | Х | Х | Х | Н | Х | Х | Х | Х | | | (Power-<br>Down) | | | | | | | L | Н | Н | Н | L | | Data Write/Output Enable | Active | Н | Х | L | Х | Х | Х | Х | Х | Х | Х | Х | | Data Write/Output Disable | Active | Н | Х | Н | Х | Х | Х | Х | Х | Х | Х | Х | | | | | | | | • | | | | | | | Note: 1. V = Valid X = Don't Care L = Low level H = High level - CKEn signal is input level when commands are provided.CKEn-1 signal is input level one clock cycle before the commands are provided. - 3. These are states of bank designated by BS signal. - 4. Device state is 1, 2, 4, 8, and full page burst operation. - 5. The Special Mode Register Set is also available in Row Active State. - Power Down Mode can not entry in the burst operation.When this command assert in the burst cycle, device state is clock suspend mode. - 7. DQM0-3 #### **Commands** 1 BankActivate & Masked Write Disable command (RAS = "L", CAS = "H", WE = "H", DSF = "L", BS = Bank, A0-A9 = Row Address) The BankActivate command activates the idle bank designated by the BS (Bank Select) signal. By latching the row address on A0 to A9 at the time of this command, the selected row access is initiated. The read or write operation in the same bank can occur after a time delay of $t_{RCD}(min.)$ from the time of bank activation. A subsequent BankActivate command to a different row in the same bank can only be issued after the previous active row has been precharged (refer to the following figure). The minimum time interval between successive BankActivate commands to the same bank is defined by $t_{RC}(min.)$ . The SGRAM has two internal banks on the same chip and shares part of the internal circuitry to reduce chip area, therefore it restricts the back-to-back activation of both banks. $t_{RRD}(min.)$ specifies the minimum time required between activating different banks. After this command is used, the Write command and the Block Write command perform the no mask write operation. BankActivate Command Cycle (Burst Length = n, CAS Latency = 3) Bank Activate & Masked Write Enable command (refer to the above figure) (RAS = "L", CAS = "H", WE = "H", DSF = "H", BS = Bank, A0-A9 = Row Address) The BankActivate command activates the idle bank designated by BS signal. After this command is performed, the Write command and the Block Write command perform the masked write operation. In the masked write and the masked block write functions, the I/O mask data that was stored in the write mask register is used. 3 BankPrecharge command (RAS = "L", CAS = "H", WE = "L", DSF = "L", BS = Bank, A9 = "L", A0-A8 = Don't care) The BankPrecharge command precharges the bank designated by BS signal. The precharged bank is switched from the active state to the idle state. This command can be asserted anytime after $t_{RAS}(\text{min.})$ is satisfied from the BankActivate command in the desired bank. The maximum time any bank can be active is specified by $t_{RAS}(\text{max.})$ . Therefore, the precharge function must be performed in any active bank within $t_{RAS}(\text{max.})$ . At the end of precharge, the precharged bank is still the idle state and ready to be activated again. 4 PrechargeAll command (RAS = "L", CAS = "H", WE = "L", DSF = "L", BS = Don't care, A9 = "H", A0-A8 = Don't care) The PrechargeAll command precharges both banks simultaneously. Even if both banks are not in the active state, the PrechargeAll command can be issued. Both banks are then switched to the idle state. 5 Read command (RAS = "H", CAS = "L", WE = "H", DSF = "L", BS = Bank, A9 = "L", A0-A7 = Column Address, A8 = Don't care) The Read command is used to read burst of data on consecutive clock cycles from an active row in an active bank. The bank must be active for at least t<sub>RCD</sub>(min.) before Read command is issued. During read <u>bursts</u>, the valid data-out element from the starting column address will be available following the CAS latency after the issue of Read command. Each subsequent data-out element will be valid by the next positive clock edge (refer to the following figure). The DQs goes into high-impedance at the end of the burst, unless other command was initiated. The burst length, burst sequence, and CAS latency are determined by the mode register which is already prgrammed.A full-page burst will continue until terminated (at the end of the page it will wrap to column 0 and continue). # Burst Read Operation (Burst Length = 4, CAS Latency = 2, 3) The read data appears on the DQs subjects to the values on the DQM inputs two clocks early (i.e. DQM latency is two clocks for output buffers). A read burst without auto precharge function may be interrupted by a subsequent Read or Write/Block Write command to the same bank or the other active bank before the end of burst length. It may be interrupted by a BankPrecharge/PrechargeAll command to the same bank too. The interrupt comes from Read command can occur on any clock cycle following a previous Read command (refer to the following figure). Read Interrupted by a Read (Burst Length = 4, CAS Latency = 2, 3) The DQM inputs are used to avoid I/O contention on DQ pins when the interrupt comes from Write/Block Write command. The DQMs must be asserted (High) at least two clocks prior to the Write/Block Write command to suppress data-out on DQ pins. To guarantee DQ pins against the I/O contention, a single cycle with high-impedance on DQ pins must occur between the last read data and the Write/Block Write command (refer to the following three figures). If the data output of burst read occurs at the second clock of burst write, the DQMs must be asserted (High) at least one clock prior to the Write/Block Write command to avoid internal bus contention. □ : "H" or "L" Read to Write interval (Burst Length ° Ÿ 4, CAS Latency = 3) □ : "H" or "L" Read to Write interval (Burst Length ° ♀ 4, CAS Latency = 2) Read to Write interval (Burst Length $\circ \ddot{\mathbf{Y}}$ 4, $\overline{\mathsf{CAS}}$ Latency = 2) A read burst without auto precharge function may be interrupted by a BankPrecharge/PrechargeAll command to the same bank. The following figure shows the optimum time that BankPrecharge/PrechargeAll command is issued in different $\overline{\text{CAS}}$ latency. # Read to Precharge (CAS Latency = 2, 3) ### 6 Read and AutoPrecharge command (RAS = "H", CAS = "L", WE = "H", DSF = "L", BS = Bank, A9 = "H", A0-A7 = Column Address, A8 = Don't care) The Read and AutoPrecharge command automatically performs the precharge operation after the read operation. Once this command is given, any subsequent command can not occur within a time delay of {t<sub>RP</sub>(min.) + burst length}. At full-page burst, only read operation is performed in this command and the auto precharge function is ignored. ### 7 Write command (RAS = "H", CAS = "L", WE = "L", DSF = "L", BS = Bank, A9 = "L", A0-A7 = Column Address, A8 = Don't care) The Write command is used to write burst of data on consecutive clock cycles from an active row in an active bank. The bank must be active for at least t<sub>RCD</sub>(min.) before Write command is issued. During write bursts, the first valid data-in element will be registered coincident with the Write command. Subsequent data elements will be registered on each successive positive clock edge (refer to the following figure). The DQs remains high-impedance at the end of the burst, unless other command was initiated. The burst length and burst sequence are determined by the mode register which is already programmed. A full-page burst will continue until terminated (at the end of the page it will wrap to column 0 and continue). ### Burst Write Operation (Burst Length = 4, CAS Latency = 2, 3) Any Write performed to a row that was opened via an BankAcitvate & Masked Write Enable command is a masked write (Write-Per-Bit). Data is written to the 32 cells (bits) at the selected column location subject to the data stored in the Mask register. The overall mask consists of the DQM inputs, which mask on a per-byte basis, and the Mask register, which masks on a per-bit basis. This is shown in the following block diagram. Note: Only lower byte is shown. The operation is identical for other bytes. ### Write Per Bit (I/O Mask) Block Diagram A write burst without auto precharge function may be interrupted by a subsequent Write/Block Write, BankPrecharge/PrechargeAll, or Read command before the end of burst length. The interrupt comes from Write/Block Write command can occur on any clock cycle following the previous Write command ( refer to the following figure). Write Interrupted by a Write (Burst Length = 4, CAS Latency = 2, 3) The Read command that interrupts a write burst without auto precharge function should be issued one cycle after the clock edge at which the last data-in element is registered. In order to avoid data contention, input data must be removed from the DQs at least one clock cycle before the first read data appears on the outputs (refer to the following figure). Once the Read command is registered, the data inputs will be ignored, and writes will not be executed. Write Interrupted by a Read (Burst Length = 4, $\overline{CAS}$ Latency = 2, 3) The BankPrecharge/PrechargeAll command that interrupts a write burst without auto precharge function should be issued m cycles after the clock edge at which the last data-in element is registered, where m equals $t_{WR}/t_{CK}$ rounded up to the next whole number. In addition, the DQM signals must be used to mask input data, starting with the clock edge following the last data-in element and ending with the clock edge on which the BankPrecharge/PrechargeAll command is entered (refer to the following figure). When Burst-Read and Single-Write mode is selected , the write burst length is 1 regardless of the read burst length (refer to Figures 21 and 22 in Timing Waveforms). 8 Block Write command (RAS = "H", CAS = "L", WE = "L", DSF = "H", BS =Bank, A9 = "L", A3-A7 = Column Address, DQ0-DQ31 = Column Mask) The block writes are non-burst accesses that write to eight column locations simultaneously. A single data value, which was previously loaded in the Color register, is written to the block of eight consecutive column locations addressed by inputs A3-A7. The information on the DQs which is registered coincident with the Block Write command is used to mask specific column/byte combinations within the block. The mapping of the DQ inputs to the column/byte combinations is shown in following table. | DQ | Colu | mn Add | Iress | DQ Planes | | DQ | Colu | mn Add | Iress | DQ Planes | |--------|------|--------|-------|------------|--|--------|------|--------|-------|------------| | inputs | A2 | A1 | A0 | Controlled | | Inputs | A2 | A1 | A0 | Controlled | | DQ0 | 0 | 0 | 0 | 0~7 | | DQ16 | 0 | 0 | 0 | 16~23 | | DQ1 | 0 | 0 | 1 | 0~7 | | DQ17 | 0 | 0 | 1 | 16~23 | | DQ2 | 0 | 1 | 0 | 0~7 | | DQ18 | 0 | 1 | 0 | 16~23 | | DQ3 | 0 | 1 | 1 | 0~7 | | DQ19 | 0 | 1 | 1 | 16~23 | | DQ4 | 1 | 0 | 0 | 0~7 | | DQ20 | 1 | 0 | 0 | 16~23 | | DQ5 | 1 | 0 | 1 | 0~7 | | DQ21 | 1 | 0 | 1 | 16~23 | | DQ6 | 1 | 1 | 0 | 0~7 | | DQ22 | 1 | 1 | 0 | 16~23 | | DQ7 | 1 | 1 | 1 | 0~7 | | DQ23 | 1 | 1 | 1 | 16~23 | | DQ8 | 0 | 0 | 0 | 8~15 | | DQ24 | 0 | 0 | 0 | 24~31 | | DQ9 | 0 | 0 | 1 | 8~15 | | DQ25 | 0 | 0 | 1 | 24~31 | | DQ10 | 0 | 1 | 0 | 8~15 | | DQ26 | 0 | 1 | 0 | 24~31 | | DQ11 | 0 | 1 | 1 | 8~15 | | DQ27 | 0 | 1 | 1 | 24~31 | | DQ12 | 1 | 0 | 0 | 8~15 | | DQ28 | 1 | 0 | 0 | 24~31 | | DQ13 | 1 | 0 | 1 | 8~15 | | DQ29 | 1 | 0 | 1 | 24~31 | | DQ14 | 1 | 1 | 0 | 8~15 | | DQ30 | 1 | 1 | 0 | 24~31 | | DQ15 | 1 | 1 | 1 | 8~15 | | DQ31 | 1 | 1 | 1 | 24~31 | The overall Block Write mask consists of a combination of the DQM inputs, the Mask register, and the column/byte mask information, as shown in the following diagram. The DQM and Mask register masking operates as for normal Write command, with the exception that the mask information is applied simultaneously to all eight columns. Therefore, in a Block Write, a given bit is written only if a "0" was registered for the corresponding DQM input, a "1" was registered for the corresponding DQ signal, and the corresponding bit in the Mask register is "1". A block write access requires a time period of $t_{BWC}$ to execute, so in general, there should be m NOP cycles, m equals $(t_{BWC}\text{-}t_{CK})$ / $t_{CK}$ rounded up to the next whole number, after the Block Write command. However, BankActivate or BankPrecharge commands to the other bank are allowed. When following a Block Write with a BankPrecharge or PrechargeAll command to the same bank, $t_{BPL}$ must be met. Note: Only lower byte is shown. The operation is identical for other bytes. # **Block-Write Masking Block Diagram** Write and AutoPrecharge command (refer to the following figure) (RAS = "H", CAS = "L", WE = "L", DSF="L", BS = Bank, A9 = "H", A0-A7 = Column Address, A8 = Don't care) The Write and AutoPrecharge command performs the precharge operation automatically after the write operation. Once this command is given, any subsequent command can not occur within a time delay of {burst length $+ t_{RP}(min.)$ }. At full-page burst, only write operation is performed in this command and the auto precharge function is ignored. Burst Write with Auto-Precharge (Burst Length = 2, CAS Latency = 2, 3) 10 Block Write and AutoPrecharge command (RAS = "H", CAS = "L", WE = "H", DSF = "H", BS = Bank, A9 = "H", A3-A7 = Column Address, A8 = Don't care DQ0-DQ31 = Column Mask) The Block Write and AutoPrecharge command performs the precharge operation automatically after the block write operation. Once this command is given, any subsequent command can not occur within a time delay of $\{t_{BPL} + t_{RP} \text{ (min.)}\}$ . 11 Mode Register Set command (RAS = "L", CAS = "L", WE = "L", DSF = "L", BS, A0-A9 = Register Data) The mode register stores the data for controlling the various operating modes of SGRAM. The Mode Register Set command programs the values of CAS latency. Addressing Mode and Burst Length in the Mode register to make SGRAM useful for variety of different applications. The default values of the Mode Register after power-up are undefined, therefore this command must be issued at the power-up sequence. The state of pins A0-A9 and BS in the same cycle is the data written in the mode register. One clock cycle is required to complete the write in the mode register (refer to the following figure). The mode register contents can be changed using the same command and the clock cycle requirements during operation as long as both banks are in the idle state. Mode Register Set Cycle (CAS Latency = 2, 3) The mode register is divided into various fields depending on functionality. Burst Length Field (A2~A0) This field specifies the data length of column access using the A2~A0 pins and selects the Burst Length to be 1, 2, 4, 8, or full page. | A2 | A1 | A0 | Burst Length | |----|----|----|--------------| | 0 | 0 | 0 | 1 | | 0 | 0 | 1 | 2 | | 0 | 1 | 0 | 4 | | 0 | 1 | 1 | 8 | | 1 | 0 | 0 | Reserved | | 1 | 0 | 1 | Reserved | | 1 | 1 | 0 | Reserved | | 1 | 1 | 1 | Full Page | • Addressing Mode Select Field (A3) The Addressing Mode can be one of two modes, Interleave Mode or Sequential Mode. Sequential Mode supports burst length of 1, 2, 4, 8, or full page. But, Interleave Mode only supports burst length of 4 and 8. | А3 | Addressing Mode | |----|-----------------| | 0 | Sequential | | 1 | Interleave | ### --- Addressing Sequence of Sequential Mode An internal column address is performed by increasing the address from the column address which is input to the device. The internal column address is varied by the Burst Length as shown in the following table. When the value of column address, (n+m), in the table is larger than 255, only the least significant 8 bits are effective. | Data n | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | - | 255 | 256 | 257 | - | |----------------|---|---------------------------------------------------------|----------|-----|-----|-----|-----|-----|---|-------|-----|-----|---| | Column Address | n | n+1 | n+2 | n+3 | n+4 | n+5 | n+6 | n+7 | - | n+255 | n | n+1 | - | | | 2 | words: | | | | | | | | | | | | | Burst Length | 4 | words | <u> </u> | | | | | | | | | | | | Daret Length | | | | | | | | | | | | | | | | 8 | words | : | | | | | | | | | | | | | | | | | | | | | | | | | | | | F | Full Page: Column address is repeated until terminated. | | | | | | | | | | | | --- Addressing Sequence of Interleave Mode A column access is started in the input column address and is performed by inverting the address bits in the sequence shown in following table. | Data n | | | С | Burst | Length | | | | | | |--------|----|----|----|-------|--------|----|----|----|---------|---------| | Data 0 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | Α0 | | | | Data 1 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | | | Data 2 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | Α0 | 4 Words | | | Data 3 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | 8 Words | | Data 4 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | Α0 | | | | Data 5 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | | | Data 6 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | | | Data 7 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | | CAS Latency Field (A6 ~ A4) This field specifies the number of clock cycles from the assertion of the Read command to the first read data. The minimum value of $\overline{\text{CAS}}$ Latency depends on the frequency of CLK. And this value satisfying the following formula must be programmed into this field. $t_{CAC (min)} \le \overline{CAS} \text{ Latency x } t_{CK}$ | A6 | A5 | A4 | CAS Latency | |----|----|----|-------------| | 0 | 0 | 0 | Reserved | | 0 | 1 | 0 | 2 clocks | | 0 | 1 | 1 | 3 clocks | | 1 | Х | Х | Reserved | ### Mode field (A8~A7) A7 and A8 must be programmed to "00" in normal operation. | A8 | A7 | Test Mode | |----|----|-----------------| | 0 | 0 | normal mode | | 0 | 1 | Vendor Use Only | | 1 | Х | Vendor Use Only | ### Single Write Mode (A9) This bit is used to select the write mode. When the A9 bit is "0", Burst Read and Burst Write mode is selected. When the A9 bit is "1", Burst Read and Single Write mode is Selected. | A9 | Single Write Mode | |----|-----------------------------| | 0 | Burst Read and Burst Write | | 1 | Burst Read and Single Write | # 12 Special Mode Register Set command The special mode register is used to load the Color and Mask registers, which are used in Block Write and masked Write cycles. The control information being written to the Special Mode register is applied to the address inputs and the data to be written to either the Color register or the Mask register is applied to the DQs. When A6 is "high" during a Special Mode Register Set cycle, the Color register will be loaded with the data on the DQs. Similarly, when A5 is "high" during a Special Mode Register Set cycle, the Mask register will be loaded with the data on the DQs. A6 = A5 = 1 in the Special Mode Register Set cycle is illegal. | Functions | BS | A9~A7 | A6 | A5 | A4~A0 | |---------------------|----|-------|----|----|-------| | Leave Unchanged | Х | Х | 0 | 0 | Х | | Load Mask Register | Х | Х | 0 | 1 | Х | | Load Color Register | Х | Х | 1 | 0 | Х | | Illegal | Х | Х | 1 | 1 | Х | One clock cycle is required to complete the write in the Special Mode register. This command can be issued at the active state. As in write operation, this command accepts the data needed through DQ pins. Therefore it should be attended not to induce bus contention. # No-Operation command $$(RAS = "H", CAS = "H", WE = "H")$$ The No-Operation command is used to perform a NOP to SGRAM which is selected $\overline{(CS)}$ is Low). This prevents unwanted commands from being registered during idle or wait states. ### 14 Burst Stop command $$(RAS = "H", CAS = "H", WE = "L', DSF = "L")$$ Burst Stop command is used to terminate either fixed-length or full-page bursts. This command is only effective in a read/write burst without auto precharge function. The terminated read burst ends after a delay equal to the CAS latency (refer to the following figure). The termination of a write burst is shown in the following figure. Termination of a Burst Write Operation (Burst Length > 4, CAS Latency = 2, 3) Termination of a Burst Write Operation (Burst Length = X, CAS Latency = 2, 3) ### 15 <u>Device Deselect command</u> (CS = "H") The Device Deselect command disables the command decoder so that the RAS, CAS, WE and Address inputs are ignored, regardless of whether the CLK is enabled. This command is similar to the No Operation command. # AutoRefresh command (refer to Figures 3 & 4 in Timing Waveforms) (RAS = "L", CAS = "L", WE = "H", DSF = "L", CKE = "H", BS, A0-A9 = Don't care) The AutoRefresh command is used during normal operation of the SGRAM and is analagous to CAS-before-RAS(CBR) Refresh in conventional DRAMs. This command is non-persistent, so it must be issued each time a refresh is required. The addressing is generated by the internal refresh controller. This makes the address bits a "don't care" during an AutoRefresh command. The internal refresh counter increments automatically on every auto refresh cycle to all of the rows. The refresh operation must be performed 2048 times within 32ms. The time required to complete the auto refresh operation is specified by $t_{\rm RP}({\rm min.})$ . To provide the AutoRefresh command, both banks need to be in the idle state and the device is not in power down mode (CKE is high in the previous cycle). This command must be followed by NOPs until the auto refresh operations is completed. The precharge time requirement, $t_{\rm RP}({\rm min.})$ . must be met befor successive auto refresh operations are performed. # 17 <u>SelfRefresh Entry command</u> (refer to Figure 5 in Timing Waveforms) (RAS = "L", CAS = "L", WE = "H", DSF = "L", CKE = "L", BS, A0-A9 = Don't care) The SelfRefresh is another refresh mode available in the SGRAM. It is the preferred refresh mode for data retention and low power operation. Once the SelfRefresh command is registered, all the inputs to the SGRAM becomes "don't care" with the exception of CKE, which must remain LOW. The refresh addressing and timing is internally generated to reduce power comsumption. The SGRAM may remain in SelfRefresh mode for an indefinite period. Once the SGRAM enters the SelfRefresh mode , $t_{RAS}$ (min.) is required before exit from SelfRefresh mode. The SelfRefresh mode is exited by restarting the external clock and then asserting high on CKE(SelfRefresh Exit command). SelfRefresh Exit command (refer to Figure 5 in Timing Waveforms) (CKE = "H", CS = "H" or CKE = "H", RAS = "H", CAS = "H", WE = "H") The command is used to exit from the SelfRefresh mode. Once this command is registered, NOP or Device Deselect commands must be issued for $t_{RC}(min)$ , because time is required for the completion of any bank currently being internally refreshed. If auto refresh cycles in bursts are performed during normal operation, a burst of 1024 auto refresh cycles should be completed just prior to entering, and just after exiting the SelfRefresh mode. 19 Clock Suspend Mode Entry/PowerDown Mode Entry command (refer to Figures 6, 7, and 8 in Timing Waveforms) (CKE = "L") When SGRAM operating the burst cycle, the internal CLK is suspended (masked) from the subsequent cycle by issuing this command (asserting CKE "low"). The device operation is held intact while CLK is suspended. On the other hand, when both banks are in the idle state, this command performs entry into the PowerDown mode. All input and output buffers (except the CKE buffer) are turned off in the PowerDown mode. The device may not remain in the Clock Suspend or PowerDown state longer than the refresh period (16ms) since the command does not perform any refresh operations. 20 Clock Suspend Mode Exit/PowerDown Mode Exit command (refer to Figures 6, 7, and 8 in Timing Waveforms) (CKE = "H") When the internal CLK has been suspended, the operation of the internal CLK is resumed from the subsequent cycle by providing this command (asserting CKE "high"). When the device is in the PowerDown mode, the device exits this mode and all disabled buffers are turned on to the active state. t<sub>PDE</sub>(min.) is required when the device exit from the PowerDown mode. Any subsequent commands can be issued after one clock cycle from the end of this command. 21 Data Write/Output Enable, Data Mask/Output Disable command (DQM = "L", "H") During a write cycle, the DQM signal functions as Data Mask and can control every word of the input data. During a read cycle, the DQM functions as the control of output buffers. DQM is also used for device selection, byte selection and bus control in a memory system. DQM0 controls DQ0 to DQ7, DQM1 controls DQ8 to DQ15, DQM2 controls DQ16 to DQ23, DQM3 controls DQ24 to DQ31, DQM masks the DQ's by a byte regardless that the corresponding DQ's are in a state of write-per-bit masking or pixel masking. the byte control. The each DQM0-3 corresponds to DQ0-7, DQ8-15, DQ16-23, DQ24-31. **Absolute Maximum Rating** | Symbol | Item | Rating | Unit | |------------------------------------|------------------------------|----------------|------| | V <sub>IN</sub> , V <sub>OUT</sub> | Input, Output Voltage | -0.3~VDD + 0.3 | V | | $V_{DD}, V_{DDQ}$ | Power Supply Voltage | -0.3~4.6 | V | | T <sub>OPR</sub> | Operating Temperature | 0~70 | °C | | T <sub>STG</sub> | Storage Temperature | -55~150 | °C | | T <sub>SOLDER</sub> | Soldering Temperature(10s) | 260 | °C | | P <sub>D</sub> | Power Dissipation | 1 | W | | I <sub>OUT</sub> | Short Circuit Output Current | 50 | mA | # Recommended D.C. Operating Conditions (Ta = $0 \sim 70^{\circ}$ C) | Symbol | Parameter | Min. | Тур. | Max. | Unit | |-----------------|---------------------------------------|------|------|-----------------------|------| | V <sub>DD</sub> | Power Supply Voltage | 3.0 | 3.3 | 3.6 | V | | $V_{DDQ}$ | Power Supply Voltage (for I/O Buffer) | 3.0 | 3.3 | 3.6 | V | | V <sub>IH</sub> | LVTTL Input High Voltage | 2.0 | - | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | LVTTL Input LOW Voltage | -0.3 | - | 0.8 | V | # Capacitance (VDD = 3.3V, f = 1MHz, Ta = 25°C) | Symbol | Parameter | Min. | Max. | Unit | |------------------|--------------------------|------|------|------| | C <sub>I</sub> | Input Capacitance | - | 5 | pF | | C <sub>I/O</sub> | Input/Output Capacitance | - | 7 | pF | Note: These parameters are periodically sampled and are not 100% tested. # Recommended D.C. Operating Conditions (V<sub>DD</sub> = 3.3V $\pm 0.3$ V, Ta = 0 ~ 70°C) | | | Symbol | ١. | -6 | | ·7 | -8 | | Unit | Note | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------------------|------|------|------|------|------|------|------|------| | Description/test condi | Description/test condition | | Min. | Max. | Min. | Max. | Min. | Max. | | | | Operating Current ${}^{t}_{RC} \stackrel{\geq t}{=} {}^{t}_{RC(min)}, \text{ Outputs Open}$ Address changed once during ${}^{t}_{CK(min)}.$ Burst Length = 1 | 1 bank<br>operation | I <sub>DD1</sub> | | 190 | | 180 | | 160 | | 3,4 | | Burst Length = 1 | 2 bank interleave operation | I <sub>DD1B</sub> | | 270 | | 250 | | 225 | | | | Precharge Standby Current in non power-down mode $t_{CK} = t_{CK(min)}$ , $\overline{CS} \ge V_{1H(min)}$ , $CKE \ge V_{1H(min)}$ Input signals are changed once during 30ns. | | I <sub>DD2N</sub> | | 90 | | 85 | | 75 | | 3 | | Precharge Standby Current in non power-down mode $t_{CK} = \infty$ , $CKE \ge V_{IH \ (min)}$ , $CLK \le V_{IL \ (max)}$<br>Input signals are stable | | I <sub>DD2NS</sub> | | 50 | | 45 | | 40 | mA | | | Precharge Standby Current in power-down mode $t_{CK} = t_{CK}(min), \ CKE \le V_{IL \ (max)}$ | | | | 3 | | 3 | | 3 | | 3 | | Precharge Standby Current in power-down $t_{CK} = \infty$ , $CKE \le V_{IL (max)}$ , $CLK \le V_{IL (max)}$ | | I <sub>DD2PS</sub> | | 3 | | 3 | | 3 | | | | Active Standby Current in non power down CKE $\geq$ V <sub>IH (min)</sub> , $t_{CK} = t_{CK(min)}$ (Both Bank | | I <sub>DD3N</sub> | | 90 | | 80 | | 70 | | 3 | | $ \begin{array}{l} \text{Active Standby Current in power-down} \\ \text{CKE} \leq \text{V}_{\text{IL (max)}}, \text{t}_{\text{CK}} = \text{t}_{\text{CK(min)}}, \overline{\text{CS}} \geq \text{V}_{\text{IH}}, \\ \end{array} $ | • | I <sub>DD3P</sub> | | 13 | | 10 | | 9 | | | | Operating Current (Page Burst, and All Bank activated) $t_{CCD} = t_{CCD(min)}$ , Outputs Open, Multi-bank interleave, gapless data | | I <sub>DD4</sub> | | 280 | | 265 | | 250 | | 4,5 | | Refresh Current $t_{RC} \ge t_{RC \pmod{min}} (t_{REF} = 32ms)$ | | I <sub>DD5</sub> | | 125 | | 120 | | 115 | | 3 | | Self Refresh Current<br>CKE ≤ 0.2V | | I <sub>DD6</sub> | | 3 | | 3 | | 3 | | | | Operating Current (One Bank Block Write) $t_{CK} = t_{CK(min)}$ , Outputs Open, $t_{BWC} = t_{BWC}$ | | I <sub>DD7</sub> | | 240 | | 235 | | 230 | | | | Parameter | Description | Min. | Max. | Unit | Note | |-----------------|----------------------------------------------------------------------------------------|------|------|------|------| | I <sub>IL</sub> | Input Leakage Current $(0V \le V_{IN} \le V_{DD})$ All other pins not under test = OV) | -5 | 5 | μА | | | l <sub>OL</sub> | Output Leakage Current Output disable, $(0V \le V_{OUT} \le V_{DDQ})$ | -5 | 5 | μА | | | V <sub>OH</sub> | LVTTL Output "H" Level Voltage<br>(I <sub>OUT</sub> = -2mA) | 2.4 | - | V | | | V <sub>OL</sub> | LVTTL Output "L" Level Voltage<br>(I <sub>OUT</sub> = 2mA) | - | 0.4 | V | | # Electrical Characteristics and Recommended A.C. Operating Conditions ( $V_{DD} = 3.3V \pm 0.3V$ , Ta = 0~70°C) (Note: 6, 7, 8, 9, 10) \*\*\* CL is CAS Latency. | symbol | A.C. Parameter | | -6 | | -7 | | -8 | | - | | |-------------------|---------------------------------------|--------------|--------------------------|---------|--------------------------|---------|--------------------------|---------|------|------| | | | | Min. | Max. | Min. | Max. | Min. | Max. | unit | note | | t <sub>RC</sub> | Row cycle time | | 54 | | 63 | | 72 | | | 10 | | t <sub>RCD</sub> | RAS to CAS delay | | 16 | | 16 | | 16 | | | 10 | | | Precharge to refresh/row active | ate com- | 16 | | 16 | | 16 | | ns | 10 | | t <sub>RRD</sub> | Row activate to row activate of | lelay | 12 | | 14 | | 16 | | | 10 | | t <sub>RAS</sub> | Row activate to precharge time | ie | 36 | 100,000 | 42 | 100,000 | 48 | 100,000 | | | | t <sub>WR</sub> | Write recovery time | | 1 | | 1 | | 1 | | CLK | | | t <sub>CK2</sub> | Clock cycle time | CL* = 2 | 7.5 | | 8 | | 8 | | | | | t <sub>CK3</sub> | | CL* = 3 | 6 | | 7 | | 8 | | | | | t <sub>CH</sub> | Clock high time | l | 2 | | 2.5 | | 3 | | | | | t <sub>CL</sub> | Clock low time | | 2 | | 2.5 | | 3 | | ns | | | t <sub>AC2</sub> | Access time from CLK | CL* = 2 | | 6 | | 6.5 | | 7 | | | | t <sub>AC3</sub> | (positive edge) | CL* = 3 | | 5 | | 5.5 | | 6.5 | | | | t <sub>T</sub> | Transition time of CLK (Rise a | and Fall) | 1 | 10 | 1 | 10 | 1 | 10 | | | | t <sub>CCD</sub> | CAS to CAS Delay time | | 1 | | 1 | | 1 | | CLK | | | t <sub>OH</sub> | Data output hold time | | 2 | | 2 | | 2 | | | | | $t_{LZ}$ | Data output low impedance | | 1 | | 1 | | 2 | | | | | t <sub>HZ</sub> | Data output high impedance | | | 4 | | 5 | | 6 | | 9 | | t <sub>IS</sub> | Data/Address/Control Input se | etup time | 2 | | 2 | | 2.5 | | ns | | | t <sub>IH</sub> | Data/Address/Control Input ho | old time | 1 | | 1 | | 1 | | | | | t <sub>SRX</sub> | Minimum CKE "High"for Self-I | Refresh exit | 1 | | 1 | | 1 | | CLK | | | t <sub>PDE</sub> | Power Down Exit set-up time | | 4 | | 5 | | 6 | | ns | | | t <sub>RSC</sub> | (Special) Mode Register Set ( | Cycle time | 1 | | 1 | | 1 | | CLK | 10 | | t <sub>BWC</sub> | Block Write Cycle time | | 2 | | 2 | | 2 | | CLK | | | t <sub>DAL2</sub> | Data-in to ACT (REF) Command (CL = 2) | | 1clk<br>+t <sub>RP</sub> | | 1clk<br>+t <sub>RP</sub> | | 1clk<br>+t <sub>RP</sub> | | ns | | | t <sub>DAL3</sub> | Data-in to ACT (REF) Comma | and (CL = 3) | 1clk<br>+t <sub>RP</sub> | | 1clk<br>+t <sub>RP</sub> | | 1clk<br>+t <sub>RP</sub> | | | | | t <sub>BPL</sub> | Block Write to Precharge com | mand | 2 | | 2 | | 2 | | CLK | | | t <sub>REF</sub> | Refresh time | | | 32 | | 32 | | 32 | ms | | ### Note: - 1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. - 2. All voltages are referenced to $V_{\mbox{\scriptsize SS}}$ . - 3. These parameters depend on the cycle rate and these values are measured by the cycle rate under the minimum value of t<sub>CK</sub> and t<sub>RC</sub>. Input signals are changed one time during t<sub>CK</sub>. Assume that there are only one read/write cycle during t<sub>RC</sub> (min). - 4. These parameters depend on the output loading. Specified values are obtained with the output open. - 5. Assume minimum column address update cycle t<sub>CCD</sub> (min). - 6. Power-up sequence is described in Note 11. ### 7. A.C. Test Conditions | Reference Level of Output Signals | 1.4V / 1.4V | |--------------------------------------------------|----------------------------------------| | Output Load | Reference to the Under Output Load (B) | | Input Signal Levels | 3.0V / 0.0V | | Transition Time (Rise and Fall) of Input Signals | 1ns | | Reference Level of Input Signals | 1.4V | LVTTL D.C. Test Load (A) LVTTL A.C. Test Load (B) - 8. Transition times are measured between $V_{IH}$ and $V_{IL}$ . Transition (rise and fall) of input signals are fixed slope (1 ns). - 9. $t_{HZ}$ defines the time at which the outputs achieve the open circuit condition and are not reference levels. - 10. These parameters account for the number of clock cycle and depend on the operating frequency of the clock, as follows: the number of clock cycles = specified value of timing/Clock cycle time (count fractions as a whole number) Latency relationship to frequency (Unit : clock cycles) -6 Version (Calculation with t<sub>CK</sub> = 6ns ~ 30ns) | Clock period | t <sub>RC</sub> | t <sub>RP</sub> | t <sub>RRD</sub> | t <sub>RAS</sub> | t <sub>RSC</sub> | t <sub>RCD</sub> | |--------------------|-----------------|-----------------|------------------|------------------|------------------|------------------| | (t <sub>CK</sub> ) | 54ns | 16ns | 12ns | 36ns | 6ns | 16ns | | 30ns | 2 | 1 | 1 | 2 | 1 | 1 | | 20ns | 3 | 1 | 1 | 2 | 1 | 1 | | 15ns | 4 | 2 | 1 | 3 | 1 | 2 | | 10ns | 6 | 2 | 2 | 4 | 1 | 2 | | 6ns | 9 | 3 | 2 | 6 | 1 | 3 | # -7 Version (Calculation with $t_{CK} = 7ns \sim 30ns$ ) | Clock period | t <sub>RC</sub> | t <sub>RP</sub> | t <sub>RRD</sub> | t <sub>RAS</sub> | t <sub>RSC</sub> | t <sub>RCD</sub> | |--------------------|-----------------|-----------------|------------------|------------------|------------------|------------------| | (t <sub>CK</sub> ) | 63ns | 16ns | 14ns | 42ns | 7ns | 16ns | | 30ns | 3 | 1 | 1 | 2 | 1 | 1 | | 20ns | 4 | 1 | 1 | 3 | 1 | 1 | | 15ns | 5 | 2 | 1 | 3 | 1 | 2 | | 10ns | 7 | 2 | 2 | 5 | 1 | 2 | | 7ns | 9 | 3 | 2 | 6 | 1 | 3 | ### -8 Version (Calculation with $t_{CK}$ = 8ns ~ 30ns) | Clock period | t <sub>RC</sub> | t <sub>RP</sub> | t <sub>RRD</sub> | t <sub>RAS</sub> | t <sub>RSC</sub> | t <sub>RCD</sub> | |--------------------|-----------------|-----------------|------------------|------------------|------------------|------------------| | (t <sub>CK</sub> ) | 72ns | 16ns | 16ns | 48ns | 8ns | 16ns | | 30ns | 3 | 1 | 1 | 2 | 1 | 1 | | 20ns | 4 | 1 | 1 | 3 | 1 | 1 | | 15ns | 5 | 2 | 1 | 4 | 1 | 2 | | 10ns | 8 | 2 | 2 | 5 | 1 | 2 | | 8ns | 9 | 2 | 2 | 6 | 1 | 2 | ### 11. Power up Sequence Power up must be performed in the following sequence. - 1) Power must be applied to $V_{DD}$ and $V_{DDQ}$ (simultaneously) when all input signals are held "NOP" state and CKE = "H", DQM = "H". The CLK signals must be started at the same time. - 2) After power-up, a pause of 200u secouds minimum is required. Then, it is recommended that DQM is held "high" (V<sub>DD</sub> levels) to ensure DQ output to be in the high impedance. - 3) Both banks must be precharged. - 4) Mode Register Set command must be asserted to initialize the Mode register. - 5) A minimum of 8 Auto-Refresh dummy cycles must be required to stabilize the internal circuitry of the device. Sequence of 4 and 5 may be changed. Timing Waveforms Figure 1. AC Parameters for Write Timing (Burst Length = 4, CAS Latency = 2) Figure 2. AC Parameters for Read Timing (Burst Length = 2, CAS Latency = 2) Figure 3. Auto Refresh (CBR) (Burst Length = 4, CAS Latency = 2) Figure 4. Power on Sequence and Auto Refresh (CBR) Figure 5. Self Refresh Entry & Exit Cycle # Note: To Enter SelfRefresh Mode - 1. CS, RAS & CAS with CKE should be low at the same clock cycle. - 2. After 1 clock cycle, all the inputs including the system clock can be don't care except for CKE. - The device remains in SelfRefresh mode as long as CKE stays "low". Once the device enters SelfRefresh mode, Minimum t<sub>RAS</sub> is required before exit from SelfRefresh. ### Note: To Exit SelfRefresh Mode - 4. System clock restart and be stable before returning CKE high. - 5. Enable CKE and CKE should be set high for minimum time of $t_{\mbox{\footnotesize SRX}}$ . - 6 .CS starts from high. - 7. Minimum t<sub>RC</sub> is required after CKE going high to complete SelfRefresh exit. - 8. 1024 cycles of burst AutoRefresh is required before SelfRefresh entry and after SelfRefresh exit if the system uses burst refresh. Figure 6.1 Clock Suspension <u>During</u> Burst Read (Using CKE) (Burst Length = 4, CAS Latency = 2) Figure 6.2 Clock Suspension <u>During</u> Burst Read (Using CKE) (Burst Length = 4, CAS Latency = 3) Figure 7.1 Clock Suspension <u>During</u> Burst Write (Using CKE) (Burst Length = 4, CAS Latency = 2) Figure 7.2 Clock Suspension <u>During</u> Burst Write (Using CKE) (Burst Length = 4, CAS Latency = 3) Figure 8. Power Down Mode and Clock Mask (Burst Length = 4, CAS Burst Length = 4, CAS Latency = 2) Figure 9.1 Random Column Read (Page within same Bank) (Burst Length = 4, CAS Latency = 2) Figure 9.2 Random Column Read (Page within same Bank) (Burst Length = 4, CAS Latency = 3) Figure 10.1 Random Column Write (Page within same Bank) (Burst Length = 4, CAS Latency = 2) Figure 10.2 Random Column Write (Page within same Bank) (Burst Length = 4, CAS Latency = 3) Figure 11.1 Random Row Read (Interleaving Banks) (Burst Length = 8, CAS Latency = 2) Figure 11.2 Random Row Read (Interleaving Banks) (Burst Length = 8, CAS Latency = 3) Figure 12.1 Random Row Write (Interleaving Banks) (Brust Length = 4, CAS Latency = 2) Figure 12.2 Random Row Write (Interleaving Banks) (Burst Length = 8, CAS Latency = 3) $t_{WR} > t_{WR}$ (min) Document:1G5-0136 Rev.3 Page 42 Figure 13.1 Read and Write Cycle (Burst Length = 4, CAS Latency = 2) Figure 13.2 Read and Write Cycle (Burst Length = 4, CAS Latency = 3) Figure 14.1 Interleaving Column Read Cycle (Burst Length = 4, CAS Latency = 2) Figure 14.2 Interleaved Column Read Cycle (Burst Length = 4, CAS Latency = 3) Figure 15.1 Interleaved Column Write Cycle (Burst Length = 4, CAS Latency = 2) Figure 15.2 Interleaved Column Write Cycle (Burst Length = 4, CAS Latency = 3) Figure 16.1 Auto Precharge after Read Burst (Burst Length = 4, CAS Latency = 2) Figure 16.2 Auto Precharge after Read Burst (Burst Length = 4, CAS Latency = 3) Figure 17.1 Auto Precharge after Write Burst (Burst Length = 4, CAS Latency = 2) Figure 17.2 Auto Precharge after Write Burst (Burst Length = 4, CAS Latency = 3) Figure 18.1 Full Page Read Cycle (Burst Length = Full Page, CAS Latency = 2) Figure 18.2 Full Page Read Cycle (Burst Length = Full Page, CAS Latency = 3) Figure 19.1 Full Page Write Cycle (Burst Length = Full Page, CAS Latency = 2) Figure 19.2 Full Page Write Cycle (Burst Length = Full Page, CAS Latency = 3) Figure 20. Byte Write Operation (Burst Length = 4, CAS Latency = 2) Figure 21. Burst Read and Single Write Operation (Burst Length = 4, CAS Latency = 2) Figure 22. Full Page Burst Read and Single Write Operation (Burst Length = Full Page, $\overline{CAS}$ Latency = 3) Document:1G5-0136 Rev.3 Page 59 Figure 23. Random Row Read (Interleaving Banks) (Burst Length = 2, $\overline{CAS}$ Latency = 2) Document:1G5-0136 Rev.3 Page 60 Figure 24. Full Page Random Column Read (Burst Length = Full Page, CAS Latency = 2) Figure 25. Full Page Random Column Write (Burst Length = Full Page, CAS Latency = 2) Figure 26.1 Precharge Termination of a Burst (Burst Length = 8 or Full Page, CAS Latency = 2) ## **Ordering Information** | Part Number | Frequency | Package | |-----------------|-----------|---------| | VG4616321BQ - 8 | 125MHz | QFP | | VG4616321BQ - 7 | 143MHz | QFP | | VG4616321BQ - 6 | 166MHz | QFP | ## VG4616321BQ - 6 • 6 • Speed (8 : 8ns, 7 : 7ns, 6 : 6ns) ## **Outline Drawing Information**