# MULTIFUNCTION VERY LOW DROP VOLTAGE REGULATOR # **DESCRIPTION** The UTC L2949E is a monolithic integrated 5V voltage regulator with a very low dropout output and additional functions as power-on reset and input voltage sense. It is designed for supplying the microcomputer controlled systems especially in automotive applications. # **FEATURES** - \*Operating dc supply voltage range 5V to 28V. - \*Transient supply voltage up to 40V. - \*Extremely low quiescent current in standby mode. - \*High precision standby output voltage $5V \pm 1\%$ - \*Output current capability up to 100mA. - \*Very low dropout voltage less than 0.5V. - \*Reset circuit sensing the output voltage - \*Programmable reset pulse delay with external capacitor - \*Voltage sense comparator. - \*Thermal shutdown and short circuit protections. # DIP-8 SOP-8 SOP-20 # PIN CONNECTIONS **UTC** # **BLOCK DIAGRAM** # ABSOLUTE MAXIMUM RATINGS | PARAMETER | SYMBOL | RATING | UNIT | |------------------------------------------------|-------------|--------------------|------------| | DC Operating Supply Voltage | Vcc | 28 | V | | Transient Supply Voltage(T<1s) | Vcc tr | 40 | V | | Output Current | lo | Internally Limited | | | Output Voltage | Vo | 20 | V | | Output Voltage<br>Reset Output<br>Sense Output | Vres<br>Vso | 20<br>20 | V | | Output Current Reset Output Sense Output | IRES<br>ISO | 5<br>5 | mA | | Preregulator Output Voltage | Vz | 7 | V | | Preregulator Output Current | lz | 5 | mA | | Junction Temperature | Tj | -40~+150 | $^{\circ}$ | | Storage Temperature Range | Tstg | -55∼+150 | °C | # THERMAL DATA | DESCRIPTION | SYMBOL | RATING | UNIT | |--------------------------------------------------------|-----------|------------------|------| | Thermal Resistance Junction-ambient DIP-8 SOP-8 SOP-20 | Rth j-amb | 100<br>200<br>50 | °C/W | UTC UNISONIC TECHNOLOGIES CO. LTD 2 | Thermal Resistance Junction-pin (SOP-20) | Rth j-pins | 15 | °C/W | |------------------------------------------|------------|--------|----------------------| | DESCRIPTION | SYMBOL | RATING | UNIT | | Thermal Shutdown Junction temperature | TJSD | 165 | $^{\circ}\mathbb{C}$ | # ELECTRICAL CHARACTERISTICS(Vs=14V;-40°C<Tj<125°C unless otherwise specified) | | | 100(10 111, 10 0 11) 1120 0 0 | | | | 1 | |----------------------------|----------|------------------------------------------------------------------------------------------------------|------|------|------|------------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP. | MAX | UNIT | | Output Voltage | Vo | Tj=25℃;lo=1mA | 4.95 | 5 | 5.05 | V | | Output Voltage | Vo | 6V <vin<28v,1ma<io<50ma< td=""><td>4.90</td><td>5</td><td>5.10</td><td>V</td></vin<28v,1ma<io<50ma<> | 4.90 | 5 | 5.10 | V | | Output Voltage | Vo | VIN=40V; | 4.75 | | 5.25 | V | | | | T<1s 5mA <lo<100ma< td=""><td></td><td></td><td></td><td></td></lo<100ma<> | | | | | | Dropout voltage | VD | Io=10mA | | 0.1 | 0.25 | V | | | | Io=50mA | | 0.2 | 0.4 | V | | | | lo=100mA | | 0.3 | 0.5 | V | | Input to Output Voltage | Vıo | VIN=4V,Io=35mA | | | 0.4 | V | | Difference in Undervoltage | | | | | | | | Condition | | | | | | | | Max Output Leakage | louth ** | Vin=25V,Vo=5.5V | 20 | 50 | 80 | μА | | Line Regulation | Vol | 6V <vin<28v, io="1mA&lt;/td"><td></td><td></td><td>20</td><td>mV</td></vin<28v,> | | | 20 | mV | | Load Regulation | Volo | 1mA <lo<100ma< td=""><td></td><td></td><td>30</td><td>mV</td></lo<100ma<> | | | 30 | mV | | Current Limit | Iым | Vo=4.5V | 105 | 200 | 400 | mA | | | | Vo=4.5V,TJ=25℃ | 120 | | 400 | mA | | | | Vo=0V(note 1) | | 100 | | | | Quiescent Current | IQSE | lo=0.3mA;TJ<100°C | | 200 | 300 | μ <b>А</b> | | Quiescent Current | ΙQ | lo=100mA | | | 5 | mV | <sup>\*\*</sup> With this test we guarantee that with no output current the output voltage will not exceed 5.5V # **RESET** | | | | | _ | | | |-----------------------------|----------|-------------------------------------|-----|---------|-----|------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP. | MAX | UNIT | | Reset Thereshold Voltage | Vrt | | | Vo-0.5V | | V | | Reset Thereshold Hysteresis | VRTH | | 50 | 100 | 200 | mV | | Reset Pulse Delay | trd | CT=100nF;TR≧100 µ s | 55 | 100 | 180 | ms | | Reset Output Low Voltage | Vrl | RRES=10K $\Omega$ to Vs $\geq$ 1.5V | | | 0.4 | V | | Reset Output Gigh Leakage | IRH | VRES=5V | | | 1 | μА | | Current | | | | | | | | Delay Comparator Thereshold | VcTth | | | 2 | | V | | Delay Comparator Thereshold | VcTth,hy | | | 100 | | mV | | Hysteresis | | | | | | | # **SENSE** | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP. | MAX | UNIT | |-----------------------------|--------|---------------------|------|------|------|------| | Sense Low Thereshold | Vst | | 1.16 | 1.23 | 1.35 | V | | Sense Thereshold Hysteresis | Vsth | | 20 | 100 | 200 | mV | | Sense Output Low Voltage | VsL | Vsı ≦ 1.16V;Vs ≧ 3V | | | 0.4 | V | | | | Rso=10K Ω to Vo | | | | | | Sense Output Leakage | Isн | Vso=5V;Vsı≧1.5V | | | 1 | μА | | Sense Input Current | Isı | Vsi=0 | -20 | -8 | -3 | μА | ### **PREREGULATOR** | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP. | MAX | UNIT | |-----------------------------|--------|------------|-----|------|-----|------| | Preregulator Output Voltage | Vz | Iz=10 μ A | 4.5 | 5 | 6 | V | | Preregulator Output Current | lz | | | | 10 | μА | Note 1:Foldback characteristic # APPLICATION CIRCUIT For stability:Cs $\ge$ 1 $\mu$ F, Co $\ge$ 4.7 $\mu$ F, ESR<10 $\Omega$ at 10KHz Recommended for application:Cs=Co=10 $\mu$ F to 100 $\mu$ F # APPLICATION INFORMATION Suppl Voltage Transient High supply voltage transients can cause a reset output signal disturbation. For supply voltage greater than 8V the circuit shows a high immunity of the reset output against supply transients of the reset output against supply transients of more than 100V/ $\mu$ s. For supply voltages less than 8V supply transients of more than 0.4V/ $\mu$ s can cause a reset signal disturbation. To improve the transient behaviour for supply voltages less than 8V a capacitor at pin 3 can be used. A capacitor at pin 3(C3 $\leqq$ 1 $\mu$ F ) reduces also the output noise. # **FUNCTIONAL DESCRIPTION** The UTC L2949E is a monolithic integrated voltage regulator, based on the STM modular voltage regulator approch. Several outstanding features and auxiliary functions are implemented to meet the requirements of supplying microprocessor systems in automotive applications. Nevertheless, It is suitable also in other applications where the present functions are required. The modular approach of this device allows to get easily also other features and functions when required. # Voltage Regulator The voltage regulator uses an Isolated Collector Vertical PNP transistor as a regulating element. Figure 1: Foldback Characteristic of Vo With this structure very low dropout voltage at currents up to 100mA is obtained. The dropout operation of the standby regulator is maintained down to 3V input supply voltage. The output voltage is regulated up to the transient input supply voltage of 4V. With this feature no functional interruption due to overvoltage pulses is generated. The typical cuve showing the standby output voltage as a function of the input supply voltage is shown in Fig. 2. The current consumption of the device (quiescent current) is less than 300 $\mu$ A. To reduce the quiescent current peak in the undervoltage region and to improve the transient response inthis region.the dropout voltage is controlled,the quiescent current as a function of the supply input voltage is shown in Fig.3. Figure 2: Output Voltage vs.Input voltage Figure 3: Quiescent Current vs. Supply Voltage UTC ### Preregulator To improve the transient immunity a preregulator stabilized the internal supply voltage to 5V. This internal voltage is present at Pin3(Vz). This voltage should not be used as an output because the output capability is very small ( $\leq$ 10 $\mu$ A). This output may be used as an option when a better transient behaviour for supply voltages less than 8V is required(see also application note). In this case a capacitor(100nF - $1 \mu$ F) must be connected between Pin3 and GND.If this feature is not used Pin3 must be left open. ### Reset Circuit The block circuit diagram of the reset circuit is shown in Fig.4. the reset circuit supervises the output voltage. The reset thereshold of 4.5V is defined with the internal reference voltage and standby output drivider. The reset pulse delay time trd, is defined with the charge time of an external capacitor CT: The reaction time of the reset circuit originates from the discharge time limitation of the reset capacitor $C\tau$ and is proportional of the reset capacitor $C\tau$ and is proportional to the value of $C\tau$ . The reaction time of the reset circuit increases the noise immunity. Standby output voltagedrops below the reset threshold only a bit longer than th reaction time results in a shorter reset delay time. The nominal reset delay time will be generated for standby output voltage drops longer than approximately $50 \mu s$ . The typical reset output waveforms are shown in Fig.5. ### Sense Comparator The sense comparator compares an input signal with an internal voltage reference of typical 1.23V. The use of an external voltage divider makes this comparator flexible in thapplication. It can be used to supervise the input voltage either before or after the protection diode and to give additional informations to the microprocessor like low voltage warnings.