#### APPLICATIONS NOTEBOOK: CLARIFYING the 2953/2954 REPLACEMENT/SUBSTITUTION # APPLICATIONS: EXISTING 2953/54 DESIGNS NECESSITATIONG CONVERSION TO NEWER ICS ### **SYNOPSIS** Earlier, the UDN2953B and UDN2954W were included in a product status change listing. These motor ICs were discontinued as of year end 1995; thus, numerous questions and dialogues have ensued. The objective of this applications note is the clarification of suitable alternative motor driver ICs, and the distinctions between the fading ICs and The interim solutions for the replacements. designers unable (or unwilling) to redesign circuit boards are the A3951SB (supersedes 2953B) and/or A3951SW (replaces 2954W). However, despite having identical package connections, there are nuances that should be identified and understood before directly substituting for the 2953B/2954W. Further, new designs should <u>"leapfrog"</u> the 3951 and utilize the complete capabilities of A3952. The A3952 has <u>different</u> lead connections, plus a number of improvements that should be recognized; however, the emphasis here is clarifying the substitution perspective. A straightforward technique for distinguishing the differences in operation and ratings will be presented for the three motor ICs (2953 vs 2954 differences relate to packaging). ### ABSOLUTE MAXIMUM RATINGS Rather than list all the absolute maximums, only the dissimilarities are listed. All three full-bridge PWM motor ICs specify identical continuous current (2 A), maximum voltage (50V), and logic supply power (7.0V); but other basic distinctions involve: 2953/54 Output Current (Peak)\* $\pm$ 3.5 A 3951/52 Output Current ( $t_w$ <20 us) +3.5 A Pulse width noted for 3951/3952; sustained operation @ $\pm 3.5$ A\* damages (or destroys) these high-current motor control ICs. 2953/54 Flyback Voltage, V<sub>K</sub> V<sub>BB</sub> 3951/52 Flyback Internal Connection No connection changes should be affected. 2953/54 Min. Clamp Voltage, V<sub>A</sub> Ground 3951/52 Clamping Internal Connection Normally, no connection changes expected. 2953/54 Logic Input Voltage $V_{PHASE}$ $V_{ENABLE}$ $V_{BB}$ 3951/52 Logic Input Voltage Range $V_{IN}$ -0.3 V to $V_{CC}$ +0.3 V Seldom is this logic input voltage an issue; however, both Phase and Enable inputs are limited to the range specified above. 2953/54 Reference Voltage (max) 15 V 3951 Reference Voltage (max) V<sub>CC</sub> 3952 Reference Voltage (max) 15 V ### REFERENCE VOLTAGE RANGES The 2953/2954 and 3951 reference input is a dual function control, but there are other disparities between the devices. Braking is a single, shared input on both 2953/54 and 3951. Switching the combined $V_{REF/\overline{BRAKE}}$ input to a logic LOW ( $\leq$ 0.8 V) actuates the dynamic braking on the 2953/54 and 3951. The 3952 has separate inputs for Reference and Braking; this allows a broader range of PWM current control than the 2953/54 or 3951 (as enumerated below). 2953/54 Reference Range $\geq$ 2.4 V to $\leq$ 15 V 3951 Reference Range $\geq$ 2.4 V to V<sub>CC</sub> 3952 Reference Range $\leq$ V<sub>REF</sub> 0V to 15 V # OTHER REFERENCE VOLTAGE CONCERNS The 2953/54 design allowed PWM operation $\underline{without}$ connecting a reference input; these devices internally default to $V_{CC}$ $\div 2$ as the voltage reference. But $\underline{neither}$ the 3951 or 3952 function in this condition; a suitable, stable voltage $(V_{REF})$ $\underline{must}$ be connected to the newer ICs. Converting 2953/54 designs lacking this $V_{REF}$ connection $\underline{necessitates}$ a reference voltage $(V_{CC})$ , plus $\underline{doubling}$ the sense resistor to provide the same current. With no reference voltage applied, typically the 2953/54 "defaults" to 2.5 V (5.0 V logic supply). The PWM output current is based on two factors: $V_{REF}$ and (10x) $R_{SENSE}$ ; thus, the 2953/54 internal default to "half-supply" converts to 3951/52 operation via doubling $R_S$ (to conform to the formula below): $$I_{TRIP} = \frac{V_{REF}}{10 * R_{SENSE}}$$ (Normal PWM) All devices have a continuous output rating of 2.0 A; hence, the trip current should <u>not</u> exceed this value. As mentioned, operating the ICs above 2.0 A can damage or destroy any of these bridge circuits; also, dynamic braking can induce (uncontrolled dc) peak currents that the 2953/54 cannot sustain. # SAFE DYNAMIC BRAKING: Utilize the 3952 Neither the 2953 nor 2954 integrate control of the (peak) current in the braking mode. Only the 3951 and 3952 incorporate control of output current during braking operation; and safe, reliable dynamic braking is often a formidable design problem. Realistically, the 3952 is the only suitable driver for safe braking. The 3951 is severely restricted by both its reference voltage limit and range. Safe braking current, plus PWM regulation, of <u>3952s</u> involve: $V_{REF} = 15 \text{ V}$ ; $R_S = 0.75 \Omega$ ; $V_{SENSE} = 1.5 \text{ V}$ . This combination meets the 2.0 A limit during PWM operation and under default braking conditions. However, <u>3951s cannot</u> satisfy both PWM and braking limits together; with $V_{REF} = 5 \text{ V}$ , and $I_{TRIP} = 2.0 \text{ A}$ , $R_S = 0.25 \Omega$ . With these conditions, default braking current $\approx 6 \text{ A}$ (i.e. 1.5V $\div 0.25 \Omega$ ), a value that **greatly exceeds** safe limits. # **DEVICE TRUTH TABLES** Although the 2953/54 and 3951 terminology and sequence in the respective truth tables differ, the ICs function identically. Further, the A3951 truth table includes a description column indicating the mode of operation. Truth Table: UDN2953B and UDN2954W | Output<br>Enable | Phase | $\frac{V_{REF}}{BRAKE}$ | $OUT_A$ | $OUT_B$ | |------------------|-------|-------------------------|---------|---------| | Low | High | >2.4 V | High | Low | | Low | Low | >2.4 V | Low | High | | High | X | >2.4 V | Open | Open | | X | X | <0.8 V | High | High | X = irrelevant Truth Table: A3951SB and A3951SW | BRAKE | ENABLE | PHASE | $OUT_A$ | $OUT_B$ | DESCRIPTION | |-------|--------|-------|---------|---------|------------------| | Н | Н | X | Z | Z | Outputs Disabled | | Н | L | Н | Н | L | Forward | | Н | L | L | L | Н | Reverse | | L | X | X | L | L | Brake, See Note | | | | | | | | $$\label{eq:control} \begin{split} X = & \text{Irrelevant} \ \ Z = & \text{High Impedance (source and sink both OFF)} \\ & \text{NOTE: Includes internal default} \ \ V_{SENSE} \ \ \text{level for over-current} \\ & \text{protection.} \end{split}$$ The A3952 incorporates one additional logic input (MODE) that expands motor function via offering new drive methods (i.e. "sleep", standby, and four-quadrant operation). By adding the MODE input the 3952 truth table is enlarged; with safe, dynamic braking and effective microstepping added (fast-decay) as options in the complete truth table. # Truth Table: A3952SB/SEB/SLB/SW | BRAKE | ENABLE | PHASE | MODE | $OUT_A$ | $OUT_B$ | DESCRIPT<br>ION | | |-------|--------|-------|------|---------|---------|--------------------------------------------|--| | Н | Н | X | Н | Z | Z | Sleep Mode | | | Н | Н | X | L | Z | Z | Standby,<br>Note 1 | | | Н | L | Н | Н | Н | L | Forward,<br>Fast-Decay<br>Mode | | | Н | L | Н | L | Н | L | Forward,<br>Slow-<br>Decay<br>Mode | | | Н | L | L | Н | L | Н | Reverse,<br>Fast-Decay<br>Mode | | | Н | L | L | L | L | Н | Reverse,<br>Slow-<br>Decay<br>Mode | | | L | X | X | Н | L | L | Brake,<br>Fast-Decay<br>Mode | | | L | X | X | L | L | L | Brake, No<br>Current<br>Control,<br>Note 2 | | $$\label{eq:course} \begin{split} X = & \text{Irrelevant} \quad Z = High \; \text{Impedance (source and sink both OFF)} \\ & \text{NOTES:} \end{split}$$ - 1. Includes active pull-offs for power outputs - 2. Includes internal default $V_{\text{SENSE}}$ level for over-current protection. #### **CURRENT CONTROL OPTIONS** Only the 2953/2954 specifications include a table listing the current control techniques. A comprehensive table which encompasses all three full-bridge motor ICs distinguishes the differences between operating methods and (where applicable) component values. Although this information is included in our IC specifications, this table summarizes and simplifies the comparison and alleviates the device substitution process. #### **SUMMARY** Existing designs using either the UDN2953B and/or UDN2954W <u>must be converted</u> to the newer ICs. As cited, <u>"leapfrogging"</u> beyond the A3951 to the A3952 is <u>(very strongly)</u> recommended. This involves PCB redesign; but provides the better long-range solution. Further, the A3952 offers superior benefits in protective functions (especially reliable, safe, current controlled braking). <u>Note</u>: the RC network capacitor value <u>must be increased</u> (per the table below). Also, the minimum resistor value decreases. Please provide this applications material to all known 2953/54 customers. Refer other pertinent concerns and questions to Allegro Applications: Paul Emerald @ 508/854-5267 or John Pyle @ 508/854-5333. #### **CURRENT CONTROL ALTERNATIVES** | | Circuit Package Connections | | | | | | |-----------------------|-----------------------------|--------------------------|---------------------|--------------------|-----------|--| | CONTROL OPTION | P/N | V <sub>REF</sub> INPUT | RC INPUT (TIMING) | $V_{\text{SENSE}}$ | ENABLE | | | NO PWM (DC MODE) | 2953 * | Vcc or HIGH | ≥2.0kΩ to GROUND | GROUND | LOW | | | | 3951 | Vcc or HIGH | OPEN (or RC to GND) | GROUND | LOW | | | | 3952 | Vcc or HIGH | OPEN (or RC to GND) | GROUND | LOW | | | PWM (INTERNAL TIMING) | 2953 * | Vcc or HIGH | Vcc | Rsense | LOW | | | | 3951 | NO INTERNAL TIMI | | | | | | | 3952 | NO INTERNAL TIMI | | | | | | PWM (EXTERNAL TIMING) | 2953* | 2.4V-15V* or Vcc | 20-100kΩ/200-500pF | Rsense | LOW | | | | 3951 | 2.4V to Vcc* | 12-100kΩ/0.82-1.5nF | Rsense | LOW | | | | 3952 | ≤0V-15V* or Vcc | 12-100kΩ/0.82-1.5nF | Rsense | LOW | | | EXTERNAL PWM | 2953* | Vcc or HIGH <sup>¶</sup> | ≥20kΩ to GROUND | Rsense | TOGGLE** | | | | 3951 | >2.4V-5V* or Vcc¶ | 12-100kΩ/0.82-1.2nF | Rsense | TOGGLE*** | | | | 3952 | >0V-15V* or Vcc¶ | 12-100kΩ/0.82-1.2nF | Rsense¶ | TOGGLE*** | | NOTES: \* Applies to both UDN2953B and UDN2954W; \* Variable, programmable reference (ex: D/A converter) Default (Peak) ITRIP can be set for protection; \*\* Closed-loop speed/position control applications Default (Peak) ITRIP can be set for protection; \*\*\* Closed-loop speed/position control applications; Also, 3951/3952 allow utilizing both 2-quadrant and 4-quadrant current control.