# BIPOLAR ANALOG INTEGRATED CIRCUIT $\mu$ PC1854A # I<sup>2</sup>C BUS-COMPATIBLE US MTS PROCESSING LSI The $\mu$ PC1854A is an integrated circuit for US MTS (Multichannel Television Sound) system with the addition of the I<sup>2</sup>C bus interface. All functions required for US MTS system are incorporated on a single chip. The $\mu$ PC1854A allows users to switch modes and adjust filter and separation circuits through the I<sup>2</sup>C bus. #### **FEATURES** - Stereo demodulation, SAP (Sub Audio Program) demodulation, dbx noise reduction decoding, and I<sup>2</sup>C bus interface incorporated on a single chip - Mode switching and filter/separation adjustments through the I<sup>2</sup>C bus - Power supply: 8 V to 10 V - On-chip input attenuator for simple interface with intermediate frequency processing IC (I<sup>2</sup>C bus control) - Output level: 1.4 V<sub>p-p</sub> (with L+R signals, 100% modulation) #### **APPLICATIONS** · TV sets and VCRs for north America # **ORDERING INFORMATION** | Part Number | Package | |-----------------|--------------------------------------| | μPC1854ACT | 28-pin plastic SDIP (10.16 mm (400)) | | $\mu$ PC1854AGT | 28-pin plastic SOP (9.53 mm (375)) | The $\mu$ PC1854A is available only to licensees of THAT Corporation. For information, please call: (508) 229-2500 (U.S.A.), or (03) 5790-5391 (Tokyo). The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all devices/types available in every country. Please check with local NEC representative for availability and additional information. # SYSTEM BLOCK DIAGRAM # **BLOCK DIAGRAM** **Remark** Use the following for external parts. Resistor : Metal film resistor ( $\pm 1$ %) for an ITI pin (pin 21). Unless otherwise specified; $\pm 5$ % Capacitor : Tantalum capacitor ( $\pm 10$ %) for STI and WTI pins (pins 22 and 23). Unless otherwise specified; $\pm 20$ % Data Sheet S12816EJ3V0DS00 3 # PIN CONFIGURATION (Top View) # 28-pin plastic SDIP (10.16 mm (400)) • μPC1854ACT # 28-pin plastic SOP (9.53 mm (375)) • μPC1854AGT # **CONTENTS** | 1. | PIN | EQUIVALENT CIRCUITS | 6 | |----|--------------------|-------------------------------------------------------------|------------| | 2. | BLO | OCK FUNCTIONS | 13 | | | 2.1 | Stereo Demodulation Block | 14 | | | 2.2 | SAP Demodulation Block | | | | 2.3 | dbx Noise Reduction Block | 16 | | | 2.4 | Matrix Block | 17 | | 3. | I <sup>2</sup> C I | BUS INTERFACE | 18 | | | 3.1 | Data Transfer | 19 | | | 3.2 | Data Transfer Format | 20 | | 4. | I <sup>2</sup> C I | BUS COMMANDS | 22 | | | 4.1 | Subaddress List | 22 | | | 4.2 | Setting Procedure | 23 | | | 4.3 | Explanation of Write Register | 25 | | | 4.4 | Explanation of Read Register | 28 | | 5. | MOE | DE MATRIX | 30 | | | 5.1 | L-, R-Channel Output (LOT, ROT pins) Matrix | 30 | | | 5.2 | Normal Output (NOT pin) Matrix | 3′ | | 6. | USA | GE CAUTIONS | 32 | | | 6.1 | Caution on Shock Noise Reduction | 32 | | | 6.2 | Supply Voltage | 32 | | | 6.3 | Impedance of Input and Output Pins | 32 | | | 6.4 | Drive Capability of Output Pins | 32 | | | 6.5 | Caution on External Components | 33 | | | 6.6 | Change of Electrical Characteristics by External Components | 33 | | 7. | ELE | CTRICAL SPECIFICATIONS | 34 | | 8. | MEA | ASURING CIRCUIT | 44 | | 9. | PAC | KAGE DRAWINGS | 45 | | 10 | DEC | COMMENDED SOLDEDING CONDITIONS | <b>4</b> - | # 1. PIN EQUIVALENT CIRCUITS (1/7) | Pin No. | Pin Name | Symbol | Internal Equivalent Circuit | |---------|-------------------------------|--------|----------------------------------------------------------------------------| | | | | internal Equivalent Circuit | | 1 | Power (9 V) | Vcc | | | 2 | 1/2 Vcc Filter | VRE | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | 3 | Pilot Discrimination Filter 1 | PD1 | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | 4 | Pilot Discrimination Filter 2 | PD2 | $\frac{1}{2} Vcc$ $\frac{1}{5} k\Omega \qquad 15 k\Omega \qquad 5 k\Omega$ | (2/7) | | | | (211) | |---------|---------------------------|--------|-----------------------------------------------------------------------------------------------------| | Pin No. | Pin Name | Symbol | Internal Equivalent Circuit | | 5 | Phase Comparator Filter 1 | φD1 | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | 6 | Phase Comparator Filter 2 | φD2 | $\begin{array}{c c} & \frac{1}{2} \text{Vcc} \\ \hline & \\ & \\ & \\ & \\ & \\ & \\ & \\ $ | | 7 | Composite Signal Input | COM | $\frac{1}{2}$ V cc $\frac{1}{2}$ V cc $\frac{1}{3}$ k $\Omega$ $\frac{17}{3}$ k $\Omega$ | | 8 | SAP Offset Absorption | SOA | $\begin{array}{c c} & & & & & \\ \hline & & & & \\ \hline & & & & \\ \hline & & & &$ | (3/7) | Pin No. | Pin Name | Symbol | Internal Equivalent Circuit | |---------|---------------------------|--------|-------------------------------------------------------| | 9 | SAP Discrimination Filter | SDT | 9<br>10 kΩ<br>20 kΩ<br>20 kΩ<br>30 kΩ<br>GND | | 10 | Noise Detection Filter | NDT | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | (4/7) | | | | (4/7) | |---------|--------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin No. | Pin Name | Symbol | Internal Equivalent Circuit | | 11 | SAP Single Output | SOT | $2 \text{ k}\Omega$ $\geqslant$ $200 \Omega$ $11$ $2 \text{ k}\Omega$ $\geqslant$ $2 \text{ k}\Omega$ | | 12 | SAP Single Input | SI | $\frac{1}{2} \text{Vcc}$ $\frac{10 \text{ k}\Omega}{5 \text{ k}\Omega} = 10 \text{ k}\Omega$ $\frac{1}{5} \text{ k}\Omega$ $\frac{1}{5} \text{ k}\Omega$ $\frac{1}{5} \text{ k}\Omega$ $\frac{1}{5} \text{ k}\Omega$ $\frac{1}{5} \text{ k}\Omega$ | | 13 | External SAP Input | ESA | $\frac{1}{2} \text{Vcc}$ $\text{Vcc}$ $\text{Vcc}$ $\text{80 k}\Omega$ $\text{3 k}\Omega$ $\text{5 pF}$ $\text{3 k}\Omega$ $\text{GND}$ | (5/7) | | | | (5/7) | |---------|----------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin No. | Pin Name | Symbol | Internal Equivalent Circuit | | 14 | Analog GND | AGND | | | | | | | | 15 | SDA (for I <sup>2</sup> C bus) | SDA | Note | | 15 | SDA (IOI I-C bus) | SDA | Note $V_{CC}$ $10 \text{ k}\Omega \leq 10 \text{ k}\Omega$ $10 $10$ | | 16 | SCL (for I <sup>2</sup> C bus) | SCL | Note 10 kΩ ≥ 10 kΩ 10 kΩ | | 17 | Digital GND (for I <sup>2</sup> C bus) | DGND | | | 18 | Variable Emphasis Offset Absorption | dO | Same as Pin 8 | | 19 | Spectral RMS Offset Absorption | SRB | $\begin{array}{c c} & & & & & & & \\ \hline & & & & & & \\ \hline & & & &$ | **Note** No protection diode is provided on the Vcc side so that the $I^2C$ bus line is not pulled to 0 V when the power is OFF (Vcc = 0 V). (6/7) | Pin No. | Pin Name | Symbol | Internal Equivalent Circuit | |---------|---------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 20 | Wide-Band RMS Offset Absorption | WRB | Same as pin 19 | | 20 | Wide-Band Kino Onset Absorption | WIND | Jame as pin 19 | | | | | | | 21 | Timing Current Setting | ITI | | | | | | $10 \text{ k}\Omega$ | | 22 | Spectral RMS Timing | STI | $5 \text{ k}\Omega$ $5 \text{ k}\Omega$ $5 \text{ k}\Omega$ $5 \text{ k}\Omega$ $600 \Omega$ $5 \text{ k}\Omega$ $600 \Omega$ $600 \Omega$ | | 23 | Wide-Band RMS Timing | WTI | Same as pin 22 | | 24 | VCA Offset Absorption | VOA | Same as pin 8 | | | | | | (7/7) | Pin No. | Pin Name | Symbol | Internal Equivalent Circuit | |---------|----------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 25 | Normal Output | NOT | $\begin{array}{c c} & & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ &$ | | 26 | R-channel Output | ROT | Same as pin 25 | | 27 | L-channel Output | LOT | | | 28 | Monaural Offset Absorption | MOA | Same as pin 8 | # 2. BLOCK FUNCTIONS In the US, TV audio signals are broadcast in FM modulation. The stereo (L-R), Sub Audio Program (SAP) and telemetry signals are multiplexed in a higher frequency band than the monaural (L+R) signal (50 Hz to 15 kHz). The US MTS system base-band spectrum is described before: Figure 2-1. US MTS System Base-Band Spectrum Table 2-1. US MTS System Base-Band Spectrum | | | Signal frequency band | Maximum audio carrier deviation (kHz) | | |-------------------------------------|------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------|----| | Monaural signal (L | .+R) | 50 Hz to 15 kHz | | 25 | | Stereo pilot signal | | 15.734 kHz | Only stereo broadcasting | 5 | | Stereo signal (L-R) | | 50 Hz to 15 kHz | AM modulation (carrier frequency 2 f <sub>H</sub> ), dbx noise reduction processing | 50 | | Sub Audio Program (SAP)<br>signal | | 50 Hz to 10 kHz | FM modulation (carrier frequency 5 f <sub>H</sub> ),<br>maximum frequency deviation 10 kHz)<br>dbx noise reduction processing | 15 | | Telemetry signal Audio 0 to 3.4 kHz | | 0 to 3.4 kHz | FM modulation (carrier frequency 6.5 fh | 3 | | | Data | 0 to 1.5 kHz | maximum frequency deviation 3 kHz) | | 13 #### 2.1 Stereo Demodulation Block #### (1) Stereo LPF This filter eliminates signals in the vicinity of 5 fH to 6 fH, such as SAP (Sub Audio Program) (5 fH) and telemetry signals (6.5 fH). The $\mu$ PC1854A's internal L-R demodulator, which uses a double-balanced circuit, demodulates L-R signals by multiplication of the L-R signal with the signal at the L-R carrier frequency (2 fH). The L-R signal tends to receive interference from the 6 fH signal because a square waveform is used as the switching carrier in this method. To eliminate this interference, the $\mu$ PC1854A incorporates traps at 5 fH and 6 fH. The filter response is adjusted by setting the Filter setting bits (write register, subaddress 02H, bits D0 to D5). #### (2) Stereo phase comparator The 8 fH signal generated at the stereo VCO is divided by 8 (4 $\times$ 2) and then multiplied by the pilot signal passed through the stereo LPF. The two signals differ from each other by 90 degrees in terms of phase. The resistor and capacitor connected to Pins $\phi$ D1 and $\phi$ D2 form a filter that smooths the phase error signal output from the stereo phase comparator, converting the error signal to the DC voltage. When the voltage output from the stereo phase comparator, converting the error signal to the DC voltage. When the voltage difference between pins $\phi$ D1 and $\phi$ D2 becomes 0 V (strictly speaking, not 0 V by the internal offset voltage), the VCO runs at 8 fH. The lag/lead filter externally connected to the pins $\phi$ D1 and $\phi$ D2 determines the capture range. #### (3) Stereo VCO The VCO runs at 8 fH with the internal capacitor. The frequency is adjusted by setting the Stereo VCO setting bits (write register, subaddress 01H, bits D0 to D5). ## (4) Divider (Flip-flop) Produces two separate fH signals: the inphase fH signal, and the fH signal differing by 90 degrees from the input pilot signal by dividing the 8 fH frequency from the stereo VCO by 8 $(4 \times 2)$ . # (5) Pilot discrimination phase comparator (Level detector) Multiplies the pilot signal from the COM pin with the inphase fH signal from the divider. The resulting signal is smoothed by passing it through the external filter connected to the PD1 and PD2 pins and converted into DC voltage value that is used to determine whether or not a stereo pilot signal (read register, bit D6) is present. #### (6) Pilot canceler The f<sub>H</sub> signal from the divider is added to the stereo signal in resistor matrix depending on the level of the input pilot signal to cancel the pilot signal. ## (7) L+R LPF This LPF which has traps at f<sub>H</sub> and 24 kHz, allows only the monaural signal to pass through. The filter response is adjusted by setting the Filter setting bits (write register, subaddress 02H, bits D0 to D5). ## (8) De-emphasis The filter is a 75- $\mu$ s de-emphasis filter for the monaural signal. The response is adjusted by setting the Filter setting bits (write register, subaddress 02H, bits D0 to D5). # (9) L-R AM demodulator Demodulates the L-R AM-DSB modulated signal by multiplying with the 2fH signal which is synchronized to the pilot signal. The 2-fH square wave is used as the switching carrier. #### 2.2 SAP Demodulation Block #### (1) SAP BPF Picks up the SAP signal by the 50-kHz and 102-kHz traps and a response peak at 5 fh. The filter response is adjusted by setting the Filter setting bits (write register, subaddress 02H, bits D0 to D5). # (2) Noise BPF The $\mu$ PC1854A monitors signals picked up by the noise band-pass filter (fo $\cong$ 180 kHz), and distinguishes noise from signals. By this method, the $\mu$ PC1854A prevents faulty SAP detection in a weak electric field. The filter response is adjusted by setting the Filter setting bits (write register, subaddress 02H, bits D0 to D5). # (3) Noise detector Performs full-wave rectification of noise from noise band-pass filter, changes it to the DC voltage, and inputs it to the comparator. When the noise level exceeds the reference level, the detector recognizes noise, and the noise detection bit (read register, bit D4) is set "1". The sensitivity and time constant of the circuit are adjusted by setting the values of the resistor and capacitor connected to the NDT. # (4) SAP detector Detects the signal from the SAP band-pass filter and smooths it through the SDT pin and inputs it to the comparator. When the SAP signal is detected, the SAP signal bit (read register, bit D5) is set "1". ## (5) SAP demodulation circuit The SAP demodulator consists of a phase detector, a loop filter and an SAP VCO (PLL detection circuit). The SAP VCO oscillates at 10 fH, and performs phase comparison between the signal divided by 2 of the VCO frequency and the SAP signal to make the PLL. The SAP VCO oscillating frequency is adjusted by setting the SAP VCO setting bits (write register, subaddress 05H, bits D0 to D5). #### (6) SAP LPF Eliminates the SAP carrier and high-frequency buzz. The filter consists of a 2nd-order low-pass filter and fH trap filter. The filter response is adjusted by setting the Filter setting bits (write register, subaddress 02H, bits D0 to D5). #### 2.3 dbx Noise Reduction Block All the filters required for TV-dbx noise reduction are incorporated. The response to these filters is adjusted by setting all the Filter setting bits (write register, subaddress 02H, bits D0 to D5). # (1) LPF This LPF has traps at f<sub>H</sub> and 24 kHz each. The f<sub>H</sub> trap filter minimizes interference by the f<sub>H</sub> signal which is not synchronized with the pilot signal (for example, leakage of the synchronous idle and buzz from the video signal). #### (2) 408-Hz LPF This filter is a de-emphasis filter. Its transfer function is as follows: $$T(f) = \frac{1 + j \frac{f}{5.23k}}{1 + j \frac{f}{408}}$$ # (3) Variable emphasis Also called the spectral VCA. It is controlled by the spectral RMS. The transfer function is as follows: $$S^{-1} (f, b) = \frac{1 + j \frac{f}{20.1k} \times \frac{1 + 51b}{b + 1}}{1 + j \frac{f}{20.1k} \times \frac{1 + 51}{b + 1}}$$ where "b" is the variable transferred from the spectral RMS for controlling. #### (4) Wide-band VCA A VCA whose operating frequency range is mainly low to mid frequencies and controlled by the wide-band RMS. The transfer function is as follows: $$W^{-1}(a) = a$$ where "a" is the variable transferred from the wide-band RMS for controlling. # (5) 2.19-kHz LPF This filter is a de-emphasis filter. Its transfer function is as follows: $$T(f) = \frac{1 + j - \frac{f}{62.5k}}{1 + j - \frac{f}{2.19k}}$$ ## (6) Spectral RMS filter A filter that limits the band width of the signal input to the RMS which controls the variable emphasis. The transfer function is as follows: $$T (f) = \frac{(j\frac{f}{7.66k})^2}{1+j\frac{f}{7.31k}+(j\frac{f}{7.66k})^2} \times \frac{j\frac{f}{3.92k}}{1+j\frac{f}{3.92k}}$$ #### (7) Wide-band RMS filter A filter that limits the band width of the signal input to the wide-band RMS which controls the wide-band VCA. The transfer function is as follows: $$T(f) = \frac{1}{1 + j \frac{f}{2.09k}}$$ # (8) Spectral RMS Detects the RMS value of the signal passed through the spectral RMS filter, and converts the signal to the DC voltage. The release time is set by adjusting the current $I_T$ of the $\mu$ PC1854A and the capacitance of the external capacitor connected to the STI pin. The current $I_T$ is set by the current value output from the ITI pin. #### (9) Wide-band RMS Detects the RMS value of the signal passed through the wide-band RMS filter, and converts the signal to the DC voltage. The release time is set by adjusting the current $I\tau$ of the $\mu$ PC1854A and the capacitance of the external capacitor connected to the WTI pin. The current $I\tau$ is set by the current value output from the ITI pin. #### 2.4 Matrix Block #### (1) Matrix Adds L+R signal and L-R signal to output L signal, and subtracts L+R signal from L-R signal to output R signal. # (2) Mode selector Selects the user-selected mode among the monaural, stereo, SAP, external SAP input signals, and mute, then outputs it from the NOT, ROT and LOT pins. # 3. I<sup>2</sup>C BUS INTERFACE The $\mu$ PC1854A uses the I<sup>2</sup>C bus interface that is developed by Philips. The serial clock line (SCL) and serial data line (SDA) employ the 2-wire configuration as shown in **Figure 3-1**. The $\mu$ PC1854A contains seven (1 byte 8 bits) write registers and one read register through the I<sup>2</sup>C bus interface circuit. # Serial Clock Line (SCL) The master CPU outputs a serial clock to achieve data synchronization. The $\mu$ PC1854A receives serial data based on this clock. The input level is CMOS-compatible. The clock frequency is from 0 to 100 kHz. # Serial Data Line (SDA) The master CPU outputs data synchronously with the serial clock. The $\mu$ PC1854A receives this data based on the serial clock. The input level is CMOS-compatible. SCL SDA RP Figure 3-1. Internal Equivalent Circuit of Interface Pins No protection diode is provided on the Vcc side for the SCL and SDA pins so that the $I^2C$ bus line is not pulled to 0 V when the power is OFF (Vcc = 0 V). μPC1854A #### 3.1 Data Transfer # (1) Start condition The start condition is created when SDA changes from high to low while SCL is high, as shown in **Figure 3-2**. When the $\mu$ PC1854A receives this information, it captures data sent in synchronization with the clock. # (2) Stop condition The stop condition is created when SDA changes from low to high while SCL is high, as shown in **Figure 3-2**. When the $\mu$ PC1854A receives this information, it stops receiving or outputting data. Figure 3-2. Data Transfer Start/Stop Condition #### (3) Data transfer When transferring data, be sure to switch data only when SCL is low, as shown in **Figure 3-3**. When SCL is high, the data must not be changed. SDA Figure 3-3. Data Transfer SDA Note 2 SCL Notes 1. Data hold time: 300 ns MIN. 2. Data setup time: 250 ns MIN. 3. Interval when data cannot be changed 4. Interval when data can be changed #### 3.2 Data Transfer Format An example of data transfer in the write mode is shown in Figure 3-4. Figure 3-4. Data Transfer Example in Write Mode Data consists of 8-bit units. This 8-bit data must always be followed by an acknowledge bit. Data transfer must be done on an MSB-first basis. The first byte after a start condition specifies the slave address. The slave address consists of 7 bits. Table 3-1 shows the slave addresses of the $\mu$ PC1854A. These slave addresses are registered by Philips. Table 3-1. Slave Addresses of $\mu$ PC1854A | Slave address<br>Mode | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Read/Write | |-----------------------|----|----|----|----|----|----|----|------------| | Write | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | | Read | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | The bit following the slave address is the read/write bit specifying the direction of the data to be transferred. During the read operation, data is transferred from the $\mu$ PC1854A to the master CPU. During the write operation, data is transferred from the master CPU to the $\mu$ PC1854A. "0" and "1" are written to the Read/Write bit during the Write and Read modes, respectively. The byte following the slave address is the subaddress of the µPC1854A in the write mode. The $\mu$ PC1854A has seven subaddresses, SA<sub>0</sub> to SA<sub>6</sub>, which are made up of 8 bits. Following the subaddress byte is the data to be set to the subaddress. # (1) 1-byte data transfer The format for 1-byte data transfer is the following: | Start | Slave<br>address | Write | Acknow<br>-ledge | Subaddress | Acknow<br>-ledge | Data | Acknow<br>-ledge | Stop | |-------|------------------|-------|------------------|------------|------------------|------|------------------|------| |-------|------------------|-------|------------------|------------|------------------|------|------------------|------| ## (2) Continuous data transfer The format when transferring multiple (7) bytes of data at one time is the following: The master CPU transfers "00H" as subaddress SA0 following the start condition and slave address. After the subaddress SA0, the master CPU transfers the SA0 data, and continues with SA1, SA2, ..., SA6 data without transferring stop conditions in between. The subaddress is automatically incremented. Finally, the stop condition is transferred and the transfer is completed. #### (3) Data read The $\mu$ PC1854A has one read register. The contents of this register can be read by the master CPU. The format when data is read is the following: | Start | Slave<br>address | Read | Acknow<br>-ledge | | Non-<br>acknow<br>-ledge | | |-------|------------------|------|------------------|--|--------------------------|--| |-------|------------------|------|------------------|--|--------------------------|--| # (4) Acknowledge In the case of the I<sup>2</sup>C bus, an acknowledge bit is added to the data as the 9th bit to determine whether data transfer was successful. The master determines the success or failure of data transfer based on whether this acknowledge bit is a logical low or high. If the acknowledge interval is a logical low, this indicates that data transfer was successful. If it is a logical high, this indicates that data transfer was unsuccessful or that the slave side forcibly released the bus as a non-acknowledge state. # 4. I<sup>2</sup>C BUS COMMANDS # 4.1 Subaddress List # (1) Write register (command list) | Subaddress | MSB | | | | | | | LSB | | | | | |------------|-----|--------------------------|-----------------|---------------------|------------------------|-----------------|-----------------|-------------|--|--|--|--| | Oubaddicss | D7 | D6 | D5 | D5 D4 D3 D2 D1 D0 | | | | | | | | | | 00H | 0 | During noise | | Input level setting | | | | | | | | | | | | detection | | | | | | | | | | | | | | Stereo/SAP | | | | | | | | | | | | | | output stop | | | | | | | | | | | | | | 0: SAP OFF | | | | | | | | | | | | | | 1: Stereo, | | | | | | | | | | | | | | SAP OFF | | | | | | | | | | | | 01H | 0 | f <sub>H</sub> monitor | | Stereo VCO setting | | | | | | | | | | | | ON/OFF | | | | | | | | | | | | | | 0: OFF | | | | | | | | | | | | | | 1: ON | | | | | | | | | | | | 02H | 0 | Pilot canceler | | | Filter | setting | | | | | | | | | | ON/OFF | | | | | | | | | | | | | | 0: ON | | | | | | | | | | | | | | 1: OFF | | | | | | | | | | | | 03H | 0 | 0 | | | Low-band sep | aration setting | | | | | | | | 04H | 0 | 0 | | | High-band sep | aration setting | | | | | | | | 05H | 0 | 5 f <sub>H</sub> monitor | | | SAP VC | O setting | | | | | | | | | | ON/OFF | | | | | | | | | | | | | | 0: OFF | | | | | | | | | | | | | | 1: ON | | | | | | | | | | | | 06H | 0 | 0 | Normal track | Normal track | SAP1/SAP2 | Stereo/SAP | Forced monaural | Mute ON/OFF | | | | | | | | | output select 1 | output select 2 | switch <sup>Note</sup> | switch | ON/OFF | | | | | | | | | | 0: SAP | 0: SAP | 0: SAP1 | 0: Stereo | 0: OFF | 0: ON | | | | | | | | | 1: External SAP | 1: Monaural | 1: SAP2 | 1: SAP | 1: ON | 1: OFF | | | | | # Note Output when SAP1 or SAP2 is selected is as follows: | | LOT pin (L-channel output) | ROT pin (R-channel output) | |------|----------------------------|----------------------------| | SAP1 | SA | \P | | SAP2 | Monaural (L+R) | SAP | Remark The initial value of write register after power-on reset - Mute register (subaddress 06H, bit D0) = 0 (Mute: ON) - Other registers = undefined (setting properly after power-on reset) # (2) Read register | MSB | | | | | | | LSB | |----------------|------------------|------------------|------------------|------------------|------------------|----|-----| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Power-on reset | Broadca | st status | Noise detection | Reception | on status | 1 | 1 | | 1: Detection | Stereo pilot | SAP signal | 0: Not available | Stereo broadcast | SAP broadcast | | | | | 0: Not available | 0: Not available | 1: Available | reception | reception | | | | | 1: Available | 1: Available | | 0: Not available | 0: Not available | | | | | | | | 1: Available | 1: Available | | | ## 4.2 Setting Procedure Precise adjustment of the dbx decoder is absolutely critical for optimum performance. Where possible, the adjustment should be performed after the $\mu$ PC1854A is mounted on the chassis and with the video system active. Set the data of write register as follows before the adjustment, because the registers other than the Mute register are defined. | Bit<br>Subaddress | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------------------|----|----|----|----|----|----|----|----| | 00H | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | 01H | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | 02H | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | 03H | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | 04H | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | 05H | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | 06H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Table 4-1. Default Setting of Write Register # (1) Input level setting (write register, subaddress 00H, bits D5 to D0) - <1> Write "1" to bit D0 (Mute: OFF) of subaddress 06H. - <2> Input sine wave of 300 Hz, 150 mV<sub>rms</sub> to COM pin. - <3> Set bits D5 to D0 (Input level setting bits) of subaddress 00H so that the output level of ROT pin is 500 mV<sub>rms</sub> (±10 mV<sub>rms</sub>). #### (2) Stereo VCO setting (write register, subaddress 01H, bits D6 to D0) Perform this adjustment with no signal applied. - <1> Write "1" to bit D0 (Mute: OFF) of subaddress 06H. - <2> Write "1" to bit D6 (fH monitor: ON) of subaddress 01H. - <3> Connect frequency counter to ROT pin, and set bits D5 to D0 (Stereo VCO setting bits) of subaddress 01H so that frequency counter displays 15.73 kHz (±0.1 kHz). - <4> When setting is completed, write "0" to bit D6 (fH monitor: OFF) of subaddress 01H. # (3) Filter setting (write register, subaddress 02H, bits D6 to D0) - <1> Write "1" to bit D6 (Pilot canceler: OFF) of subaddress 02H. - <2> Input pilot signal (15.734 kHz, 30 mV<sub>rms</sub> or higher<sup>Note</sup>) to COM pin and set data of bits D5 to D0 (Filter setting bits) of subaddress 02H so that the output level of the ROT pin becomes as small as possible (Decrease the set data from 63 (decimal)). - <3> When setting is completed, write "0" to bit D6 (Pilot canceler: ON) of subaddress 02H. Note 100 mV<sub>rms</sub> is recommended. ## (4) Separation setting (write register, subaddresses 03H and 04H, bits D5 to D0) - <1> Write "1" to bit D0 (Mute: OFF) of subaddress 06H. - <2> Write "20H" to bits D5 to D0 (High-band separation setting bits) of subaddress 04H. - <3> Input composite signal to COM pin (300 Hz, 30% modulation, L-only, with noise reduction), and set bits D5 to D0 (Low-band separation setting bits) of subaddress 03H so that the output level of the ROT pin is as small as possible. - <4> Change the modulation frequency of the composite signal to 3 kHz, and set bits D5 to D0 of subaddress 04H so that the output level of the ROT pin is as small as possible. - <5> While bits D5 to D0 of subaddress 04H are set as in step <4> above, repeat the setting procedure of step <3> for bits D5 to D0 of subaddress 03H. # (5) SAP VCO setting (write register, subaddress 05H, bits D6 to D0) Perform this adjustment with no signal applied. - <1> Add a 1 M $\Omega$ resistor between the SOA pin and GND. - <2> Write "1" to bit D0 (Mute: OFF) of subaddress 06H. - <3> Write "1" to bit D6 (5 fH monitor: ON) of subaddress 05H. - <4> Connect a frequency counter to the ROT pin, and set bits D5 to D0 of subaddress 05H (SAP VCO setting bits) so that 78.67 kHz (±0.5 kHz) is displayed on the frequency counter. - <5> When setting is completed, write "0" to bit D6 (5 fH monitor: OFF) of subaddress 05H. - <6> Delete the 1 $M\Omega$ resistor between the SOA pin and GND. ## 4.3 Explanation of Write Register # (1) Stereo/SAP output stop function during noise detection Stereo/SAP output stop can be selected with the data of bit D6 of subaddress 00H during weak electrical field conditions (noise level during recommended circuit use is 30 mVrms (TYP.) or more). SAP output stop : Only SAP output is stopped. SAP and stereo output stop : SAP and stereo outputs are stopped, switch to monaural output. Noise level detection is performed, when detected a noise about 11.5 fH (180 kHz), a frequency that is sufficiently apart from that of the high frequency signals such as the stereo, SAP, and telemetry signal. If noise is detected, "1" is set to bit D4 of the read register (Refer to section **4.4 (4) Noise detection**). Figure 4-1. Stereo/SAP Output Stop Function during Noise Detection # (2) Mute The mute function can be set ON/OFF with the data of bit D0 of subaddress 06H. The mute on state is entered when bit D0 is set to 0 after power-on reset. Figure 4-2. Mute Caution When switching the power ON/OFF, use the mute function (200 ms) outside the $\mu$ PC1854A in order to minimize shock noise. 25 # (3) Mode switch (L-, R-channel output (LOT, ROT pins)) The signal to be output can be selected from the L- and R-channel outputs (LOT, ROT pins) with bits D3 to D1 of subaddress 06H. For the combinations of bit and output signal, refer to section **5.1 L-, R-Channel Output** (LOT, ROT pins) Matrix. Forced monaural ON/OFF: When set to ON, a monaural signal is forcibly output regardless of the selection of other bits. Stereo/SAP switch : When forced monaural is set to OFF, performs selection of stereo or SAP. SAP1/SAP2 switch : When SAP output is selected with the stereo/SAP switch, performs selection of SAP1 or SAP2. | | L-Channel Output (LOT pin) | R-Channel Output (ROT pin) | |------|----------------------------|----------------------------| | SAP1 | SAP | output | | SAP2 | Monaural (L+R) output | SAP output | Figure 4-3. Mode Switch (L-, R-Channel Output (LOT, ROT pins)) # (4) Mode switch (normal signal output (NOT pin)) The signal output from the normal signal output (NOT pin) can be selected with bits D5 to D1 of subaddress 06H. For the combinations of bit and output signal, refer to section **5.2 Normal Output (NOT pin) Matrix**. Normal track output select 2: Selects SAP or monaural signal. Normal track output select 1: Selects SAP signal or external SAP signal. Forced monaural ON/OFF : When ON is selected, monaural signal is forcibly output regardless of ste- reo/SAP switch selection. Stereo/SAP switch : Selects SAP or stereo signal when other switches are selected as follows; Normal track output select 1: SAP Normal track output select 2: SAP Forced monaural: OFF Figure 4-4. Mode Switch (Normal Signal Output (NOT Pin)) | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|----|----|------------------------------|------------------------------|---------------------|----------------------|--------------------------|-----------------------------------------| | 06H | 0 | 0 | Normal track output select 1 | Normal track output select 2 | SAP1/SAP2<br>switch | Stereo/SAP<br>switch | Forced monaura<br>ON/OFF | Mute ON/OFF | | | | | | | | | | nonaural ed monaural OFF ed monaural ON | | | | | | | | | Stereo/S | AP switch | | | | | | | | | | reo output | | | | | | | | | Normal tr | ack output select 2 | | | | | | | | | 0 SAF | output | | | | | | | | | 1 Mor | naural output | | | | | | | | | Normal tr | ack output select 1 | | | | | | | | | 0 SAI | output output | | | | | | | | | 1 Ext | ernal SAP output | 27 # 4.4 Explanation of Read Register # (1) Power-on reset detection Whether a power-on reset was detected is detected with bit D7 of the read register. Figure 4-5. Power-On Reset Detection # (2) Stereo, SAP broadcast (broadcast status) detection Whether SAP or stereo broadcast from a broadcasting station is being broadcast is detected with bits D5 and D6 of the read register. When a SAP signal (5 fH) or stereo pilot signal is detected, the register data becomes "1". Figure 4-6. Stereo, SAP Broadcast (Broadcast Status) Detection | D7 | D | 6 | D | 5 | D | 4 | D3 | D2 | D1 | D0 | |----------------|------------|--------------|-----------|------------|--------------------|---------------------|----------------------------------|-------------------------------|-----|----| | Dawer en | В | roadca | st statu | s | | | Reception status | | | | | Power-on reset | Ste<br>pil | reo<br>ot | S/<br>sig | AP<br>nal | Noise<br>detection | | Stereo<br>broadcast<br>reception | SAP<br>broadcast<br>reception | 1 | 1 | | | | | SAP | SAP signal | | | | | | | | | | | | | 0 | 0 No SAP broadcast | | | | | | | | | | | 1 | SAP | broadcast (SA | P signal detecte | ed) | | | | | Stereo pilot | | | | | | | | | | | | | 0 | | | No Stereo broadcast | | | | | | | | | | 1 | Stere | o broadcast (s | tereo pilot signa | al detected) | | | ## (3) Stereo, SAP broadcast reception (reception status) detection Whether SAP or stereo broadcast is being received and the $\mu$ PC1854A outputs the audio signal can be detected with bits D2 and D3 of the read register. The register data become "1" only if the SAP signal (5 fH) is detected when the SAP broadcast reception is selected, or if the stereo pilot signal is detected when the stereo broadcast reception is selected. Figure 4-7. Stereo, SAP Broadcast Reception (Reception Status) Detection # (4) Noise detection Noise can be detected with bit D4 of the read register. It is monitored in the vicinity of the 11.5 fH (180 kHz) signal level and noise is detected. During noise detection, the operation of the SAP demodulator block and the stereo demodulation block is interrupted (Refer to section 4.3 (1) Stereo/SAP output stop function during noise detection). Figure 4-8. Noise Detection | D7 | D6 | D5 | D4 | D3 | 3 | D2 | D1 | D0 | |----------------|-----------------|---------------|--------------------|-----------------------------|------------------|-------------------------------|----|----| | Dower | Broadca | st status | | Re | Reception status | | | | | Power-on reset | Stereo<br>pilot | SAP<br>signal | Noise<br>detection | Ster<br>broad<br>recep | cast | SAP<br>broadcast<br>reception | 1 | 1 | | | | | | Noise detection 0 No noise | | | | | | | | | | 1 | Noise | e | | | 29 # 5. MODE MATRIX # 5.1 L-, R-Channel Output (LOT, ROT pins) Matrix Mute OFF (Write register, subaddress 06H, bit D0: "1") # (1) Read register, bit D4: 0 | Broadcast | | Write | e Register | | Out | tput | | Read | Register | | |--------------|--------------------|-------------|------------|----------------|-----------------|-----------------|-----------------|---------------|---------------------|------------------| | mode | Forced | Stereo/SAP | SAP1/SAP2 | Stereo/SAP | L-ch | R-ch | Broadca | st status | Reception | on status | | | monaural<br>ON/OFF | switch | switch | output stop | output<br>(LOT) | output<br>(ROT) | Stereo<br>pilot | SAP<br>signal | Stereo<br>broadcast | SAP<br>broadcast | | | Su | ıbaddress 0 | 6H | Subaddress 00H | | | | | reception | reception | | | Bit D1 | Bit D2 | Bit D3 | Bit D6 | | | Bit D6 | Bit D5 | Bit D3 | Bit D2 | | Monaural | _ | _ | _ | _ | L+ | -R | 0 | 0 | 0 | 0 | | Stereo | 0 | _ | _ | _ | L | R | 1 | 0 | 1 | 0 | | | 1 | | | | L+ | -R | | | 0 | | | Monaural | 0 | 0 | _ | _ | L+ | -R | 0 | 1 | 0 | 0 | | + SAP | | 1 | 0 | | SA | AΡ | | | | 1 | | | | | 1 | | L+R | SAP | | | | | | | 1 | _ | _ | | L+ | -R | | | | 0 | | Stereo + SAP | 0 | 0 | _ | _ | L | R | 1 | 1 | 1 | 0 | | | | 1 | 0 | | SA | <b>Α</b> P | | | 0 | 1 | | | | | 1 | | L+R | SAP | | | | | | | 1 | | | | L+ | -R | | | | 0 | # (2) Read register, bit D4: 1 | Broadcast | | Write | e Register | | Out | tput | | Read | d Register | | |--------------|----------|-------------|------------|----------------|--------|--------|---------|-----------|------------|-----------| | mode | Forced | Stereo/SAP | SAP1/SAP2 | Stereo/SAP | L-ch | R-ch | Broadca | st status | Reception | on status | | | monaural | switch | switch | output stop | output | output | Stereo | SAP | Stereo | SAP | | | ON/OFF | | | | (LOT) | (ROT) | pilot | signal | broadcast | broadcast | | | Su | ıbaddress 0 | 6H | Subaddress 00H | | | | | reception | reception | | | Bit D1 | Bit D2 | Bit D3 | Bit D6 | | | Bit D6 | Bit D5 | Bit D3 | Bit D2 | | Monaural | _ | _ | _ | _ | L⊣ | ⊦R | 0 | 0 | 0 | 0 | | Stereo | 0 | _ | _ | 0 | L | R | 1 | 0 | 1 | 0 | | | | | | 1 | L+ | +R | 0 | | 0 | | | Monaural | 0 | 1 | 0 | 0 | L+ | +R | 0 | 0 | 0 | 0 | | + SAP | | | | 1 | | | | | | | | | | | 1 | 0 | | | | | | | | | | | | 1 | | | | | | | | Stereo + SAP | 0 | 0 | _ | 0 | L | R | 1 | 0 | 1 | 0 | | | | | | 1 | L+ | +R | 0 | | 0 | | | | | 1 | 0 | 0 | | | | | | | | | | | | 1 | | | | | | | | | | | 1 | 0 | | | | | | | | | | | | 1 | | | | | | | **Remarks 1.** When the $\mu$ PC1854A recognizes a weak electric field, bit D4 of the read register becomes "1". **2.** —: Don't care. # 5.2 Normal Output (NOT pin) Matrix Mute OFF (Write register, subaddress 06H, bit D0: "1") | Broadcast | | | Write Register | | | Output | |--------------|-----------------|-----------------|------------------|-------------|-----------|------------------| | mode | Normal track | Normal track | Forced monaural | Stereo /SAP | SAP1/SAP2 | Normal output | | | output select 2 | output select 1 | ON/OFF | switch | switch | (NOT pin) | | | | 5 | Subaddress : 06H | | | | | | Bit: D4 | Bit: D5 | Bit: D1 | Bit: D2 | Bit: D3 | | | Monaural | _ | _ | _ | _ | _ | L+R | | Stereo | _ | _ | _ | _ | _ | L+R | | Monaural | 0 | 0 | 0 | 0 | _ | L+R | | + SAP | | | | 1 | | SAP | | | | | 1 | _ | | L+R | | | | 1 | _ | _ | | External SAPNote | | | 1 | _ | | | | L+R | | Stereo + SAP | 0 | 0 | 0 | 0 | _ | L+R | | | | | | 1 | | SAP | | | | | 1 | _ | | L+R | | | | 1 | _ | | | External SAPNote | | | 1 | _ | | | | L+R | Note SAP signal input from ESA pin. Remark —: Don't care. Caution All normal outputs with weak electric field are L+R. 31 # 6. USAGE CAUTIONS # 6.1 Caution on Shock Noise Reduction When switching the power ON/OFF, use the mute function (approx. 200 ms) outside the $\mu$ PC1854A in order to minimize shock noise. # 6.2 Supply Voltage Pass data through the I<sup>2</sup>C bus only after stabilizing the supply voltage of the entire application system. # 6.3 Impedance of Input and Output Pins Table 6-1. Impedance of Input and Output Pins | Symbol | Impedance | | |--------|------------------------|-------| | COM | Composite signal input | 80 kΩ | | SI | SAP single input | | | ESA | External SAP input | | | Symbol | Impedance | | |--------|-------------------|-------| | SOT | SAP single output | 360 Ω | | NOT | Normal output | 15 Ω | | ROT | R-channel output | | | LOT | L-channel output | | # 6.4 Drive Capability of Output Pins Table 6-2. Drive Capability of Output Pins | Pin symbol | Pin description | Output pin-GND Connection Resistance | Drive capability | |------------|-------------------|--------------------------------------|--------------------| | SOT | SAP single output | 10 kΩ | 3-kΩ load or less | | NOT | Normal output | | 700-Ω load or less | | ROT | R-channel output | | | | LOT | L-channel output | | | **Remark** If the load capacitance of the output pins (SOT, NOT, ROT, LOT pins) exceeds 100 pF, parasitic oscillation may occur. In this case, connect a resistor between the output pins and the load capacitance. Bear in mind that the load capacitance is changed by wiring pattern on the printed circuit board. ## 6.5 Caution on External Components According to the license contract with THAT Corporation, use the following for external components. ★ With regard to the use of other external components, please contact to THAT Corporation. **Table 6-3. External Components** | Pin symbol | Pin description | External component | |------------|------------------------|----------------------------| | ITI | Timing current setting | Metal film resistor (±1 %) | | STI | Spectral RMS timing | Tantalum capacitor (±10 %) | | WTI | Wide-band RMS timing | | # 6.6 Change of Electrical Characteristics by External Components - (1) SAP sensitivity can be lowered by inserting a resistor between the SDT pin and GND. - (2) Noise sensitivity can be changed by changing the value of the resistor between the NDT pin and GND. - (3) The capture range can be changed by changing the recommended 1 $\mu$ F value of the capacitor between the $\phi$ D1 and $\phi$ D2 pins (Refer to **BLOCK DIAGRAM**). Reducing the capacitor value increases the capture range, and increasing it reduces the capture range. However, too small a capacitor value may cause the distortion rate to become worse during stereo output, or may cause malfunction. In this case, please contact NEC. 33 # 7. ELECTRICAL SPECIFICATIONS # Absolute Maximum Ratings (Unless otherwise specified, $T_A = +25^{\circ}C$ ) | Parameter | Symbol | C | Ratings | Unit | | |----------------------------------------|-------------------|-----------------------------------------------------------|------------------|-------------|----| | Power supply voltage | Vcc | 11 | | 11 | V | | I <sup>2</sup> C bus input pin voltage | V <sub>cont</sub> | To SDA, SCL pins | 3 | Vcc | V | | Composite signal input voltage | Vin | COM pin | | Vcc | V | | Power dissipation | PD | $T_A = 75 ^{\circ}\text{C}$ $\mu\text{PC1854ACT (SDIP)}$ | | 600 | mW | | | | | μPC1854AGT (SOP) | 340 | mW | | Operating ambient temperature | TA | Vcc = 9 V | | -20 to +75 | °C | | Storage temperature | Tstg | | | -40 to +125 | °C | Caution If any of the parameters exceeds the absolute maximum ratings, even momentarily, the device reliability may be impaired. The absolute maximum ratings are values that may physically damage the product. Be sure to use the product within the ratings. # Recommended Operating Range (Unless otherwise specified, T<sub>A</sub> = +25°C) | Parameter | Symbol | Con | ditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------|------------------------------|------|--------|------|------------------| | Power supply voltage | Vcc | | | 8.0 | 9.0 | 10.0 | V | | Output load impedance 1 | R∟1 | AC load impedance that can be driven<br>by outputs of NOT, ROT and LOT pins<br>(at 100% modulation) | | 2 | | | kΩ | | Output load impedance 2 | R∟2 | AC load impedance that can be driven by output of SOT pin (at 100% modulation) | | 10 | | | kΩ | | Signal input voltage | $V_{\text{in}}$ | Signal voltage to COM pin | L+R signal (100% modulation) | | 0.424 | | $V_{p-p}$ | | | | | L-R signal (100% modulation) | | 0.848 | | V <sub>p-p</sub> | | | | | Pilot signal | | 0.0848 | | V <sub>p-p</sub> | | | | | SAP signal | | 0.254 | | V <sub>p-p</sub> | | I <sup>2</sup> C bus input pin voltage (High) | VcontH | SDA, SCL pins | | 3.5 | 5.0 | 5.0 | V | | I <sup>2</sup> C bus input pin voltage (Low) | $V_{contL}$ | | | 0.0 | 0.0 | 1.5 | V | | Clock frequency | fscL | SCL pin | | | | 100 | kHz | # Electrical Characteristics (unless otherwise specified, $T_A$ = 25°C, $RH \le 70$ %, $V_{CC}$ = 9.0 V) (1/2) | | | | | | | (1/2) | |----------------------------------------------------|----------|-------------------------------------------------|-------|------|------|-------------------| | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | | Supply current | Icc | No signal | 33 | 45 | 60 | mA | | Stereo detection input sensitivity | STSENCE | 15.734 kHz, sine wave | 11 | 16 | 21 | mV <sub>rms</sub> | | Stereo detection hysteresis | STHY | Only stereo pilot signal input | 3.0 | 6.0 | 9.0 | dB | | Stereo detection capture range | STCCL | Vin = 30 mVrms | -5.5 | -4.0 | -2.5 | % | | | SТссн | Only stereo pilot signal input | 2.5 | 4.0 | 5.5 | % | | SAP detection input sensitivity | SAPSENCE | 78.67 kHz, 0% modulation | 17 | 23 | 30 | mV <sub>rms</sub> | | SAP detection hysteresis | SAPhy | Only SAP carrier input | 3.3 | 4.8 | 6.3 | dB | | Noise detection input sensitivity | NOSENCE | Sine wave input<br>f: Noise BPF peak | 20 | 30 | 40 | mV <sub>rms</sub> | | Noise detection hysteresis | NОнY | Sine wave input<br>f: Noise BPF peak | 1.0 | 2.0 | 3.0 | dB | | Monaural total output voltage | Vомо | 300 Hz, 100% modulation | 450 | 500 | 550 | mV <sub>rms</sub> | | Stereo total output voltage | Vost | | 450 | 500 | 550 | mV <sub>rms</sub> | | SAP total output voltage | Vosap1 | | 400 | 500 | 600 | mV <sub>rms</sub> | | SAP single output voltage | Vosap2 | 300 Hz, 100% modulation<br>Noise reduction: OFF | 420 | 470 | 520 | mV <sub>rms</sub> | | Normal output voltage | Vono | 300 Hz, 100% modulation<br>Monaural signal | 450 | 500 | 550 | mV <sub>rms</sub> | | Difference between monaural L and R output voltage | Volr | 300 Hz, 100% modulation | -0.5 | 0 | +0.5 | dB | | Monaural total frequency characteristics 1 | Vомо1 | 1 kHz, 30% modulation<br>(300 Hz: 0 dB) | -0.5 | 0 | +0.5 | dB | | Monaural total frequency characteristics 2 | Vомо2 | 3 kHz, 30% modulation<br>(300 Hz: 0 dB) | -1.0 | -0.3 | +0.5 | dB | | Monaural total frequency characteristics 3 | Vомоз | 8 kHz, 30% modulation<br>(300 Hz: 0 dB) | -1.5 | -0.5 | +1.0 | dB | | Monaural total frequency characteristics 4 | Vомо4 | 12 kHz, 30% modulation<br>(300 Hz: 0 dB) | -6.5 | -4.0 | -1.5 | dB | | Stereo total frequency characteristics 1 | Vost1 | 1 kHz, 30% modulation<br>(300 Hz: 0 dB) | -0.5 | 0 | +0.5 | dB | | Stereo total frequency characteristics 2 | Vost2 | 3 kHz, 30% modulation<br>(300 Hz: 0 dB) | -1.0 | 0 | +0.5 | dB | | Stereo total frequency characteristics 3 | Vosт3 | 8 kHz, 30% modulation<br>(300 Hz: 0 dB) | -1.0 | 0 | +1.0 | dB | | Stereo total frequency characteristics 4 | Vost4 | 12 kHz, 30% modulation<br>(300 Hz: 0 dB) | -11.0 | -7.0 | -3.0 | dB | | SAP total frequency characteristics 1 | Vosap11 | 1 kHz, 30% modulation<br>(300 Hz: 0 dB) | -1.2 | -0.1 | +1.2 | dB | | SAP total frequency characteristics 2 | Vosap12 | 3 kHz, 30% modulation<br>(300 Hz: 0 dB) | -1.0 | +0.4 | +2.0 | dB | | SAP total frequency characteristics 3 | Vosap13 | 8 kHz, 30% modulation<br>(300 Hz: 0 dB) | -0.5 | +1.7 | +4.0 | dB | (2/2) | | | | | | | (2/2) | |----------------------------------------|---------------------|---------------------------------------------------------------------------------|-------------|------|------|-------| | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | | SAP single frequency characteristics 1 | Vosap21 | 1 kHz, 30% modulation<br>(300 Hz: 0 dB)<br>Noise reduction: OFF | -0.5 | 0 | +0.5 | dB | | SAP single frequency characteristics 2 | Vosap22 | 3 kHz, 30% modulation<br>(300 Hz: 0 dB)<br>Noise reduction: OFF | -0.5 | 0 | +0.5 | dB | | SAP single frequency characteristics 3 | Vosap23 | 8 kHz, 30% modulation<br>(300 Hz: 0 dB)<br>Noise reduction: OFF | -1.0 | 0 | +1.0 | dB | | Stereo channel separation 1 | Sep <sub>1</sub> | 300 Hz, 30% modulation | 27 | 32 | _ | dB | | Stereo channel separation 2 | Sep <sub>2</sub> | 1 kHz, 30% modulation | 25 | 30 | _ | dB | | Stereo channel separation 3 | Sep₃ | 3 kHz, 30% modulation | 27 | 35 | _ | dB | | Monaural total harmonic distortion | ТНОмо | 1 kHz, 100% modulation | _ | 0.1 | 0.5 | % | | Stereo total harmonic distortion 1 | THD <sub>ST1</sub> | 1 kHz, 100% modulation | _ | 0.3 | 1.5 | % | | Stereo total harmonic distortion 2 | THD <sub>ST2</sub> | 8 kHz, 30% modulation with DIN/AUDIO filter used | _ | 0.8 | 1.8 | % | | SAP total harmonic distortion | THD <sub>SAP1</sub> | 1 kHz, 100% modulation | _ | 0.5 | 2.0 | % | | SAP single harmonic distortion | THD <sub>SAP2</sub> | 1 kHz, 100% modulation<br>Noise reduction: OFF | _ | 0.7 | 2.0 | % | | Normal output harmonic distortion | THDNO | 1 kHz, 100% modulation<br>Monaural signal | _ | 0.1 | 0.5 | % | | Crosstalk 1 (SAP → Stereo) | CT <sub>1</sub> | SAP: f = 3 kHz, 30% modulation<br>Stereo: L-only, f = 800 Hz,<br>30% modulation | _ | -60 | -50 | dB | | Crosstalk 2 (Stereo → SAP) | CT <sub>2</sub> | SAP: f = 800 Hz, 30% modulation<br>Stereo: L-only, f = 3 kHz,<br>30% modulation | _ | -60 | -50 | dB | | Monaural total S/N | S/N <sub>мо</sub> | 300 Hz, 100% modulation<br>Pre-emphasis: ON | 65 | 68 | _ | dB | | Stereo total S/N | S/NsT | 300 Hz, 100% modulation | 65 | 68 | _ | dB | | SAP total S/N | S/Nsap | Noise reduction: ON | 70 | 80 | _ | dB | | Normal output S/N | S/N <sub>NO</sub> | Signal: 300 Hz, 100% modulation<br>Monaural signal | 65 | 68 | _ | dB | | Total muting level | Mute | 1 kHz, 100% modulation | 60 | 70 | _ | dB | | dbx timing current | lτ | STI- and WTI-pin current flow | 7.1 | 7.5 | 7.9 | μΑ | | Inter-mode DC offset 1 | V <sub>DOF1</sub> | Mute → Monaural, no signal | -50 | 0 | +50 | mV | | Inter-mode DC offset 2 | V <sub>DOF2</sub> | Mute → Stereo, only pilot signal input | <b>–</b> 50 | 0 | +50 | mV | | Inter-mode DC offset 3 | V <sub>DOF3</sub> | Mute → SAP1, only 5 fH signal input | -50 | 0 | +50 | mV | | Inter-mode DC offset 4 | V <sub>DOF4</sub> | Mute → Monaural (Normal output) | -50 | 0 | +50 | mV | | Inter-mode DC offset 5 | V <sub>DOF5</sub> | Mute → External SAP (Normal output) | <b>–</b> 50 | 0 | +50 | mV | # Test Condition Parameters for Electrical Characteristics (Unless otherwise specified, $T_A$ = 25°C, RH $\leq$ 70 %, Vcc = 9 V) (1/7) | Parameter | Symbol | Test Conditions | User Mode <sup>Note</sup> | |------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------| | Supply current | Icc | Icc : Current sent to Vcc pin when there is no signal | Monaural | | Stereo detection input sensitivity | STSENCE | ST <sub>SENCE</sub> : Input signal level of COM pin (input signal: 15.734 kHz) Read register D6: when changed from 0 to 1 | Stereo | | Stereo detection hysteresis | SТну | STHY =20 log (STSENCE ÷ V) STSENCE: Stereo detection input sensitivity V: Input signal level of COM pin (Input signal: 15.734 kHz) Read register D6: First set to 1, then changed to 0 by gradually lowering input signal level. | | | Stereo detection capture range | STCCL | STccl = $\Delta f \div 15.734 \text{ kHz}$ $\Delta f : \text{Difference between f and } 15.734 \text{ kHz}$ $f : \text{With signal (} 14.5 \text{ kHz, } 30 \text{ mV}_{\text{rms}} \text{)} \text{ input to COM pin;}$ The frequency, which is gradually raised and measured when read register D6 becomes 1 | | | | STссн | ST <sub>CCH</sub> = Δf ÷ 15.734 kHz Δf: Difference between f and 15.734 kHz f: With signal (17.0 kHz, 30 mV <sub>rms</sub> ) input to COM pin; The frequency, which is gradually lowered and measured when read register D6 becomes 1 | | | SAP detection input sensitivity | SAPsence | SAP <sub>SENCE</sub> : Input signal level of COM pin (input signal: 78.67 kHz) Read register D5: when changed from 0 to 1 | SAP | | SAP detection hysteresis | SAРну | SAPHY =20 log (SAPSENCE ÷ V) SAPSENCE: SAP detection input sensitivity V: Input signal level of COM pin (Input signal: 78.67 kHz) Read register D5: First set to 1, then changed to 0 by gradually lowering input signal level. | | | Noise detection input sensitivity | NOSENCE | NOSENCE: Input signal level of COM pin Read register D4: Changed to 0 by applying 6-V DC voltage to SDT pin. Read register D4: With signal (160 kHz, 10 mVrms) input to COM pin; Changed to 1 by raising the frequency until the DC voltage of the NDT pin reaches the maximum level and, with maintaining this frequency, gradually raising the input signal level. | | | Noise detection hysteresis | NОну | NOHY = 20 log (NOSENCE + V) NOSENCE: Noise detection input sensitivity V: Input signal level of NDT pin COM pin: Signal (160 kHz, 90 mVrms) input Read register D4: First set to 1, then changed to 0 by raising the frequency until the DC voltage of the NDT pin reaches the maximum level and, with maintaining this frequency, gradually raising the input signal level. | | | Monaural total output voltage | Vомо | Vомо : Output voltage of ROT and LOT pins COM pin: Monaural signal (300 Hz, 100% modulation) input | Monaural | $\textbf{Note} \quad \text{For details about the User Mode, refer to chapter 5. } \textbf{MODE MATRIX}.$ 37 (2/7) | Parameter | Symbol | Test Conditions | User Mode <sup>Note</sup> | |----------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------| | Stereo total output voltage | Vost | L-channel Vost: Output voltage of LOT pin COM pin: Stereo signal (L-only, 300 Hz, 100% modulation) input R-channel Vost: Output voltage of ROT pin COM pin: Stereo signal (R-only, 300 Hz, 100% modulation) input | Stereo | | SAP total output voltage | Vosap1 | VosaP1 : Output voltage of ROT and LOT pins COM pin : SAP signal (300 Hz, 100% modulation) input | SAP1 | | SAP single output voltage | Vosap2 | Vosap2: Output voltage of SOT pin COM pin: SAP signal (300 Hz, 100% modulation, Noise reduction: OFF) input | SAP | | Normal output voltage | Vono | Vono : Output voltage of NOT pin COM pin : Monaural signal (300 Hz, 100% modulation) input | Monaural | | Difference between<br>monaural L and R<br>output voltage | Volr | Volr = 20 log (VL ÷ VR) VL: Output voltage of LOT pin COM pin: Monaural signal (300 Hz, 100% modulation) input VR: Output voltage of ROT pin COM pin: Monaural signal (300 Hz, 100% modulation) input | | | Monaural total frequency characteristics 1 | Vомо1 | Vomo1 = 20 log {V(1k) ÷ V(300)} V(1k) : Output voltage of LOT pin COM pin : Monaural signal (1 kHz, 30% modulation) input V(300) : Output voltage of LOT pin COM pin : Monaural signal (300 Hz, 30% modulation) input | | | Monaural total frequency characteristics 2 | Vомо2 | V <sub>OMO2</sub> = 20 log {V(3k) ÷ V(300)}<br>V(3k) : Output voltage of LOT pin<br>COM pin : Monaural signal (3 kHz, 30% modulation) input<br>V(300) : Output voltage of LOT pin<br>COM pin : Monaural signal (300 Hz, 30% modulation) input | | | Monaural total frequency characteristics 3 | Vомоз | Vomo3 = 20 log {V(8k) ÷ V(300)} V(8k) : Output voltage of LOT pin COM pin : Monaural signal (8 kHz, 30% modulation) input V(300) : Output voltage of LOT pin COM pin : Monaural signal (300 Hz, 30% modulation) input | | | Monaural total frequency characteristics 4 | Vомо4 | Vomo4 = 20 log {V(12k) ÷ V(300)} V(12k) : Output voltage of LOT pin COM pin : Monaural signal (12 kHz, 30% modulation) input V(300) : Output voltage of LOT pin COM pin : Monaural signal (300 Hz, 30% modulation) input | | | Stereo total frequency characteristics 1 | Vost1 | Vost1 = 20 log {V(1k) ÷ V(300)} V(1k) : Output voltage of LOT pin COM pin : Stereo signal (L-only, 1 kHz, 30% modulation) input V(300) : Output voltage of LOT pin COM pin : Stereo signal (L-only, 300 Hz, 30% modulation) input | Stereo | | Stereo total frequency characteristics 2 | Vost2 | Vost2 = 20 log {V(3k) ÷ V(300)} V(3k) : Output voltage of LOT pin COM pin : Stereo signal (L-only, 3 kHz, 30% modulation) input V(300) : Output voltage of LOT pin COM pin : Stereo signal (L-only, 300 Hz, 30% modulation) input | | (3/7) | Parameter | Symbol | Test Conditions | User Mode <sup>Note</sup> | |------------------------|----------|----------------------------------------------------------------------------|---------------------------| | Stereo total frequency | Vost3 | Vost3 = 20 log {V(8k) ÷ V(300)} | Stereo | | characteristics 3 | 10010 | V(8k) : Output voltage of LOT pin | 0.0.00 | | | | COM pin : Stereo signal (L-only, 8 kHz, 30% modulation) input | | | | | V(300) : Output voltage of LOT pin | | | | | COM pin : Stereo signal (L-only, 300 Hz, 30% modulation) input | | | Stereo total frequency | Vost4 | Vost4 = 20 log {V(12k) ÷ V(300)} | 1 | | characteristics 4 | | V(12k) : Output voltage of LOT pin | | | | | COM pin : Stereo signal (L-only, 12 kHz, 30% modulation) input | | | | | V(300) : Output voltage of LOT pin | | | | | COM pin : Stereo signal (L-only, 300 Hz, 30% modulation) input | | | SAP total frequency | Vosap11 | $Vosap11 = 20 log {V(1k) ÷ V(300)}$ | SAP1 | | characteristics 1 | | V(1k) : Output voltage of LOT pin | | | | | COM pin : SAP signal (1 kHz, 30% modulation) input | | | | | V(300) : Output voltage of LOT pin | | | | | COM pin : SAP signal (300 Hz, 30% modulation) input | | | SAP total frequency | Vosap12 | $V_{OSAP12} = 20 log \{V(3k) \div V(300)\}$ | | | characteristics 2 | | V(3k) : Output voltage of LOT pin | | | | | COM pin : SAP signal (3 kHz, 30% modulation) input | | | | | V(300) : Output voltage of LOT pin | | | | | COM pin : SAP signal (300 Hz, 30% modulation) input | | | SAP total frequency | Vosap13 | $V_{OSAP13} = 20 log \{V(8k) \div V(300)\}$ | | | characteristics 3 | | V(8k) : Output voltage of LOT pin | | | | | COM pin : SAP signal (8 kHz, 30% modulation) input | | | | | V(300) : Output voltage of LOT pin | | | | | COM pin : SAP signal (300 Hz, 30% modulation) input | | | SAP single frequency | Vosap21 | $V_{OSAP21} = 20 log {V(1k) ÷ V(300)}$ | SAP | | characteristics 1 | | V(1k) : Output voltage of SOT pin | | | | | COM pin: SAP signal (1 kHz, 30% modulation, | | | | | Noise reduction: OFF) input | | | | | V(300) : Output voltage of SOT pin | | | | | COM pin : SAP signal (300 Hz, 30% modulation, Noise reduction: OFF) input | | | 040 : 1 ( | ., | , 1 | + | | SAP single frequency | Vosap22 | $Vosap22 = 20 log {V(3k) ÷ V(300)}$ $V(3k) + Output valence of COT risks$ | | | characteristics 2 | | V(3k): Output voltage of SOT pin | | | | | COM pin : SAP signal (3 kHz, 30% modulation, Noise reduction: OFF) input | | | | | V(300) : Output voltage of SOT pin | | | | | COM pin : SAP signal (300 Hz, 30% modulation, | | | | | Noise reduction: OFF) input | | | SAP single frequency | Vosap23 | $V_{OSAP23} = 20 log {V(8k) ÷ V(300)}$ | 1 | | characteristics 3 | V OGAFZS | V(8k): Output voltage of SOT pin | | | | | COM pin : SAP signal (8 kHz, 30% modulation, | | | | | Noise reduction: OFF) input | | | | | V(300) : Output voltage of SOT pin | | | | | COM pin : SAP signal (300 Hz, 30% modulation, | | | | | Noise reduction: OFF) input | | (4/7) | Parameter | Symbol | Test Conditions | User Mode <sup>Note</sup> | |---------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------| | Stereo channel separation 1 | Sep <sub>1</sub> | L-channel Sep1 = 20 log (V <sub>L</sub> ÷ V <sub>R</sub> ) V <sub>L</sub> : Output voltage of LOT pin COM pin: Stereo signal (L-only, 300 Hz, 30% modulation) input V <sub>R</sub> : Output voltage of ROT pin COM pin: Stereo signal (L-only, 300 Hz, 30% modulation) input R-channel Sep1 = 20 log (V <sub>R</sub> ÷ V <sub>L</sub> ) V <sub>R</sub> : Output voltage of ROT pin COM pin: Stereo signal (R-only, 300 Hz, 30% modulation) input V <sub>L</sub> : Output voltage of LOT pin COM pin: Stereo signal (R-only, 300 Hz, 30% modulation) input (465Z manufactured by EIDEN Co., Ltd.) | Stereo | | Stereo channel separation 2 | Sep <sub>2</sub> | L-channel Sep2 = 20 log (V <sub>L</sub> ÷ V <sub>R</sub> ) V <sub>L</sub> : Output voltage of LOT pin COM pin: Stereo signal (L-only, 1 kHz, 30% modulation) input V <sub>R</sub> : Output voltage of ROT pin COM pin: Stereo signal (L-only, 1 kHz, 30% modulation) input R-channel Sep2 = 20 log (V <sub>R</sub> ÷ V <sub>L</sub> ) V <sub>R</sub> : Output voltage of ROT pin COM pin: Stereo signal (R-only, 1 kHz, 30% modulation) input V <sub>L</sub> : Output voltage of LOT pin COM pin: Stereo signal (R-only, 1 kHz, 30% modulation) input (465Z manufactured by EIDEN Co., Ltd.) | | | Stereo channel separation 3 | Sep <sub>3</sub> | L-channel Sep3 = 20 log (V <sub>L</sub> ÷ V <sub>R</sub> ) V <sub>L</sub> : Output voltage of LOT pin COM pin: Stereo signal (L-only, 3 kHz, 30% modulation) input V <sub>R</sub> : Output voltage of ROT pin COM pin: Stereo signal (L-only, 3 kHz, 30% modulation) input R-channel Sep3 = 20 log (V <sub>R</sub> ÷ V <sub>L</sub> ) V <sub>R</sub> : Output voltage of ROT pin COM pin: Stereo signal (R-only, 3 kHz, 30% modulation) input V <sub>L</sub> : Output voltage of LOT pin COM pin: Stereo signal (R-only, 3 kHz, 30% modulation) input (465Z manufactured by EIDEN Co., Ltd.) | | | Monaural total harmonic distortion | ТНОмо | THD <sub>MO</sub> : Distortion rate of LOT and ROT pins<br>COM pin: Monaural signal (1 kHz, 100% modulation) input | Monaural | | Stereo total harmonic<br>distortion 1 | THDst1 | L-channel THDsT1: Distortion rate of LOT pin COM pin: Stereo signal (L-only, 1 kHz, 100% modulation) input R-channel THDsT1: Distortion rate of ROT pin COM pin: Stereo signal (R-only, 1 kHz, 100% modulation) input | Stereo | (5/7) | Parameter | Symbol | Test Conditions | User Mode <sup>Note</sup> | |------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------| | Stereo total harmonic distortion 2 | THDsT2 | L-channel THDsT2: Distortion rate of LOT pin COM pin: Stereo signal (L-only, 8 kHz, 30% modulation) input R-channel THDsT2: Distortion rate of ROT pin COM pin: Stereo signal (R-only, 8 kHz, 30% modulation) input | Stereo | | SAP total harmonic distortion | THD <sub>SAP1</sub> | THDsap1: Distortion rate of LOT and ROT pins COM pin: SAP signal (1 kHz, 100% modulation) input | SAP1 | | SAP single harmonic distortion | THD <sub>SAP2</sub> | THD <sub>SAP2</sub> : Distortion rate of SOT pin COM pin: SAP signal (1 kHz, 100% modulation, Noise reduction off) input | SAP | | Normal output harmonic distortion | THDNO | THD <sub>NO</sub> : Distortion rate of NOT pin COM pin: Monaural signal (1 kHz, 100% modulation) input | Monaural | | Crosstalk 1 (SAP → stereo) | CT <sub>1</sub> | CT <sub>1</sub> = 20 log (V <sub>CT1</sub> ÷ V <sub>L</sub> ) V <sub>CT1</sub> : V <sub>L</sub> after BPF (3 kHz) V <sub>L</sub> : Output voltage of LOT pin COM pin : Composite signal {Stereo signal (L-only, 800 Hz, 30% modulation) and SAP signal (3 kHz, 30 % modulation) } input BPF : Attenuation of 0 dB at 3 kHz and 80 dB at 800 Hz, or more | Stereo | | Crosstalk 2 (stereo → SAP) | CT <sub>2</sub> | CT <sub>2</sub> = 20 log (V <sub>CT2</sub> ÷ V <sub>L</sub> ) V <sub>CT2</sub> : V <sub>L</sub> after BPF (3 kHz) V <sub>L</sub> : Output voltage of LOT pin COM pin : Composite signal {SAPsignal (800 Hz, 30% modulation)} and Stereo signal (L-only, 3 kHz, 30 % modulation) } input BPF : Attenuation of 0 dB at 3 kHz and 80 dB at 800 Hz, or more | SAP1 | | Monaural total S/N | S/N <sub>M</sub> o | L-channel S/NMo = 20 log (VoMoL ÷ VL) VoMoL : Output voltage of LOT pin COM pin : Monaural signal (300 Hz, 100% modulation) input VL : Output voltage of LOT pin (no signal) R-channel S/NMo = 20 log (VoMoR ÷ VR) VoMoR: Output voltage of ROT pin COM pin : Monaural signal (300 Hz, 100% modulation) input VR : Output voltage of ROT pin (no signal) | Monaural | | Stereo total S/N | S/NsT | L-channel S/Nst = 20 log (Vostl + Vl) Vostl : Output voltage of LOT pin COM pin : Stereo signal (L-only, 300 Hz, 100% modulation) input VL : Output voltage of LOT pin COM pin : Pilot signal input R-channel S/Nst = 20 log (Vostr + Vr) Vostr : Output voltage of ROT pin COM pin : Stereo signal (R-only, 300 Hz, 100% modulation) input VR : Output voltage of ROT pin COM pin : Pilot signal input | Stereo | (6/7) | Parameter | Symbol | Test Conditions | User Mode <sup>Note</sup> | |------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------| | SAP total S/N | S/Nsap | L-channel S/Nsap = 20 log (Vosapil ÷ Vl) Vosapil : Output voltage of LOT pin COM pin : SAP signal (300 Hz, 100% modulation) input VL : Output voltage of LOT pin | SAP1 | | | | COM pin: SAP carrier (0 % modulation) input R-channel S/NsAP = 20 log (VosAP1R ÷ VR) VosAP1R: Output voltage of ROT pin COM pin: SAP signal (300 Hz, 100% modulation) input VR: Output voltage of ROT pin COM pin: SAP carrier (0 % modulation) input | | | Normal output S/N | S/N <sub>NO</sub> | S/N <sub>NO</sub> = 20 log (V <sub>ONO</sub> ÷ V <sub>M</sub> ) V <sub>ONO</sub> : Output voltage of NOT pin COM pin : Monaural signal (300 Hz, 100% modulation) input V <sub>M</sub> : Output voltage of NOT pin (no signal) | Monaural | | Total muting level | Mute | Mute = 20 log (Vomol ÷ Vm) Vomol : Output voltage of LOT pin COM pin : Monaural signal (300 Hz, 100% modulation) input Vm : Output voltage of LOT pin Write register 06H, D0 : 0 COM pin : Monaural signal (300 Hz, 100% modulation) input | Monaural<br>mute | | dbx timing current | lτ | IT: Current that flows from Vcc to STI and WTI pins STI and WTI pins: 6-V DC is applied. | | | Inter-mode DC offset 1 | VDOF1 | VDOF1 = VMONO - VMute VMONO: DC voltage at LOT and ROT pins User mode: Monaural NDT pin: 6-V DC is applied. VMute: DC voltage at LOT and ROT pins User mode: Mute (write register 06H, D1: 0) NDT pin: 6-V DC is applied. | Mute<br>to<br>Monaural | | Inter-mode DC offset 2 | V <sub>DOF2</sub> | VDOF2 = VST - VMute VST: DC voltage at LOT and ROT pins User mode: Stereo NDT pin: 6-V DC is applied. VMute: DC voltage at LOT and ROT pins User mode: Mute (write register 06H, D1: 0) NDT pin: 6-V DC is applied. | Mute<br>to<br>Stereo | | Inter-mode DC offset 3 | V <sub>D</sub> OF3 | VDDF3 = VSAP - VMute VSAP: DC voltage at LOT and ROT pins User mode: SAP1 NDT pin: 6-V DC is applied. VMute: DC voltage at LOT and ROT pins User mode: Mute (write register 06H, D1: 0) NDT pin: 6-V DC is applied. | Mute<br>to<br>SAP1 | (7/7) | Parameter | Symbol | Test Conditions | User Mode <sup>Note</sup> | |------------------------|-------------------|-----------------------------------------------------------|---------------------------| | Inter-mode DC offset 4 | V <sub>DOF4</sub> | V <sub>DOF4</sub> = V <sub>MONO</sub> - V <sub>Mute</sub> | Mute | | | | Vмоно: DC voltage at NOT pin | to | | | | User mode : Monaural | Monaural | | | | NDT pin: 6-V DC is applied. | | | | | V <sub>Mute</sub> : DC voltage at NOT pin | | | | | User mode: Mute (write register 06H, D1: 0) | | | | | NDT pin : 6-V DC is applied. | | | Inter-mode DC offset 5 | V <sub>DOF5</sub> | V <sub>DOF5</sub> = V <sub>EXT</sub> - V <sub>Mute</sub> | Mute | | | | V <sub>EXT</sub> : DC voltage at NOT pin | to | | | | User mode : External SAP | External SAP | | | | NDT pin: 6-V DC is applied. | | | | | V <sub>Mute</sub> : DC voltage at NOT pin | | | | | User mode: Mute (write register 06H, D1:0) | | | | | NDT pin: 6-V DC is applied. | | ### 8. MEASURING CIRCUIT Notes 1. 465Z manufactured by EIDEN Co., Ltd. 2. 30 kHz LPF, DIN/AUDIO filter, or 3kHz BPF Remark Use the following for external parts. Resistor : Metal film resistor (±1 %) for an ITI pin. Unless otherwise specified; ±5 % Capacitor: Tantalum capacitor (±10 %) for STI and WTI pins. Unless otherwise specified; ±20 % ## 9. PACKAGE DRAWINGS # 28-PIN PLASTIC SDIP (10.16mm400)) ### **NOTES** - Each lead centerline is located within 0.17 mm of its true position (T.P.) at maximum material condition. - 2. Item "K" to center of leads when formed parallel. | ITEM | MILLIMETERS | |------|------------------------| | Α | 28.46 MAX. | | В | 2.67 MAX. | | С | 1.778 (T.P.) | | D | 0.50±0.10 | | F | 0.85 MIN. | | G | 3.2±0.3 | | Н | 0.51 MIN. | | ı | 4.31 MAX. | | J | 5.08 MAX. | | K | 10.16 (T.P.) | | L | 8.6 | | М | $0.25^{+0.10}_{-0.05}$ | | N | 0.17 | | R | 0~15° | | | \$29C-70-400B-2 | S28C-70-400B-2 # 28-PIN PLASTIC SOP (9.53 mm (375)) detail of lead end ### NOTE Each lead centerline is located within 0.12 mm of its true position (T.P.) at maximum material condition. | ITEM | MILLIMETERS | |------|------------------------| | A | 17.9±0.2 | | В | 0.845 MAX. | | С | 1.27 (T.P.) | | D | $0.42^{+0.08}_{-0.07}$ | | E | 0.125±0.075 | | F | 2.9 MAX. | | G | 2.50±0.2 | | Н | 10.3±0.2 | | ı | 7.2±0.2 | | J | 1.6±0.2 | | K | $0.17^{+0.08}_{-0.07}$ | | L | 0.8 | | M | 0.12 | | N | 0.10 | | R | 3°+7° | | | | P28GT-50-375B-3 ### 10. RECOMMENDED SOLDERING CONDITIONS The $\mu$ PC1854A should be soldered and mounted under the conditions recommended in the table below. For details of recommended soldering conditions, refer to the information document **Semiconductor Device Mounting Technology Manual (C10535E)**. For soldering methods and conditions other than those recommended below, contact an NEC sales representative. Table 10-1. Surface Mounting Type Soldering Conditions ### $\mu$ PC1854AGT : 28-pin plastic SOP (9.53 mm (400)) | Soldering Method | Soldering Conditions | Symbol | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | Infrared reflow | Package peak temperature: 235°C, Duration: 30 sec. max. (at 210°C or above), Number of times: Three times max. | IR35-00-3 | | VPS | Package peak temperature: 215°C, Duration: 40 sec. max. (at 200°C or above), Number of times: Three times max. | VP15-00-3 | | Wave soldering | Solder bath temperature: 260°C max., Duration: 10 sec. max., Number of times: Once, Preliminary heat temperature: 120°C max. (Package surface temperature) | WS60-00-1 | | Partial heating | Pin temperature: 300°C max., Duration: 3 sec. max. (per pin row) | _ | Caution Do not use different soldering methods together (except in the case of partial heating). Table 10-2. Inserting Type Soldering Conditions ### $\mu$ PC1854ACT : 28-pin plastic SDIP (10.16 mm (400)) | Soldering Method | Soldering Conditions | |----------------------------|------------------------------------------------------------------| | Wave soldering (only pins) | Solder bath temperature: 260°C max., Duration: 10 sec. max. | | Partial heating | Pin temperature: 300°C max., Duration: 3 sec. max. (per pin row) | Caution Apply wave soldering only to the pins and be careful not to bring solder into direct contact with the package. Data Sheet S12816EJ3V0DS00 47 Purchase of NEC I<sup>2</sup>C components conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specifications as defined by Philips. - The information in this document is current as of May, 2000. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC's data sheets or data books, etc., for the most up-to-date specifications of NEC semiconductor products. Not all products and/or types are available in every country. Please check with an NEC sales representative for availability and additional information. - No part of this document may be copied or reproduced in any form or by any means without prior written consent of NEC. NEC assumes no responsibility for any errors that may appear in this document. - NEC does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of NEC semiconductor products listed in this document or any other liability arising from the use of such products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC or others. - Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of customer's equipment shall be done under the full responsibility of customer. NEC assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information. - While NEC endeavours to enhance the quality, reliability and safety of NEC semiconductor products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects in NEC semiconductor products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment, and anti-failure features. - NEC semiconductor products are classified into the following three quality grades: - "Standard", "Special" and "Specific". The "Specific" quality grade applies only to semiconductor products developed based on a customer-designated "quality assurance program" for a specific application. The recommended applications of a semiconductor product depend on its quality grade, as indicated below. Customers must check the quality grade of each semiconductor product before using it in a particular application. - "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots - "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support) - "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc. The quality grade of NEC semiconductor products is "Standard" unless otherwise expressly specified in NEC's data sheets or data books, etc. If customers wish to use NEC semiconductor products in applications not intended by NEC, they must contact an NEC sales representative in advance to determine NEC's willingness to support a given application. (Note) - (1) "NEC" as used in this statement means NEC Corporation and also includes its majority-owned subsidiaries. - (2) "NEC semiconductor products" means any semiconductor product developed or manufactured by or for NEC (as defined above).