SLUS473A - NOVEMBER 1999 - REVISED MARCH 2001 #### description The UCC35705 and UCC35706 devices are 8-pin voltage mode primary side controllers with fast over-current protection. These devices are used as core high-speed building blocks in high performance isolated and non-isolated power converters. UCC35705/UCC35706 devices feature a high speed oscillator with integrated feed-forward compensation for improved converter performance. A typical current sense to output delay time of 25 ns provides fast response to overload conditions. The IC also provides an accurate programmable maximum duty cycle clamp for increased protection which can also be disabled for the oscillator to run at maximum possible duty cycle. Two UVLO options are offered. The UCC35705 with lower turn-on voltage is intended for dc-to-dc converters while the higher turn-on voltage and the wider UVLO range of the UCC35706 is better suited for offline applications. The UCC35705/UCC35706 family is offered in 8-pin MSOP (DGK), SOIC (D) and PDIP (P) packages. ## typical application schematic Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SLUS473A - NOVEMBER 1999 - REVISED MARCH 2001 # absolute maximum ratings over operating free-air temperature (unless otherwise noted)† Supply voltage 15 V Input voltage (VFF,RC,ILIM) 7 V Input voltage (FB) 15 V Input current (DISCH) 1 mA Output current (OUT) dc ±20 mA Storage temperature, T<sub>Stg</sub> -65°C to 150°C Junction temperature, T<sub>J</sub> -55°C to 150°C Lead temperature (soldering, 10 sec.) 300°C ## **AVAILABLE OPTIONS** | | | Packaged Devices | | | | | | | | |---------------------------------|-------------|-----------------------------|---------------------------|-----------------------------------|--|--|--|--|--| | T <sub>A</sub> = T <sub>J</sub> | UVLO Option | SOIC-8<br>Small Outline (D) | PDIP-8<br>Plastic Dip (P) | MSOP-8<br>Small Outline<br>(DGK)† | | | | | | | -40°C to 85°C | 8.8V/8V | UCC25705D | UCC25705P | UCC25705DGK | | | | | | | -40°C (0 65°C | 12V/8V | UCC25706D | UCC25706P | UCC25706DGK | | | | | | | 0°C to 70°C | 8.8V/8V | UCC35705D | UCC35705P | UCC35705DGK | | | | | | | 0 0 10 70 0 | 12V/8V | UCC35706D | UCC35706P | UCC35706DGK | | | | | | <sup>†</sup>D (SOIC-8) and DGK (MSOP-8) packages are available taped and reeled. Add R suffix to device type (e.g. UCC35705DR) to order quantities of 2500 devices per reel for SOIC-8 and 2000 devices per reel for the MSOP-8. electrical characteristics, $V_{DD}$ = 11 V, $V_{IN}$ = 30 V, $R_T$ = 47 k, $R_{DISCH}$ = 400 k, $R_{FF}$ = 14 k, $C_T$ = 220 pF, $C_{VDD}$ = 0.1 $\mu$ F, and no load on the outputs, $0^{\circ}C \le T_A \le 70^{\circ}C$ for the UCC3570x and $-40^{\circ}C \le T_A \le 85^{\circ}C$ for the UCC2570x, $T_A$ = $T_{.J}$ , (unless otherwise specified) #### **UVLO section (UCCx5705)** | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------|-----------------|-----|-----|-----|-------| | Start threshold | | 8.0 | 8.8 | 9.6 | V | | Stop threshold | | 7.4 | 8.2 | 9.0 | V | | Hysteresis | | 0.3 | 0.6 | 1.0 | V | ## **UVLO section (UCCx5706)** | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------|-----------------|------|------|------|-------| | Start threshold | | 11.2 | 12.0 | 12.8 | ٧ | | Stop threshold | | 7.2 | 8.0 | 8.8 | V | | Hysteresis | | 3.5 | 4.0 | 4.5 | V | #### supply current section | PARAMETER | TEST CONDITIONS | | TYP | MAX | UNITS | |------------------------|----------------------------------------------------------------------------|--|-----|-----|-------| | Start-up current | $V_{DD} = UVLO \text{ start} - 1 \text{ V}, V_{DD} \text{ comparator off}$ | | 30 | 90 | μΑ | | I <sub>DD</sub> active | V <sub>DD</sub> comparator on, oscillator running at 1 MHz | | 4.2 | 5.0 | mA | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. <sup>‡</sup> All voltages are with respect to GND. Currents are positive into, negative out of the specified terminal. Consult Packaging Section of the *Power Supply Control Data Book (TI Literature Number SLUD003)* for thermal limitations and considerations of packages. SLUS473A - NOVEMBER 1999 - REVISED MARCH 2001 electrical characteristics, V<sub>DD</sub> = 11 V, V<sub>IN</sub> = 30 V, R<sub>T</sub> = 47 k, R<sub>DISCH</sub> = 400 k, R<sub>FF</sub> = 14 k, C<sub>T</sub> = 220 pF, C<sub>VDD</sub> = 0.1 $\mu$ F, and no load on the outputs, 0°C $\leq$ T<sub>A</sub> $\leq$ 70°C for the UCC3570x and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C for the UCC2570x, T<sub>A</sub> = T<sub>J</sub>, (unless otherwise specified) #### line sense section | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------|-----------------|------|------|------|-------| | Low line comparator threshold | | 0.95 | 1.00 | 1.05 | V | | Input bias current (VFF) | | -100 | | 100 | nA | #### oscillator section | PARAMETER | TEST CONDITIONS | | TYP | MAX | UNITS | |-------------------|-------------------------|-----|-----|-----|-------| | Frequency | VFF = 1.2 V to 4.8 V | 0.9 | 1.0 | 1.1 | MHz | | | VFF = 1.2 V, See Note 1 | | 1.2 | | V | | CT peak voltage | VFF = 4.8 V, See Note 1 | | 4.8 | | V | | CT valley voltage | See Note 1 | | 0 | | V | NOTE 1: Ensured by design. Not production tested. #### current limit section | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|-----------------|-----|------|-----|-------| | Input bias current | | 0.2 | -0.2 | -1 | μΑ | | Current limit threshold | | 180 | 200 | 220 | mV | | Propagation delay, ILIM to OUT | 50 mV overdrive | | 25 | 35 | ns | ### pulse width modulator section | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------|---------------------------|--------------------------|-----|-----|-----|-------| | FB input impedance | V <sub>FB</sub> = 3 V | | 30 | 50 | 90 | kΩ | | Minimum duty cycle | V <sub>FB</sub> < 2 V | | | | 0 | % | | Maximum duty cycle | $V_{FB} = V_{DD}$ | F <sub>OSC</sub> = 1 MHz | 70 | 75 | 80 | % | | | V <sub>DISCH</sub> = 0 V, | FOSC = 1 MHz | | 93 | | % | | PWM gain | VFF = 2.5 V, | MODE = 1 | | 12 | | %/V | | Propagation delay, PWM to OUT | | | | 65 | 120 | ns | ## output section | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-----------|----------------------------------------------------------|-----|------|-----|-------| | VOH | $I_{OUT} = -5 \text{ mA}, \qquad V_{DD} - \text{output}$ | | 0.3 | 0.6 | ٧ | | VOL | I <sub>OUT</sub> = 5 mA | | 0.15 | 0.4 | V | | Rise time | C <sub>LOAD</sub> = 50 pF | | 10 | 25 | ns | | Fall time | C <sub>LOAD</sub> = 50 pF | | 10 | 25 | ns | SLUS473A - NOVEMBER 1999 - REVISED MARCH 2001 ## pin descriptions **DISCH:** A resistor to VIN sets the oscillator discharge current programming a maximum duty cycle. When grounded, an internal comparator switches the oscillator to a quick discharge mode. A small 100-pF capacitor between DISCH and GND may reduce oscillator jitter without impacting feed-forward performance. $I_{DISCH}$ must be between 25 $\mu$ A and 250 $\mu$ A over the entire $V_{IN}$ range. **FB:** Input to the PWM comparator. This pin is intended to interface with an optocoupler. Input impedance is $50-k\Omega$ typical. GND: Ground return pin. **ILIM:** Provides a pulse-by-pulse current limit by terminating the PWM pulse when the input is above 200 mV. This provides a high speed (25 ns typical) path to reset the PWM latch, allowing for a pulse-by-pulse current limit. **OUT:** The output is intended to drive an external FET driver or other high impedance circuits, but is not intended to directly drive a power MOSFET. This improves the controller's noise immunity. The output resistance of the PWM controller, typically $60 \Omega$ pull-up and $30 \Omega$ pull-down, will result in excessive rise and fall times if a power MOSFET is directly driven at the speeds for which the UCC35705/6 is optimized. **RC:** The oscillator can be configured to provide a maximum duty cycle clamp. In this mode the on–time is set by RT and CT, while the off-time is set by RDISCH and CT. Since the voltage ramp on CT is proportional to VIN, feed-forward action is obtained. Since the peak oscillator voltage is also proportional to VIN, constant frequency operation is maintained over the full power supply input range. When the DISCH pin is grounded, the duty cycle clamp is disabled. The RC pin then provides a low impedance path to ground CT during the off time. **VDD:** Power supply pin. This pin should be bypassed with a 0.1-μF capacitor for proper operation. The undervoltage lockout function of the UCC35705/6 allows for a low current startup mode and ensures that all circuits become active in a known state. The UVLO thresholds on the UCC35705 are appropriate for a dc-to-dc converter application. The wider UVLO hysteresis of the UCC35706 (typically 4 V) is optimized for a bootstrap startup mode from a high impedance source. **VFF:** The feed-forward pin provides the controller with a voltage proportional to the power supply input voltage. When the oscillator is providing a duty cycle clamp, a current of $2 \times I_{DISCH}$ is sourced from the VFF pin. A single resistor RFF between VFF and GND then set VFF to: $$\mathsf{VFF} \approx \mathsf{VIN} \times \left( \frac{2 \times \mathsf{R}_{\mathsf{FF}}}{2 \times \mathsf{R}_{\mathsf{FF}} + \mathsf{R}_{\mathsf{DISCH}}} \right)$$ When the DISCH pin is grounded and the duty cycle clamp is not used, the internal current source is disabled and a resistor divider from VIN is used to set VFF. In either case, when the voltage on VFF is less than 1.0 V, both the output and oscillator are disabled. ## pin descriptions (continued) Figure 1. Block Diagram ### **FUNCTIONAL DESCRIPTION** #### oscillator and PWM The oscillator can be programmed to provide a duty cycle clamp or be configured to run at the maximum possible duty cycle. The PWM latch is set during the oscillator discharge and is reset by the PWM comparator when the $C_T$ waveform is greater than the feedback voltage. The voltage at the FB pin is attenuated before it is applied to the PWM comparator. The oscillator ramp is shifted by approximately 0.65-V at room temperature at the PWM comparator. The offset has a temperature coefficient of approximately -2 mV/°C. The ILIM comparator adds a pulse by pulse current limit by resetting the PWM latch when $V_{ILIM} > 200$ mV. The PWM latch is also reset by a low line condition ( $V_{EE} < 1.0 \text{ V}$ ). All reset conditions are dominant; asserting any output will force a zero duty cycle output. #### oscillator with duty cycle clamp (MODE = 1) The timing capacitor CT is charged from ground to VFF through RT. The discharge path is through an on-chip current sink that has a value of $30 \times I_{DISCH}$ , where $I_{DISCH}$ is the current through the external resistor RDISCH. Since the charge and discharge currents are both proportional to VIN, their ratio, and the maximum duty cycle remains constant as VIN varies. Figure 2. Duty Cycle Clamp (MODE = 1) The on-time is approximately: $$T_{ON} = \alpha \ \times R_T \times C_T \quad \text{where} \ \alpha = \frac{V_{FF}}{V_{IN}} \approx \frac{2 \times R_{FF}}{R_{DISCH}}$$ The off-time is: $$T_{OFF} = \alpha \times \frac{C_T \times (R_T \times R_{DISCH})}{30 \times (R_T - R_{DISCH})}$$ The frequency is: $$f = \left(\frac{1}{\propto \times R_{T} \times C_{T}}\right) \times \frac{1}{1 + \frac{R_{DISCH}}{30 \times (R_{T} - R_{DISCH})}}$$ The maximum duty cycle is: Duty Cycle = $$\frac{T_{ON}}{T_{ON} + T_{OFF}} = \left(1 - \frac{R_{DISCH}}{30 \times R_{T}}\right)$$ ## component selection for oscillator with duty cycle clamp (MODE = 1) For a power converter with the following specifications: - V<sub>IN(min)</sub> = 18 V - V<sub>IN(max)</sub> = 75 V - V<sub>IN(shutdown)</sub> = 15 V - F<sub>OSC</sub> = 1 MHz - D<sub>MAX</sub> = 0.78 at V<sub>IN(min)</sub> In this mode, the on-time is approximately: - $T_{ON(max)} = 780 \text{ ns}$ - T<sub>OFF(min)</sub> = 220 ns - $V_{FF(min)} = \frac{18}{15} = 1.20 \text{ V}$ - (1) Pick $C_T = 220 pF$ . - (2) Calculate R<sub>T</sub>. $$R_T = \frac{V_{IN(min)} \times T_{ON(max)}}{V_{FF(min)} \times C_T}$$ $R_T = 51.1 \text{ k}\Omega$ (3) R<sub>DISCH</sub> $$R_{DISCH} = \frac{30 \times R_{T}}{1 + \left[\frac{\left(\frac{V_{FF(min)}}{V_{IN(min)}}\right) \times R_{T} \times C_{T}}{T_{OFF(min)}}\right]}$$ $R_{DISCH} = 383 \text{ k}\Omega$ . $I_{DISCH}$ must be between 25 $\mu A$ and 250 $\mu A$ over the entire VIN range. With the calculated values, $I_{DISCH}$ ranges from 44 $\mu A$ to 193 $\mu A$ , within the allowable range. If $I_{DISCH}$ is too high, $C_T$ must be decreased. (4) R<sub>FF</sub> $$R_{FF} = \frac{V_{FF(min)} \times R_{DISCH}}{2 \times \left(V_{IN(min)} - 1\right)}$$ The nearest 1% standard value to the calculated value is 13.7 k. ## oscillator without duty cycle clamp (MODE = 0) In this mode, the timing capacitor is discharged through a low impedance directly to ground. The DISCH pin is externally grounded. A comparator connected to DISCH senses the ground connection and disables both the discharge current source and VFF current source. A resistor divider is now required to set VFF. Figure 3. Ocsillator Without Clamp (MODE = 0) In this mode, the on-time is approximately: $$T_{ON} = \alpha \times R_T \times C_T$$ where $\alpha = \frac{V_{FF}}{V_{IN}}$ The off-time is: $$T_{OFF} \approx 75 \text{ ns}$$ The frequency is: $$f = \frac{1}{\alpha \times R_T \times C_T + 75 \text{ ns}}$$ ## component selection for oscillator without duty cycle clamp (MODE = 0) For a power converter with the following specifications: With these specifications, $$V_{FF(min)} = \frac{18}{15} = 1.2 \text{ V}$$ (1) Pick $$C_T = 220 pF$$ (2) Calculate R<sub>T</sub>. $$R_{T} = \frac{\frac{V_{IN(min)}}{V_{FF(min)}} \times \left(\frac{1}{F_{OSC}} - 75 \text{ ns}\right)}{C_{T}}$$ ## **TYPICAL CHARACTERISTICS** ## TYPICAL CHARACTERISTICS SLUS473A - NOVEMBER 1999 - REVISED MARCH 2001 ## **TYPICAL CHARACTERISTICS** SLUS473A - NOVEMBER 1999 - REVISED MARCH 2001 ## **MECHANICAL DATA** Detailed package drawing for MSOP-8 (DGK) is shown below. For SOIC-8 (D) and PDIP-8 (P) package drawings, consult Packaging Section of the *Power Supply Control Data Book (TI Literature Number SLUD003)*. ## DGK (MSOP-8) ### MINI SMALL OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion. D. Falls within JEDEC MO-187 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2003, Texas Instruments Incorporated