# MOS INTEGRATED CIRCUIT $\mu$ PD4811650 for Rev.K # 16 M-BIT SYNCHRONOUS GRAM 256K-WORD BY 32-BIT BY 2-BANK # **Description** The $\mu$ PD4811650 is a synchronous graphics memory (SGRAM) organized as 262,144 words $\times$ 32 bits $\times$ 2 banks random access port. This device can operate up to 125 MHz by using synchronous interface. Also, it has 8-column Block Write function to improve capability in graphics system. This product is packaged in 100-pin plastic TQFP (14 × 20 mm). #### **Features** - 262,144 words × 32 bits × 2 banks memory - Synchronous interface (Fully synchronous DRAM with all input signals are latched at rising edge of clock) - : Pulsed interface - : Automatic precharge and controlled precharge commands - : Ping-pong operation between the two internal memory banks - : Up to 125 MHz operation frequency - Possible to assert random column address in every cycle - Dual internal banks controlled by A10 (Bank Address: BA) - · Byte control using DQM0 to DQM3 signals both in read and write cycle - 8-column Block Write (BW) function - Persistent write per bit (WPB) function - Wrap sequence : Sequential / Interleave - Programmable burst length (1, 2, 4, 8 and full page) - Programmable /CAS latency (-A70R: 3, -A80, -A10, -A12: 2 and 3) - Power Down operation and Clock Suspend operation - · Auto refresh (CBR refresh) or self refresh capability - Single 3.3 V ± 0.3 V power supply - LVTTL compatible inputs and outputs - 100-pin Plastic TQFP (14 × 20 mm) - 2,048 refresh cycles/32 ms - Burst termination by Precharge command - Burst termination by Burst stop command (in case of full-page burst) #### **Ordering Information** Part number Cycle time Clock frequency Package ns (MIN.) MHz (MAX.) μPD4811650GF-A70R-9BT 143 100-pin Plastic TQFP (14 × 20 mm) 8 125 μPD4811650GF-A80-9BT μPD4811650GF-A10-9BT 10 100 μPD4811650GF-A12-9BT 12 83 The information in this document is subject to change without notice. # **Part Number** # **Synchronous GRAM** # Pin Configuration (Marking Side) Ground for DQ No connection VssQ NC # **Block Diagram** 1. Input/Output Pin Function # **CONTENTS** | 2. | Com | mands | 8 | |-----|--------|------------------------------------------------------------|------| | | | | | | 3. | Simp | lified State Diagram | . 12 | | 4. | Truth | n Table | . 13 | | | 4.1 | Command Truth Table | . 13 | | | 4.2 | DQM Truth Table | . 13 | | | 4.3 | CKE Truth Table | . 14 | | | 4.4 | Operative Command Table | . 15 | | | 4.5 | Command Truth Table for CKE | . 22 | | | 4.6 | Command Truth Table for Two Banks Operation | . 23 | | 5. | Initia | lization | . 24 | | 6. | Prog | ramming the Mode Register | . 25 | | 7. | Mode | e Register | . 26 | | | 7.1 | Burst Length and Sequence | . 27 | | 8. | Drog | ramming the Special Register | 20 | | 0. | 8.1 | Color Register | | | | 8.2 | Mask Register | | | | | Special Register | | | | 8.3 | Special Register | . 20 | | 9. | Addr | ess Bits of Bank Address and Precharge | . 29 | | 10. | Pre | charge | . 30 | | 11. | Aut | o Precharge | . 31 | | | 11.1 | Read with Auto Precharge | . 31 | | | 11.2 | Write with Auto Precharge | . 32 | | | 11.3 | Block Write with Auto Precharge | . 33 | | 12. | Wri | te/Block Write with Write Per Bit | . 34 | | | 12.1 | Write Per Bit | . 34 | | 13. | Blo | ck Write | . 34 | | | 13.1 | Block Write | | | | 13.2 | | _ | | | 13.3 | Block Write Function | | | | | | | | 14. | Rea | d/Write Command Interval | | | | 14.1 | Read to Read Command Interval | | | | 14.2 | | _ | | | 14.3 | | | | | 14.4 | Block Write to Write or Write/Block Write Command Interval | . 39 | | | 14.5 Bloc | k Write to Read Command Interval | 39 | |-----|------------|----------------------------------------|----| | | 14.6 Read | to Write/Block Write Command Interval | 40 | | 15. | Burst Teri | mination | 41 | | | 15.1 Burs | t Stop Command in Full Page | 41 | | | 15.2 Prec | harge Termination | 42 | | | 15.2.1 | Precharge Termination in Read Cycle | 42 | | | 15.2.2 | Precharge Termination in Write Cycle | 43 | | 16. | Electrical | Specifications | 44 | | | 16.1 AC P | Parameters for Read/Write Cycles | 49 | | | 16.2 Relat | tionship between Frequency and Latency | 51 | | | 16.3 /CS F | Function | 52 | | | 16.4 Basic | c Cycles | 53 | | | 16.4.1 | Initialization | 53 | | | 16.4.2 | Mode Register Set | 54 | | | 16.4.3 | Refresh Cycle | 55 | | | 16.4.4 | Cycle with Auto Precharge | 57 | | | 16.4.5 | Full Page Mode Cycle | 61 | | | 16.4.6 | Precharge Termination Cycle | 65 | | | 16.4.7 | Clock Suspension | 67 | | | 16.4.8 | Power Down Mode | 71 | | | 16.4.9 | Other Cycles | 72 | | | 16.5 Grap | phics Cycles | 74 | | | 16.6 Appl | ication Cycles | 79 | | | 16.6.1 | Page Cycles with Same Bank | 79 | | | 16.6.2 | Cycles with Ping-pong Banks | 83 | | | 16.6.3 | READ and WRITE Cycles | 87 | | | 16.6.4 | Full Page Random Cycles | 89 | | 17. | Package [ | Drawing | 91 | | 18. | Recomme | ended Soldering Conditions | 92 | # 1. Input/Output Pin Function | Pin name | Input/Output | Function | |----------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLK | Input | CLK is the master clock input. Other inputs signals are referenced to the CLK rising edge. | | CKE | Input | CKE determine validity of the next CLK (clock). If CKE is high, the next CLK rising edge is valid; otherwise it is invalid. If the CLK rising edge is invalid, the internal clock is not asserted and the $\mu$ PD4811650 suspends operation. When the $\mu$ PD4811650 is not in burst mode and CKE is negated, the device enters power down mode. During power down mode, CKE must remain low. In Self refresh mode, low level on this pin is also used as part of the input command to specify Self refresh. | | /CS | Input | /CS low starts the command input cycle. When /CS is high, commands are ignored but operations continue. | | /RAS, /CAS, /WE | Input | /RAS, /CAS and /WE have the same symbols on conventional DRAM but different functions. For details, refer to the command table. | | DSF | Input | DSF is part of the inputs of graphics command of the $\mu$ PD4811650. If DSF is inactive (Low level), $\mu$ PD4811650 operates as same as SDRAM. | | A0 - A9 | Input | Row Address is determined by A0 - A9 at the CLK (clock) rising edge in the activate command cycle. Column Address is determined by A0 - A7 at the CLK rising edge in the read or write command cycle. A9 defines the precharge mode. When A9 is high in the precharge command cycle, both banks are precharged; when A9 is low, only the bank selected by A10 is precharged. When A9 is high in read or write command cycle, the precharge starts automatically after the burst access. | | A10 | | A10 is the bank address signal (BA). In command cycle, A10 low selects bank A and A10 high selects bank B. | | DQM0 - DQM3 | Input | DQM controls I/O buffers. DQM0 corresponds to the lowest byte (DQ0 to DQ7), DQM1 corresponds to DQ8 to DQ15, DQM2 corresponds to DQ16 to DQ23. DQM3 corresponds to DQ24 to DQ31. In read mode, DQM controls the output buffers like a conventional /OE pin. DQM high and DQM low turn the output buffers off and on, respectively. The DQM latency for the read is two clocks. In write mode, DQM controls the word mask. Input data is written to the memory cell if DQM is low but not if DQM is high. The DQM latency for the write is zero. | | DQ0 - DQ31 | Input/Output | DQ pins have the same function as I/O pins on a conventional DRAM. These are normally 32-bit data bus and are used for inputting and outputting data. • Function as the mask data input pins in the special register set command. Write operations can be performed after Active command with WPB (old mask data). • Functions as the column selection data input pin in the block write cycle. | | Vcc<br>Vss<br>VccQ<br>VssQ | (Power supply) | Vcc and Vss are power supply pins for internal circuits. VccQ and VssQ are power supply pins for the output buffers. | #### 2. Commands #### Mode register set command (/CS, /RAS, /CAS, /WE, DSF = Low) The $\mu$ PD4811650 has a mode register that defines how the device operates. In this command, A0 through A10 are the data input pins. After power on, the mode register set command must be executed to initialize the device. The mode register can be set only when both banks are in idle state. During 2 CLK (trsc) following this command, the $\mu$ PD4811650 cannot accept any other commands. Refer to 6. Programming the Mode Register. # Fig.1 Mode register set command #### Bank activate command (/CS, /RAS, /DSF = Low, /CAS, /WE = High) The $\mu$ PD4811650 has two banks, each with 1,024 rows. This command activates the bank selected by A10 (BA) and a row address selected by A0 through A9. This command corresponds to a conventional DRAM's /RAS falling. Fig.2 Row address strobe and bank activate command #### Bank activate command with WPB enable (/CS, /RAS = Low, /CAS, /WE, /DSF = High) This command is same as Bank activate command. After this command, write per bit function is available. Mask register's data is used as write mask data. Refer to 12. Write/Block Write with Write Per Bit. Fig.3 Row address strobe and bank activate command with WPB enable #### **Precharge command** This command begins precharge operation of the bank selected by A10 (BA) and A9. When A9 is High, both banks are precharged, regardless of A10. When A9 is Low, only the bank selected by A10 is precharged. A10 low selects bank A and A10 high selects bank B. After this command, the $\mu$ PD4811650 can't accept the activate command to the precharging bank during tRP (precharge to activate command period). This command can terminate the current burst operation (2, 4, 8, full page burst length). This command corresponds to a conventional DRAM's /RAS rising. Refer to 10. Precharge and 11. Auto Precharge. Fig.4 Precharge command #### Write command (/CS, /CAS, /WE, DSF = Low, /RAS = High) If the mode register is in the burst write mode, this command sets the burst start address given by the column address to begin the burst write operation. The first write data must be input with this write operation. The first write data in burst mode can input with this command with subsequent data on following clocks. Fig.5 Column address and write command Read command This command sets the burst start address given by the column address. Read data is available after /CAS latency requirements have been met. Fig.6 Column address and read command ### CBR (auto) refresh command (/CS, /RAS, /CAS, DSF = Low, /WE, CKE = High) This command is a request to begin the CBR refresh operation. The refresh address is generated internally. Before executing CBR refresh, both banks must be precharged. After this cycle, both banks will be in the idle (precharged) state and ready for a bank activate command. During tRc period (from refresh command to refresh or activate command), the $\mu$ PD4811650 cannot accept any other command. # Fig.7 CBR (auto) refresh command # ★ Self refresh entry command (/CS, /RAS, /CAS, DSF, CKE = Low, /WE = High) After the command execution, self refresh operation continues while CKE remains low. When CKE goes high, the $\mu$ PD4811650 exits the self refresh mode. During self refresh mode, refresh interval and refresh operation are performed internally, so there is no need for external control. Before executing self refresh, both banks must be precharged. Fig.8 Self refresh entry command #### Burst stop command in full page (/CS, /WE, DSF = Low, /RAS, /CAS = High) This command can stop the current full page burst (BL = 256) operation. If BL is set to 2, 4, 8, to execute this command is Nop. Refer to 14. Read/Write Command Interval and 15. Burst Termination. Fig.9 Burst stop command in Full Page Mode #### No operation (/CS, DSF = Low, /RAS, /CAS, /WE = High) This command is not a execution command. No operations begin or terminate by this command. Fig.10 No operation # Special register set command (/CS, /RAS, /CAS, /WE = Low, DSF = High) The $\mu$ PD4811650 has two special registers for graphics commands. One is color register and the other is mask register. In this command, A0 through A10 are the data input pins for the register select (color or mask register). DQ0 through DQ31 are the data input pins for the Color data or the WPB data. During 2 CLK (trsc) following this command, the $\mu$ PD4811650 can not accept any other commands. Refer to 8. Programming the Special Register. # Fig.11 Special register set command # Masked block write command (/CS, /CAS, /WE = Low, /RAS, DSF = High) This command activates 8-column block write function. In this command, the burst length = 1. Write data comes from color register, column address mask data is input from DQi in this command. Refer to 13. Block Write. Fig.12 Masked block write command # 3. Simplified State Diagram # 4. Truth Table # 4.1 Command Truth Table | Function | Symbol | Cł | ΚE | /CS | /RAS | /CAS | /WE | DSF | | Add | ress | | |----------------------------------------|--------|-------|----|-----|------|------|-----|-----|------|-----|------|-------| | | | n – 1 | n | | | | | | A10 | A9 | A8 | A7-A0 | | Device deselect | DESL | Н | х | Н | х | х | х | х | х | х | Х | х | | No operation | NOP | Н | х | L | Н | Н | Н | L | х | х | х | х | | Burst stop in full page | BST | Н | х | L | Н | Н | L | L | х | х | х | х | | Read | READ | Н | х | L | Н | L | Н | L | ВА | L | х | CA | | Read with auto precharge | READA | Н | х | L | Н | L | Н | L | ВА | Н | х | CA | | Write | WRIT | Н | х | L | Н | L | L | L | ВА | L | х | CA | | Write with auto precharge | WRITA | Н | х | L | Н | L | L | L | ВА | Н | х | CA | | Masked block write | BW | Н | х | L | Н | L | L | Н | ВА | L | х | CA | | Masked block write with auto precharge | BWA | Н | х | L | Н | L | L | Н | ВА | Н | х | CA | | Bank activate | ACT | Н | х | L | L | Н | Н | L | ВА | | RA | | | Bank activate with WPB enable | ACTWPB | Н | х | L | L | Н | Н | Н | ВА | | RA | | | Precharge select bank | PRE | Н | х | L | L | Н | L | L | ВА | L | х | х | | Precharge all banks | PALL | Н | х | L | L | Н | L | L | х | Н | х | х | | Mode register set | MRS | Н | х | L | L | L | L | L | OP.C | ODE | | | | Special register set | SRS | Н | х | L | L | L | L | Н | OP.C | ODE | | | **Remark** H = High level, L = Low level, x = High or Low level(Don't care), BA = Bank address(A10), RA = Row address, CA = Column address #### 4.2 DQM Truth Table | Function | Symbol | Cł | ΚE | DQMi | |--------------------------|--------|-------|----|------| | | | n – 1 | n | | | Data write/output enable | ENBi | Н | х | L | | Data mask/output disable | MASKi | Н | Х | Н | **Remark** H = High level, L = Low level, x = High or Low level(Don't care), i = 0,1,2,3 # 4.3 CKE Truth Table | Current state | Function | Symbol | Cł | ΚE | /CS | /RAS | /CAS | /WE | DSF | Address | |---------------|--------------------------|--------|-------|----|-----|------|------|-----|-----|---------| | | | | n – 1 | n | | | | | | | | Activating | Clock suspend mode entry | | Н | L | х | х | х | х | х | х | | Any | Clock suspend | | L | L | х | х | х | х | х | х | | Clock suspend | Clock suspend mode exit | | L | Н | х | х | х | х | х | х | | Idle | CBR refresh command | REF | Н | Н | L | L | L | Н | L | х | | Idle | Self refresh entry | SELF | Н | L | L | L | L | Н | L | х | | Self refresh | Self refresh exit | | L | Н | L | Н | Н | Н | х | х | | | | | L | Н | Н | х | х | х | х | х | | Idle | Power down entry | | Н | L | х | х | х | х | х | х | | Power down | Power down exit | | L | Н | х | х | х | х | х | х | **Remark** H = High level, L = Low level, x = High or Low level(Don't care) # 4.4 Operative Command Table Note 1 (1/7) | Current state | /CS | /RAS | /CAS | /WE | DSF | Address | Command | Action | Notes | |---------------|-----|------|------|-----|-----|------------|------------|-------------------------------------------|-------| | Idle | Н | х | х | х | х | х | DESL | Nop or Power down | 2 | | | L | Н | Н | Ι | х | х | NOP | Nop or Power down | 2 | | | L | Н | Н | L | Н | х | Undefined | ILLEGAL | | | | L | Н | Н | L | L | х | BST | ILLEGAL | 3 | | | L | Н | L | Η | Н | х | Undefined | ILLEGAL | | | | L | Н | L | Ι | L | BA, CA, A9 | READ/READA | ILLEGAL | 3 | | | L | Н | L | L | Н | BA, CA, A9 | BW/BWA | ILLEGAL | 3 | | | L | Н | L | L | L | BA, CA, A9 | WRIT/WRITA | ILLEGAL | 3 | | | L | L | Н | Ι | Н | BA, RA | ACTWPB | Bank active with WPB: Latch RA | | | | L | L | Н | Ι | L | BA, RA | ACT | Bank active: Latch RA | | | | L | L | Н | L | Н | х | Undefined | ILLEGAL | | | | L | L | Н | L | L | BA, A9 | PRE/PALL | Nop | 11 | | | L | L | L | Н | Н | х | Undefined | ILLEGAL | | | | L | L | L | Н | L | х | REF/SELF | CBR refresh/Self refresh | 4,12 | | | L | L | L | L | Н | Op-Code | SRS | Special register access | | | | L | L | L | L | L | Op-Code | MRS | Mode register access | 12 | | Bank active | Н | х | х | Х | х | х | DESL | Nop | | | | L | Н | Н | Н | х | х | NOP | Nop | | | | L | Н | Н | L | Н | х | Undefined | ILLEGAL | | | | L | Н | Н | L | L | х | BST | ILLEGAL | 3 | | | L | Н | L | Н | Н | х | Undefined | ILLEGAL | | | | L | Н | L | Н | L | BA, CA, A9 | READ/READA | Begin read; Latch CA: Determine AP | 5 | | | L | Н | L | L | Н | BA, CA, A9 | BW/BWA | Begin block write; Latch CA: Determine AP | 5 | | | L | Н | L | L | L | BA, CA, A9 | WRIT/WRITA | Begin write; Latch CA: Determine AP | 5 | | | L | L | Н | Н | Н | BA, RA | ACTWPB | ILLEGAL | 3 | | | L | L | Н | Н | L | BA, RA | ACT | ILLEGAL | 3 | | | L | L | Н | L | Н | х | Undefined | ILLEGAL | | | | L | L | Н | L | L | BA, A9 | PRE/PALL | Precharge | 6 | | | L | L | L | Н | Н | х | Undefined | ILLEGAL | | | | L | L | L | Н | L | х | REF/SELF | ILLEGAL | | | | L | L | L | L | Н | Op-Code | SRS | Special register access | | | | L | L | L | L | L | Op-Code | MRS | ILLEGAL | | (2/7) | Current state | /CS | /RAS | /CAS | /WE | DSF | Address | Command | Action | Notes | |-------------------|-----|------|------|-----|-----|------------|------------|-------------------------------------------------|-------| | Read | Н | х | х | Х | Х | х | DESL | Continue burst to end $\rightarrow$ Bank active | | | | L | Н | Н | Н | Х | х | NOP | Continue burst to end $\rightarrow$ Bank active | | | | L | Н | Н | L | Ι | х | Undefined | ILLEGAL | | | | L | Н | Н | L | L | х | BST | 1, 2, 4, 8 burst length; Nop(Continue | | | | | | | | | | | burst to end $\rightarrow$ Bank active) | | | | | | | | | | | Full page burst; Burst stop→Bank active | | | | L | Н | L | Н | Н | х | Undefined | ILLEGAL | | | | L | Н | L | Н | L | BA, CA, A9 | READ/READA | Term burst, new read: Determine AP | 7 | | | L | Н | L | L | Н | BA, CA, A9 | BW/BWA | Term burst, Start block write: Determine AP | 7, 8 | | | L | Н | L | L | L | BA, CA, A9 | WRIT/WRITA | Term burst, Start write: Determine AP | 7, 8 | | | L | L | Н | Н | Н | BA, RA | ACTWPB | ILLEGAL | 3 | | | L | L | Н | Н | L | BA, RA | ACT | ILLEGAL | 3 | | | L | L | Н | L | Η | х | Undefined | ILLEGAL | | | | L | L | Н | L | L | BA, A9 | PRE/PALL | Term burst, precharge timing for reads | | | | L | L | L | Н | Н | х | Undefined | ILLEGAL | | | | L | L | L | Н | L | х | REF/SELF | ILLEGAL | | | | L | L | L | L | Н | Op-Code | SRS | ILLEGAL | | | | L | L | L | L | L | Op-Code | MRS | ILLEGAL | | | Write/Block write | Н | х | х | х | Х | х | DESL | Continue burst to end→Write recovering | | | | L | Н | Н | Н | Х | х | NOP | Continue burst to end→Write recovering | | | | L | Н | Н | L | Н | х | Undefined | ILLEGAL | | | | L | Н | Н | L | L | х | BST | 1, 2, 4, 8 burst length; Nop(Continue | | | | | | | | | | | burst to end $\rightarrow$ Bank active) | | | | | | | | | | | Full page burst; Burst stop→Bank active | | | | L | Н | L | Н | Н | х | Undefined | ILLEGAL | | | | L | Н | L | Н | L | BA, CA, A9 | READ/READA | Term burst, start read: Determine AP | 7, 8 | | | L | Н | L | L | Н | BA, CA, A9 | BW/BWA | Term burst, new block write: Determine AP | 7 | | | L | Н | L | L | L | BA, CA, A9 | WRIT/WRITA | Term burst, new write: Determine AP | 7 | | | L | L | Н | Н | Н | BA, RA | ACTWPB | ILLEGAL | 3 | | | L | L | Н | Н | L | BA, RA | ACT | ILLEGAL | 3 | | | L | L | Н | L | Н | х | Undefined | ILLEGAL | | | | L | L | Н | L | L | BA, A9 | PRE/PALL | Term burst, precharge timing for writes | 3, 9 | | | L | L | L | Н | Н | х | Undefined | ILLEGAL | | | | L | L | L | Н | L | х | REF/SELF | ILLEGAL | | | | L | L | L | L | Н | Op-Code | SRS | ILLEGAL | | | | L | L | L | L | L | Op-Code | MRS | ILLEGAL | | (3/7) | Current state | /CS | /RAS | /CAS | /\/F | DSF | Address | Command | Action | (3/7)<br>Notes | |-------------------|-----|------|------|------|-----|------------|------------|-------------------------------------------|----------------| | Read with auto | 703 | | | | | X | DESL | | NOIGS | | | | X | X | X | X | | NOP | Continue burst to end → precharging | | | precharge | L | Н | Н | Н . | X | X | _ | Continue burst to end → precharging | | | | L | Н | Н | | Н | Х | Undefined | ILLEGAL | | | | L | Н | H | L | L | Х | BST | ILLEGAL | | | | L | Н | L | Н | Н | X | Undefined | ILLEGAL | | | | L | Н | L | Н | L | BA, CA, A9 | READ/READA | | | | | L | Н | L | L | Н | BA, CA, A9 | BW/BWA | ILLEGAL | | | | L | Н | L | L | L | BA, CA, A9 | WRIT/WRITA | ILLEGAL | | | | L | L | Н | Н | Н | BA, RA | ACTWPB | ILLEGAL | 3 | | | L | L | Н | Н | L | BA, RA | ACT | ILLEGAL | 3 | | | L | L | Н | L | Н | х | Undefined | ILLEGAL | | | | L | L | Н | L | L | BA, A9 | PRE/PALL | ILLEGAL | 3 | | | L | L | L | Н | Н | х | Undefined | ILLEGAL | | | | L | L | L | Н | L | х | REF/SELF | ILLEGAL | | | | L | L | L | L | Н | Op-Code | SRS | ILLEGAL | | | | L | L | L | L | L | Op-Code | MRS | ILLEGAL | | | Write/Block write | Н | х | х | х | х | х | DESL | Continue burst to end $\rightarrow$ Write | | | with auto | | | | | | | | recovering with auto precharge | | | precharge | L | Н | Н | Н | х | х | NOP | Continue burst to end $\rightarrow$ Write | | | | | | | | | | | recovering with auto precharge | | | | L | Н | Н | L | Н | Х | Undefined | ILLEGAL | | | | L | Н | Н | L | L | х | BST | ILLEGAL | | | | L | Н | L | Н | Н | х | Undefined | ILLEGAL | | | | L | Н | L | Н | L | BA, CA, A9 | READ/READA | ILLEGAL | | | | L | Н | L | L | Н | BA, CA, A9 | BW/BWA | ILLEGAL | | | | L | Н | L | L | L | BA, CA, A9 | WRIT/WRITA | ILLEGAL | | | | L | L | Н | Н | Н | BA, RA | ACTWPB | ILLEGAL | 3 | | | L | L | Н | Н | L | BA, RA | ACT | ILLEGAL | 3 | | | L | L | Н | L | Н | х | Undefined | ILLEGAL | | | | L | L | Н | L | L | BA, A9 | PRE/PALL | ILLEGAL | 3 | | | L | L | L | Η | Н | х | Undefined | ILLEGAL | | | | L | L | L | Н | L | х | REF/SELF | ILLEGAL | | | | L | L | L | L | Н | Op-Code | SRS | ILLEGAL | | | | L | L | L | L | L | Op-Code | MRS | ILLEGAL | | (4/7) | Current state | /CS | /RAS | /CAS | /WE | DSF | Address | Command | Action | Notes | |-----------------|-----|------|------|-----|-----|------------|------------|----------------------------------------|-------| | Precharging | Н | х | х | Х | Х | х | DESL | Nop → Enter idle after tRP | | | | L | Н | Н | Н | х | х | NOP | Nop → Enter idle after tRP | | | | L | Н | Н | L | Н | х | Undefined | ILLEGAL | | | | L | Н | Н | L | L | х | BST | ILLEGAL | 3 | | | L | Н | L | Н | Н | х | Undefined | ILLEGAL | | | | L | Н | L | Н | L | BA, CA, A9 | READ/READA | ILLEGAL | 3 | | | L | Н | L | L | Н | BA, CA, A9 | BW/BWA | ILLEGAL | 3 | | | L | Н | L | L | L | BA, CA, A9 | WRIT/WRITA | ILLEGAL | 3 | | | L | L | Н | Н | Н | BA, RA | ACTWPB | ILLEGAL | 3 | | | L | L | Н | Н | L | BA, RA | ACT | ILLEGAL | 3 | | | L | L | Н | L | Н | х | Undefined | ILLEGAL | | | | L | L | Н | L | L | BA, A9 | PRE/PALL | Nop → Enter idle after tRP | 11 | | | L | L | L | Η | Н | х | Undefined | ILLEGAL | | | | L | L | L | Ι | L | х | REF/SELF | ILLEGAL | | | | L | L | L | Ш | Н | Op-Code | SRS | Special register access | | | | L | L | L | Ш | L | Op-Code | MRS | ILLEGAL | | | Bank activating | Н | х | х | Х | Х | х | DESL | $Nop \to Enter$ bank active after tRCD | | | (trcd) | L | Н | Н | Н | х | х | NOP | $Nop \to Enter$ bank active after trcd | | | | L | Н | Н | L | Н | х | Undefined | ILLEGAL | | | | L | Н | Н | L | L | х | BST | ILLEGAL | 3 | | | L | Н | L | Н | Н | х | Undefined | ILLEGAL | | | | L | Н | L | Н | L | BA, CA, A9 | READ/READA | ILLEGAL | 3 | | | L | Н | L | L | Н | BA, CA, A9 | BW/BWA | ILLEGAL | 3 | | | L | Н | L | L | L | BA, CA, A9 | WRIT/WRITA | ILLEGAL | 3 | | | L | L | Н | Н | Н | BA, RA | ACTWPB | ILLEGAL | 3, 10 | | | L | L | Н | Н | L | BA, RA | ACT | ILLEGAL | 3, 10 | | | L | L | Н | Ш | Н | х | Undefined | ILLEGAL | | | | L | L | Н | L | L | BA, A9 | PRE/PALL | ILLEGAL | 3 | | | L | L | L | Н | Н | х | Undefined | ILLEGAL | | | | L | L | L | Н | L | х | REF/SELF | ILLEGAL | | | | L | L | L | L | Н | Op-Code | SRS | Special register access | | | | L | L | L | L | L | Op-Code | MRS | ILLEGAL | | (5/7) | Current state | /CS | /RAS | /CAS | /WE | DSF | Address | Command | Action | Notes | |------------------|-----|------|------|-----|-----|------------|------------|-------------------------------------------|-------| | Write recovering | Н | х | х | х | Х | х | DESL | Nop → Enter bank active after tDPL | | | (tDPL) | L | Н | Н | Н | Х | х | NOP | Nop → Enter bank active after tDPL | | | | L | Н | Н | L | Н | х | Undefined | ILLEGAL | | | | L | Н | Н | L | L | х | BST | ILLEGAL | 3 | | | L | Н | L | Н | Н | х | Undefined | ILLEGAL | | | | L | Н | L | Н | L | BA, CA, A9 | READ/READA | Begin read; Latch CA: Determine AP | 8 | | | L | Н | L | ┙ | Ι | BA, CA, A9 | BW/BWA | Begin block write; Latch CA: Determine AP | | | | L | Н | L | ┙ | L | BA, CA, A9 | WRIT/WRITA | Begin write; Latch CA: Determine AP | | | | L | L | Н | Η | Ι | BA, RA | ACTWPB | ILLEGAL | 3 | | | L | L | Н | Η | L | BA, RA | ACT | ILLEGAL | 3 | | | L | L | Н | ┙ | Ι | х | Undefined | ILLEGAL | | | | L | L | Н | ┙ | L | BA, A9 | PRE/PALL | ILLEGAL | 3 | | | L | L | L | Ι | Ι | х | Undefined | ILLEGAL | | | | L | L | L | Н | L | х | REF/SELF | ILLEGAL | | | | L | L | L | L | Н | Op-Code | SRS | Special register access | | | | L | L | L | L | L | Op-Code | MRS | ILLEGAL | | | Write recovering | Н | х | х | х | Х | х | DESL | Nop → Enter precharge after tDPL | | | with auto | L | Н | Н | Н | х | х | NOP | Nop → Enter precharge after tDPL | | | precharge | L | Н | Н | L | Н | х | Undefined | ILLEGAL | | | | L | Н | Н | L | L | х | BST | ILLEGAL | | | | L | Н | L | Н | Н | х | Undefined | ILLEGAL | | | | L | Н | L | Н | L | BA, CA, A9 | READ/READA | ILLEGAL | 3, 8 | | | L | Н | L | L | Н | BA, CA, A9 | BW/BWA | ILLEGAL | 3 | | | L | Н | L | L | L | BA, CA, A9 | WRIT/WRITA | ILLEGAL | 3 | | | L | L | Н | Н | Н | BA, RA | ACTWPB | ILLEGAL | 3 | | | L | L | Н | Н | L | BA, RA | ACT | ILLEGAL | 3 | | | L | L | Н | L | Н | х | Undefined | ILLEGAL | | | | L | L | Н | L | L | BA, A9 | PRE/PALL | ILLEGAL | 3 | | | L | L | L | Н | Н | х | Undefined | ILLEGAL | | | | L | L | L | Н | L | х | REF/SELF | ILLEGAL | | | | L | L | L | L | Н | Op-Code | SRS | Special register access | | | | L | L | L | L | L | Op-Code | MRS | ILLEGAL | | (6/7) | Current state | /CS | /RAS | /CAS | /WE | DSF | Address | Command | Action | Notes | |---------------|-----|------|------|-----|-----|------------|------------|--------------------------------|-------| | Refreshing | Н | х | х | х | х | х | DESL | $Nop \to Enter$ idle after tRC | | | | L | Н | Н | Н | х | х | NOP | $Nop \to Enter$ idle after tRC | | | | L | Н | Н | L | Н | х | Undefined | ILLEGAL | | | | L | Н | Н | L | L | х | BST | ILLEGAL | | | | L | Н | L | Н | Н | х | Undefined | ILLEGAL | | | | L | Н | L | Н | L | BA, CA, A9 | READ/READA | ILLEGAL | | | | L | Н | L | L | Н | BA, CA, A9 | BW/BWA | ILLEGAL | | | | L | Н | L | L | L | BA, CA, A9 | WRIT/WRITA | ILLEGAL | | | | L | L | Н | Н | Н | BA, RA | ACTWPB | ILLEGAL | | | | L | L | Н | Н | L | BA, RA | ACT | ILLEGAL | | | | L | L | Н | L | Н | х | Undefined | ILLEGAL | | | | L | L | Н | L | L | BA, A9 | PRE/PALL | ILLEGAL | | | | L | L | L | Н | Н | х | Undefined | ILLEGAL | | | | L | L | L | Н | L | х | REF/SELF | ILLEGAL | | | | L | L | L | L | Н | Op-Code | SRS | ILLEGAL | | | | L | L | L | L | L | Op-Code | MRS | ILLEGAL | | | Mode register | Н | х | х | Х | х | х | DESL | Nop → Enter idle after trsc | | | accessing | L | Н | Н | Н | х | х | NOP | Nop → Enter idle after trsc | | | | L | Н | Н | L | Н | х | Undefined | ILLEGAL | | | | L | Н | Н | L | L | х | BST | ILLEGAL | | | | L | Н | L | Н | Н | х | Undefined | ILLEGAL | | | | L | Н | L | Н | L | BA, CA, A9 | READ/READA | ILLEGAL | | | | L | Н | L | L | Н | BA, CA, A9 | BW/BWA | ILLEGAL | | | | L | Н | L | L | L | BA, CA, A9 | WRIT/WRITA | ILLEGAL | | | | L | L | Н | Н | Н | BA, RA | ACTWPB | ILLEGAL | | | | L | L | Н | Н | L | BA, RA | ACT | ILLEGAL | | | | L | L | Н | L | Н | х | Undefined | ILLEGAL | | | | L | L | Н | L | L | BA, A9 | PRE/PALL | ILLEGAL | | | | L | L | L | Н | Н | х | Undefined | ILLEGAL | | | | L | L | L | Н | L | х | REF/SELF | ILLEGAL | | | | L | L | L | L | Н | Op-Code | SRS | ILLEGAL | | | | L | L | L | L | L | Op-Code | MRS | ILLEGAL | | (7/7) | Current state | /CS | /RAS | /CAS | /WE | DSF | Address | Command | Action | Notes | |---------------|-----|------|------|-----|-----|------------|------------|-------------------------------------------|-------| | Special mode | Н | х | х | х | х | х | DESL | $Nop \to Enter$ previous state after trsc | | | register | L | Н | Н | Н | х | х | NOP | $Nop \to Enter$ previous state after trsc | | | accessing | L | Н | Н | L | Н | х | Undefined | ILLEGAL | | | | L | Н | Н | L | L | х | BST | ILLEGAL | | | | L | Н | L | Н | Н | х | Undefined | ILLEGAL | | | | L | Н | L | Н | L | BA, CA, A9 | READ/READA | ILLEGAL | | | | L | Н | L | L | Н | BA, CA, A9 | BW/BWA | ILLEGAL | | | | L | Н | L | L | L | BA, CA, A9 | WRIT/WRITA | ILLEGAL | | | | L | L | Н | Н | Н | BA, RA | ACTWPB | ILLEGAL | | | | L | L | Н | Н | L | BA, RA | ACT | ILLEGAL | | | | L | L | Н | L | Н | х | Undefined | ILLEGAL | | | | L | L | Н | L | L | BA, A9 | PRE/PALL | ILLEGAL | | | | L | L | L | Н | Н | х | Undefined | ILLEGAL | | | | L | L | L | Н | L | х | REF/SELF | ILLEGAL | | | | L | L | L | L | Н | Op-Code | SRS | ILLEGAL | | | | L | L | L | L | L | Op-Code | MRS | ILLEGAL | | - Notes 1. All entries assume that CKE was active (High level) during the preceding clock cycle. - 2. If both banks are idle, and CKE is inactive (Low level), $\mu$ PD4811650 will enter Power down mode. All input buffers except CKE will be disabled. - **3.** Illegal to bank in specified states; Function may be legal in the bank indicated by Bank Address (BA), depending on the state of that bank. - **4.** If both banks are idle, and CKE is inactive (Low level), $\mu$ PD4811650 will enter Self refresh. All input buffers except CKE will be disabled. - 5. Illegal if tRCD is not satisfied. - 6. Illegal if tRAS is not satisfied. - 7. Must satisfy burst interrupt condition. - 8. Must satisfy bus contention, bus turn around, and/or write recovery requirements. - 9. Must mask preceding data which don't satisfy topl. - 10. Illegal if tRRD is not satisfied. - 11. Nop to bank precharging or in idle state. May precharge bank(s) indicated by BA (and A9). - 12. Illegal if any bank is not idle. Remark H = High level, L = Low level, x = High or Low level (Don't care), V = Valid Data input, BA = Bank address (A10), A9 = Precharge select, RA = Row address, CA = Column address, Term = Terminate, AP = Auto precharge, NOP = No operation, ILLEGAL = Device operation and/or data-integrity are not guaranteed # 4.5 Command Truth Table for CKE | Current state | Cł | KE | /CS | /RAS | /CAS | /WE | DSF | Address | Action | | |-----------------|-----|----|-----|------|------|-----|-----|---------|------------------------------------------------|---| | | n-1 | n | | | | | | | | | | Self refresh | Н | Х | х | х | х | х | х | х | INVALID, CLK(n-1) would exit S.R. | | | (S.R.) | L | Н | Н | х | х | х | х | х | S.R. Recovery | | | | L | Н | L | Н | Н | х | х | х | S.R. Recovery | | | | L | Н | L | Н | L | х | х | х | ILLEGAL | | | | L | Н | L | L | х | х | х | х | ILLEGAL | | | | L | L | х | х | х | х | х | х | Maintain S.R. | | | Self refresh | Η | Η | Н | х | х | х | х | х | Idle after tRC | | | recovery | Η | Η | L | Н | Н | х | х | х | Idle after tRC | | | | Ι | Ι | L | Н | L | х | х | х | ILLEGAL | | | | Ι | Ι | L | L | х | х | х | х | ILLEGAL | | | | Η | L | Н | х | х | х | х | х | ILLEGAL | | | | Η | L | L | Н | Н | х | Х | х | ILLEGAL | | | | Н | L | L | Н | L | х | х | х | ILLEGAL | | | | Ι | L | L | L | х | х | х | x | ILLEGAL | | | Power down | Ι | Х | х | х | х | х | х | х | INVALID, CLK(n-1) would exit P.D. | | | (P.D.) | L | Η | х | х | Х | Х | Х | х | $EXIT\;P.D.\toIdle$ | | | | L | L | х | х | Х | Х | Х | х | Maintain power down mode | | | Both banks | Η | Η | Н | х | Х | Х | Х | х | Refer to operations in Operative Command Table | | | idle | Н | Н | L | Н | х | х | х | х | Refer to operations in Operative Command Table | | | | Н | Н | L | L | Н | х | х | х | Refer to operations in Operative Command Table | | | | Н | Н | L | L | L | Н | L | х | Refresh | | | | Н | Н | L | L | L | L | х | Op-Code | Refer to operations in Operative Command Table | | | | Н | L | Н | х | х | х | х | х | Refer to operations in Operative Command Table | | | | Н | L | L | Н | х | х | х | х | Refer to operations in Operative Command Table | | | | Ι | L | L | L | Н | х | х | х | Refer to operations in Operative Command Table | | | | Ι | L | L | L | L | Н | L | х | Self refresh | 1 | | | Η | L | L | L | L | L | Х | Op-Code | Refer to operations in Operative Command Table | | | | L | х | х | х | х | х | х | х | Power down | 1 | | Row active | Н | х | х | х | х | х | х | х | Refer to operations in Operative Command Table | | | | L | Х | Х | х | Х | Х | Х | х | Power down | 2 | | Any state other | Н | Н | х | х | Х | х | х | х | Refer to operations in Operative Command Table | | | than listed | Н | L | Х | х | Х | Х | Х | х | Begin clock suspend next cycle | 2 | | above | L | Н | х | х | Х | х | х | х | Exit clock suspend next cycle | | | | L | L | х | х | х | х | х | х | Maintain clock suspend | | **Notes 1.** Self refresh can be entered only from the both banks idle state. Power down can be entered from the both banks idle state or row active state. 2. Must be legal command as defined in Operative Command Table. **Remark** H = High level, L = Low level, x = High or Low level (Don't care) 4.6 Command Truth Table for Two Banks Operation | /CS | /RAS | /CAS | /WE | DSF | A10(BA) | A9 | A8 - A0 | | "FROM"State Note1 | "TO"State <sup>Note2</sup> | |-----|------|------|-----|-----|---------|----|---------|----------------------|-------------------|----------------------------| | Н | х | х | х | х | х | х | х | NOP | Any | Any | | L | Н | Н | Н | L | х | х | х | NOP | Any | Any | | L | Н | Н | L | L | х | Х | х | BST | (R/W/A)0(I/A)1 | A0(I/A)1 | | | | | | | | | | | I0(I/A)1 | I0(I/A)1 | | | | | | | | | | | (R/W/A)1(I/A)0 | A1(I/A)0 | | | | | | | | | | | I1(I/A)0 | I1(I/A)0 | | L | Н | L | Н | L | Н | Н | CA | Read | (R/W/A)1(I/A)0 | RP1(I/A)0 | | | | | | | Н | Н | CA | | A1(R/W)0 | RP1A0 | | | | | | | Н | L | CA | | (R/W/A)1(I/A)0 | R1(I/A)0 | | | | | | | Н | L | CA | | A1(R/W)0 | R1A0 | | | | | | | L | Н | CA | | (R/W/A)0(I/A)1 | RP0(I/A)1 | | | | | | | L | Н | CA | | A0(R/W)1 | RP0A1 | | | | | | | L | L | CA | | (R/W/A)0(I/A)1 | R0(I/A)1 | | | | | | | L | L | CA | | A0(R/W)1 | R0A1 | | L | Н | L | L | L/H | Н | Н | CA | Write/Block Write | (R/W/A)1(I/A)0 | WP1(I/A)0 | | | | | | | Н | Н | CA | | A1(R/W)0 | WP1A0 | | | | | | | Н | L | CA | | (R/W/A)1(I/A)0 | W1(I/A)0 | | | | | | | Н | L | CA | | A1(R/W)0 | W1A0 | | | | | | | L | Н | CA | | (R/W/A)0(I/A)1 | WP0(I/A)1 | | | | | | | L | Н | CA | | A0(R/W)1 | WP0A1 | | | | | | | L | L | CA | | (R/W/A)0(I/A)1 | W0(I/A)1 | | | | | | | L | L | CA | | A0(R/W)1 | W0A1 | | L | L | Н | Н | L/H | Н | RA | | Active Row | I1Any0 | A1Any0 | | | | | | | L | RA | | | I0Any1 | A0Any1 | | L | L | Н | L | L | х | Н | х | Precharge | (R/W/A/I)0(I/A)1 | 1011 | | | | | | | х | Н | х | | (R/W/A/I)1(I/A)0 | I110 | | | | | | | Н | L | х | | (R/W/A/I)1(I/A)0 | I1(I/A)0 | | | | | | | Н | L | х | | (I/A)(R/W/A/I)0 | I1(R/W/A/I)0 | | | | | | | L | L | х | | (R/W/A/I)0(I/A)1 | IO(I/A)1 | | | | | | | L | L | х | | (I/A)0(R/W/A/I)1 | I0(R/W/A/I)1 | | L | L | L | Н | L | х | х | х | Refresh | 1011 | 1011 | | L | L | L | L | L | Op-Cod | de | | Mode Register Access | 1011 | 1011 | | L | L | L | L | Н | Op-Cod | de | | Special Register | (I/A)0(I/A)1 | (I/A)0(I/A)1 | | | | | | | | | | Access | | | **Notes 1.** If the $\mu$ PD4811650 is in a state other than above listed in the "FROM" State column, the command is illegal. 2. The states listed under "TO" might not be entered on the next clock cycle. Timing restrictions apply. ``` Remark H = High level, L = Low level, x = High or Low level (Don't care), ``` BA = Bank address (A10) State abbreviations I = Idle A = Bank active R = Read with No precharge (No precharge is posted) W = Write with No precharge (No precharge is posted) RP = Read with auto precharge (Precharge is posted) WP = Write with auto precharge (Precharge is posted) Any = Any State X0Y1 = Bank0 is in state "X", Bank1 = in state "Y" (X/Y)0Z1 = Z1(X/Y)0 = Bank0 is in state "X" or "Y", Bank1 is in state "Z" #### 5. Initialization The synchronous GRAM is initialized in the power-on sequence according to the following. - (1) Apply power and start clock. Attempt to maintain CKE = "H", DQM = "H", and NOP or DESL condition at the inputs. - (2) Maintain stable power, stable clock, CKE = "H", DQM = "H", and NOP or DESL condition for a minimum of 100 \(mu \text{s}\). - (3) Issue precharge commands for all banks of the device. - (4) Issue a mode register set command to initialize the mode register. - (5) Issue two or more auto refresh commands. The device is now in the IDLE state and is ready for normal operation. - Remarks 1. The sequence of Mode register programming and Refresh above may be transposed. - **2.** The data bus is guaranteed to be high impedance after waiting a minimum of $100 \,\mu s$ (Refer to step (2) above). It is recommended to maintain CKE and DQM high until the Precharge command is issued. # 6. Programming the Mode Register The mode register is programmed by the Mode register set command using address bits A10 through A0 as data inputs. The register retains data until it is reprogrammed or the device loses power. The mode register has four fields; Options : A10 through A7 /CAS latency : A6 through A4 Wrap type : A3 Burst length : A2 through A0 Following mode register programming, no command can be asserted before at least 2 CLK (trsc) have elapsed. #### /CAS Latency /CAS latency is the most critical of the parameters being set. It tells the device how many clocks must elapse before the data will be available. The value is determined by the frequency of the clock and the speed grade of the device. The table in **16.2 Relationship between Frequency and Latency** shows the relationship of /CAS latency to the clock period and the speed grade of the device. # **Burst Length** Burst Length is the number of words that will be output or input in a read or write cycle. After a read burst is completed, the output bus will become Hi-Z. The burst length is programmable as 1, 2, 4, 8 or full page (256 columns). # Wrap Type (Burst Sequence) The wrap type specifies the order in which the burst data will be addressed. The $\mu$ PD4811650 supports "Sequential mode" and "Interleave mode". The table in 7.1 Burst Length and Sequence shows the addressing sequence for each burst length. # 7. Mode Register Remark R: Reserved # **Mode Register Write Timing** # 7.1 Burst Length and Sequence # [Burst of Two] | Starting Address (column address A0, binary) | Sequential Addressing Sequence (decimal) | Interleave Addressing Sequence (decimal) | | | |----------------------------------------------|------------------------------------------|------------------------------------------|--|--| | 0 | 0, 1 | 0, 1 | | | | 1 | 1, 0 | 1, 0 | | | # [Burst of Four] | Starting Address (column address A1 - A0, binary) | Sequential Addressing Sequence (decimal) | Interleave Addressing Sequence (decimal) | |---------------------------------------------------|------------------------------------------|------------------------------------------| | 00 | 0, 1, 2, 3 | 0, 1, 2, 3 | | 01 | 1, 2, 3, 0 | 1, 0, 3, 2 | | 10 | 2, 3, 0, 1 | 2, 3, 0, 1 | | 11 | 3, 0, 1, 2 | 3, 2, 1, 0 | # [Burst of Eight] | Starting Address (column address A2 - A0, binary) | Sequential Addressing Sequence (decimal) | Interleave Addressing Sequence (decimal) | |---------------------------------------------------|------------------------------------------|------------------------------------------| | 000 | 0, 1, 2, 3, 4, 5, 6, 7 | 0, 1, 2, 3, 4, 5, 6, 7 | | 001 | 1, 2, 3, 4, 5, 6, 7, 0 | 1, 0, 3, 2, 5, 4, 7, 6 | | 010 | 2, 3, 4, 5, 6, 7, 0, 1 | 2, 3, 0, 1, 6, 7, 4, 5 | | 011 | 3, 4, 5, 6, 7, 0, 1, 2 | 3, 2, 1, 0, 7, 6, 5, 4 | | 100 | 4, 5, 6, 7, 0, 1, 2, 3 | 4, 5, 6, 7, 0, 1, 2, 3 | | 101 | 5, 6, 7, 0, 1, 2, 3, 4 | 5, 4, 7, 6, 1, 0, 3, 2 | | 110 | 6, 7, 0, 1, 2, 3, 4, 5 | 6, 7, 4, 5, 2, 3, 0, 1 | | 111 | 7, 0, 1, 2, 3, 4, 5, 6 | 7, 6, 5, 4, 3, 2, 1, 0 | Full page burst is an extension of the above tables of Sequential Addressing with the length being 256. # 8. Programming the Special Register The special register is programming by the Special register set command using address bits A10 through A0 and data bits DQ0 through DQ31. The color and mask register retain data until it is reprogrammed or the device losed power. The special register has four fields; Reserved: A10 through A7 Color register: A6 Mask register: A5 Reserved: A4 through A0 Following special register programming, no command can be asserted before at least 2 CLK (trsc) have elapsed. # 8.1 Color Register Color register is used as write data in Block Write cycle. In Special Register set command, if A5 is "0" and A6 is "1", the color register is selected. And the data of DQ0 through DQ31 is stored to color register as color data (write data). #### 8.2 Mask Register Mask register is used as write mask data in Write and Block Write cycle. In Special Register set command, if A5 is "1" and A6 is "0", the mask register is selected. And the data of DQ0 through DQ31 is stored to mask register as write mask data. ## 8.3 Special Register Remark If LC and LM are both high (1), data of Mask and Color register will be unknown. # 9. Address Bits of Bank Address and Precharge # 10. Precharge The precharge command can be asserted anytime after tras(MIN.) is satisfied. Soon after the precharge command is asserted, precharge operation performed and the synchronous GRAM enters the idle state after trap is satisfied. The parameter trap is the time required to perform the precharge. The earliest timing in a read cycle that a precharge command can be asserted without losing any data in the burst is as follows. /CAS latency = 2 : One clock earlier than the last read data. /CAS latency = 3 : Two clocks earlier than the last read data. In order to write all data to the memory cell correctly, the asynchronous parameter "tdpl", "tbpl" must be satisfied. The tdpl(MIN.), tbpl(MIN.) specification define the earliest time that a precharge command can be asserted. Minimum number of clocks are calculated by dividing tdpl (MIN.), tbpl(MIN.) with clock cycle time. In summary, the precharge command can be asserted relative to reference clock that indicates the last data word is valid. In the following table, minus means clocks before the reference; plus means time after the reference. | /CAS latency | Read | Write | Block Write | |--------------|------|-------------|-------------| | 2 | -1 | +tDPL(MIN.) | +tBPL(MIN.) | | 3 | -2 | +tDPL(MIN.) | +tBPL(MIN.) | # 11. Auto Precharge During a read or write/block write command cycle, A9 controls whether auto precharge is selected. A9 high in the read or write/block write command (Read with Auto precharge command or Write with Auto precharge command/Block Write with Auto precharge command), auto precharge is selected and begins after the burst access automatically. The tras must be satisfied with a read with auto precharge or a write/ block write with auto precharge operation. In addition, the next activate command to the bank being precharged cannot be executed until the precharge cycle ends. In read cycle, once auto precharge has started, an activate command to the bank can be issued after trp has been satisfied. In write cycle, the tDAL, tBAL must be satisfied to issue the next activate command to the bank being precharged. The timing that begins the auto precharge cycle depends on both the /CAS latency programmed into the mode register and whether read or write/block write cycle. #### 11.1 Read with Auto Precharge During a read cycle, the auto precharge begins one clock earlier (/CAS latency of 2) or two clocks earlier (/CAS latency of 3) the last data word output. # 11.2 Write with Auto Precharge During a write cycle, the auto precharge begins one clock after the last data word input to the device (/CAS latency of 2 or 3). # 11.3 Block Write with Auto Precharge During a block write cycle, the auto precharge begins after tbwc of the last data word input to the device (/CAS latency of 2 or 3). Remark CM: Column Mask In summary, the auto precharge cycle begins relative to a reference clock that indicates the last data word is valid. In the table below, minus means clocks before the reference; plus means clocks after the reference. | /CAS latency | Read | Write | Block Write | |--------------|------|-------|-------------| | 2 | -1 | +1 | +tBWC(MIN.) | | 3 | -2 | +1 | +tBWC(MIN.) | #### 12. Write/Block Write with Write Per Bit #### 12.1 Write Per Bit The write per bit function writes data using the write mask data only in the required DQi pins. It writes when the write mask data is "1" and prohibits writing when the data is "0" (Refer to **8.2 Mask Register**). To use WPB operation - (1) Execute Special register set command and set WPB data (32 bits) to mask register. - (2) Execute Bank Activate with WPB enable command (ACTWPB) after tRSC (2 CLK) period from Special register set command (SRS). - (3) Execute Write/Block write command after tRCD period from ACTWPB. In case SRS command is executed in activate state to set new WPB data, it is necessary to take trsc (2 CLK) interval between SRS and Write/Block write command. Remark Mask data = Mask register's data (WPB) + DQMi DQMi is prior to Mask register's data (WPB) #### 13. Block Write #### 13.1 Block Write This cycle writes the color register data in 256 bits (8 columns x 32 I/Os) memory cell in one cycle. The memory cell range in which data can be written in one block write cycle is eight continuous columns on one row address. This cycle controls writing in 8 columns x 8 DQ = 64 bits by DQM0 to DQM3 input. Color register data is written to the memory cell if DQM is low but not if DQM is high. DQM0 corresponds to the lowest byte (DQ0 to DQ7), DQM1 corresponds to DQ8 to DQ15, DQM2 corresponds to DQ16 to DQ23, DQM3 corresponds to DQ24 to DQ31. Any column of the eight columns can be selected and writing prohibited. Determine whether to write or prohibit writing according to the data selected for column (Refer to 13.2 Column Mask). To use Block write operation - (1) Execute Special register set command and set color data (32 bits) to color register. - (2) Execute Bank Activate (ACT) or Bank Activate with WPB enable command (ACTWPB) after trace (2 CLK) period from SRS. - (3) Execute Block write command after tRCD period from ACT or ACTWPB. In case new Write/Block write is executed or, it is necessary to take tewc interval from Block Write command to new Write/Block write command. # 13.2 Column Mask In block write cycle any column of the eight columns can be selected and writing prohibited. Determine which column to select according to the DQi pin to which the data selected for the column is to be input. Refer to the table below. | Column address Note | Column | address an | d correspor | iding DQ pin | Column select data | Writing | |---------------------|--------|------------|-------------|--------------|--------------------|---------| | | A2 | A1 | A0 | DQi | (DQi) | | | i | 0 | 0 | 0 | DQ0/DQ8/ | 1 | Yes | | (1st column) | | | | DQ16/DQ24 | 0 | No | | i+1 | 0 | 0 | 1 | DQ1/DQ9/ | 1 | Yes | | (2nd column) | | | | DQ17/DQ25 | 0 | No | | i+2 | 0 | 1 | 0 | DQ2/DQ10/ | 1 | Yes | | (3rd column) | | | | DQ18/DQ26 | 0 | No | | i+3 | 0 | 1 | 1 | DQ3/DQ11/ | 1 | Yes | | (4th column) | | | | DQ19/DQ27 | 0 | No | | i+4 | 1 | 0 | 0 | DQ4/DQ12/ | 1 | Yes | | (5th column) | | | | DQ20/DQ28 | 0 | No | | i+5 | 1 | 0 | 1 | DQ5/DQ13/ | 1 | Yes | | (6th column) | | | | DQ21/DQ29 | 0 | No | | i+6 | 1 | 1 | 0 | DQ6/DQ14/ | 1 | Yes | | (7th column) | | | | DQ22/DQ30 | 0 | No | | i+7 | 1 | 1 | 1 | DQ7/DQ15/ | 1 | Yes | | (8th column) | | | | DQ23/DQ31 | 0 | No | Note Refer to 13.3 Block Write Function. Remark i is times of 8 numeric. # 13.3 Block Write Function Remarks 1. i is times of 8 numeric. 2. This diagram shows only for DQ0 - DQ7. The other DQ is similar as this. #### 14. Read/Write Command Interval #### 14.1 Read to Read Command Interval During a read cycle, when new Read command is asserted, it will be effective after /CAS latency, even if the previous Read operation does not completed. Read command will be interrupted by another Read command. The interval between the commands is minimum 1 cycle. Each Read command can be asserted in every clock without any restriction. #### 14.2 Write to Write Command Interval During a write cycle, when new Write command is asserted, the previous burst will terminate and the new burst will begin with a new Write command. Write command will be interrupted by another Write command. The interval between the commands is minimum 1 cycle. Each Write command can be asserted in every clock without any restriction. # 14.3 Write to Read Command Interval Write command and Read command interval is also 1 cycle. Only the write data before Read command will be written. The data bus must be Hi-Z at least one cycle prior to the first Dout. ## 14.4 Block Write to Write or Write/Block Write Command Interval The interval between Block write command and new Block write command or Write command is tawc or minimum 1 cycle. If tck is less than tawc, NOP command should be issued for the cycle between Block write command and the following Write command or new Block write command. ## 14.5 Block Write to Read Command Interval Block write command and Read command is also tawc or minimum 1 cycle. The data bus must be Hi-Z at least one cycle prior to the first Dout. ## 14.6 Read to Write/Block Write Command Interval During a read cycle, Read command can be interrupted by Write/Block write command. The Read and Write/Block write command interval is minimum 1 cycle. There is a restriction to avoid data conflict. The data bus must be Hi-Z using DQM before Write/Block write command. Read command can be interrupted by Write/Block write command. DQM must be High at least 3 clocks prior to the Write command. #### 15. Burst Termination Burst termination is to terminate a burst operation other than using a read or write command. ## 15.1 Burst Stop Command in Full Page Burst Stop command is operated only in case full page burst mode. During the other burst mode, Burst Stop command is NOP. During full page burst read cycle, when the burst stop command is asserted, the burst read data are terminated and the data bus goes to high-impedance after the /CAS latency from the burst stop command. During full page burst write cycle, when the burst stop command is asserted, the burst read data are terminated and data bus goes to high-impedance at the same clock with the burst stop command. ## 15.2 Precharge Termination ## 15.2.1 Precharge Termination in Read Cycle During a read cycle, the burst read operation is terminated by a precharge command. When the precharge command is asserted, the burst read operation is terminated and precharge starts. The same bank can be activated again after tRP from the precharge command. To issue a precharge command, tras must be satisfied. When /CAS latency is 2, the read data will remain valid until one clock after the precharge command. When /CAS latency is 3, the read data will remain valid until two clocks after the precharge command. #### 15.2.2 Precharge Termination in Write cycle During a write cycle, the burst write operation is terminated by a precharge command. When the precharge command is asserted, the burst write operation is terminated and precharge starts. The same bank can be activated again after tRP from the precharge command. To issue a precharge command, tras must be satisfied. When /CAS latency is 2, the write data written prior to the precharge command will be correctly stored. However, the data written at the same clock as the precharge command will not be stored. When /CAS latency is 3, the write data written prior to the precharge command will be correctly stored. However, the data written at the same clock as the precharge command will not be stored. # 16. Electrical Specifications - All voltages are referenced to Vss (GND). - After power up, wait more than 100 $\mu$ s and then, execute **Power on sequence and Auto Refresh** before proper device operation is achieved. # **Absolute Maximum Ratings** | Parameter | Symbol | Condition | Rating | Unit | |---------------------------------------------|-----------|-----------|--------------|------| | Voltage on power supply pin relative to GND | Vcc, VccQ | | -1.0 to +4.6 | V | | Voltage on input pin relative to GND | VT | | -1.0 to +4.6 | V | | Short circuit output current | lo | | 50 | mA | | Power dissipation | Pp | | 1 | W | | Operating ambient temperature | TA | | 0 to +70 | °C | | Storage temperature | Tstg | | -55 to +125 | °C | Caution Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. ## **Recommended Operating Conditions** | | Parameter | Symbol | Condition | MIN. | TYP. | MAX. | Unit | |---|-----------------------------------|-----------|-----------|------|------|-----------|------| | t | Supply voltage (-A70R) | Vcc, VccQ | | 3.4 | 3.5 | 3.6 | V | | | Supply voltage (-A80, -A10, -A12) | Vcc, VccQ | | 3.0 | 3.3 | 3.6 | V | | | High level input voltage | VIH | | 2.0 | | Vcc + 0.3 | V | | | Low level input voltage | VIL | | -0.3 | | +0.8 | V | | | Operating ambient temperature | TA | | 0 | | 70 | °C | ## Capacitance (T<sub>A</sub> = 25 °C, f = 1 MHz) | Parameter | Symbol | Symbol Test condition | | TYP. | MAX. | Unit | |-------------------------------|------------------|--------------------------------------------------|---|------|------|------| | Input capacitance | C <sub>l</sub> 1 | A0 - A10 | 2 | | 6 | pF | | | CI2 | CLK, CKE, /CS, /RAS, /CAS, /WE, DSF, DQM0 - DQM3 | 2 | | 6 | | | Data input/output capacitance | Cı/o | DQ0 - DQ31 | 2 | | 7 | pF | **Preliminary Data Sheet** ## **★ DC Characteristics (Recommended Operating Conditions unless otherwise noted)** | Parameter | Symbol | Test condition | MIN. | MAX. | Unit | Notes | | | |---------------------------|--------------------|--------------------------------------------------------------------|---------------------------------------------------------|-------|------|-------|----|---| | Operating current | Icc1 | Burst length = 1 | | -A70R | | 230 | mA | 1 | | | | $t_{RAS} \ge t_{RAS(MIN.)}, t_{RP} \ge t_{RP(MIN.)}, t_{O} = 0 mA$ | $\geq$ tras(min.), trp $\geq$ trp(min.), lo = 0 mA -A80 | | | | | | | | | | | -A10 | | 205 | | | | | | | | -A12 | | 180 | | | | Precharge standby current | Icc <sub>2</sub> P | CKE ≤ VIL(MAX.), tck = 15 ns | | | | 4 | mA | | | in power down mode | Icc2PS | CKE ≤ VIL(MAX.), tck = ∞ | | 3 | | | | | | Precharge standby current | Icc2N | CKE $\geq$ VIH(MIN.), tck = 15 ns, /CS $\geq$ VIH(MIN.) | | 36 | mA | | | | | in non power down mode | | Input signals are changed one time du | | | | | | | | | Icc2NS | CKE ≥ VIH(MIN.), tck = ∞ | | | | 22 | | | | | | Input signals are stable. | put signals are stable. | | | | | | | Active standby current in | ІссзР | CKE $\leq$ VIL(MAX.), tck = 15 ns | CKE ≤ V <sub>IL(MAX.)</sub> , tck = 15 ns | | | | | | | power down mode | Icc3PS | CKE ≤ VIL(MAX.), tck = ∞ | | | | 4 | | | | Active standby current in | Icc3N | CKE $\geq$ VIH(MIN.), tck = 15 ns, /CS $\geq$ VIH(MIN.) | ), | | | 50 | mA | | | non power down mode | | Input signals are changed one time du | ring 30 ns. | | | | | | | | Icc3NS | $CKE \ge V_{IH(MIN.)}, tck = \infty$ | | 25 | | | | | | | | Input signals are stable. | | | | | | | | Operating current | Icc4 | tck≥tck(MIN.), | /CAS latency = 2 | -A80 | | 220 | mA | 2 | | (Burst mode) | | lo = 0 mA | | -A10 | | 200 | | | | | | | | -A12 | | 170 | | | | | | | /CAS latency = 3 | -A70R | | 345 | | | | | | | | -A80 | | 300 | | | | | | | | -A10 | | 250 | | | | | | | | -A12 | | 210 | | | | Refresh current | Icc5 | $t_{RC} \ge t_{RC(MIN.)}$ | | -A70R | | 190 | mA | 3 | | | | | | -A80 | | 180 | | | | | | | | -A10 | | 170 | | | | | | | | -A12 | | 150 | | | | Self refresh current | Icc6 | CKE ≤ 0.2 V | | | | 2 | mA | | | Operating current | Icc7 | $tck \ge tck(MIN.)$ , $Io = 0 mA$ , | | -A70R | | 290 | mA | | | (Block Write Mode) | | tbwc≥tbwc(min.) | | -A80 | | 250 | | | | | | | | -A10 | | 210 | | | | | | | | -A12 | | 180 | | | | Input leakage current | I(L) | VI = 0 to 3.6 V, all other pins not under | -5.0 | +5.0 | μΑ | | | | | Output leakage current | lo(L) | Dout is disabled, Vo = 0 to 3.6 V | | -5.0 | +5.0 | μΑ | | | | High level output voltage | Vон | lo=-2.0 mA | | | 2.4 | | V | | | Low level output voltage | Vol | lo = + 2.0 mA | | | | 0.4 | V | | Notes 1. Icc1 depends on output loading and cycle rates. Specified values are obtained with the output open. In addition to this, Icc1 is measured on condition that addresses are changed only one time during tck(MIN.). - 2. Icc4 depends on output loading and cycle rates. Specified values are obtained with the output open. In addition to this, Icc4 is measured on condition that addresses are changed only one time during tck(MIN.). - 3. Icc5 is measured on condition that addresses are changed only one time during tck(MIN.). # AC Characteristics (Recommended Operating Conditions unless otherwise noted) # **AC Characteristics Test Conditions** - AC measurements assume $t_T = 1$ ns. - Reference level for measuring timing of input signals is 1.4 V. Transition times are measured between VIH and VIL. - If tT is longer than 1 ns, reference level for measuring timing of input signals is VIH(MIN.) and VIL(MAX.). - An access time is measured at 1.4 V. # **★** Synchronous Characteristics | Parameter | | Symbol | -A | .70R | -A80 | | -A10 | | -A12 | | Unit | Note | |-----------------------------------------------------|------------------|------------------|------|----------|------|----------|------|-----------|------|----------|------|------| | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | | Clock cycle time | /CAS latency = 3 | tcк3 | 7 | (143MHz) | 8 | (125MHz) | 10 | (100 MHz) | 12 | (83MHz) | ns | | | | /CAS latency = 2 | tck2 | _ | _ | 12 | (83 MHz) | 13 | (77 MHz) | 15 | (67 MHz) | ns | | | Access time from CLK | /CAS latency = 3 | tасз | | 6.0 | | 6.5 | | 7.5 | | 8 | ns | 1 | | | /CAS latency = 2 | t <sub>AC2</sub> | _ | _ | | 9 | | 10 | | 11 | ns | 1 | | CLK high level width | | tсн | 3 | | 3 | | 3.5 | | 4 | | ns | | | CLK low level width | | tcl | 3 | | 3 | | 3.5 | | 4 | | ns | | | Data-out hold time | | <b>t</b> oн | 2.5 | | 2.5 | | 3 | | 3 | | ns | 1 | | Data-out low-impedance time | | <b>t</b> LZ | 0 | | 0 | | 0 | | 0 | | ns | | | Data-out high-impedance time | /CAS latency = 3 | <b>t</b> HZ3 | 2.5 | 6.0 | 2.5 | 6.5 | 3 | 7.5 | 3 | 8 | ns | | | | /CAS latency = 2 | tHZ2 | | _ | 2.5 | 9 | 3 | 10 | 3 | 11 | ns | | | Data-in setup time | | tos | 2.5 | | 2.5 | | 2.5 | | 3 | | ns | | | Data-in hold time | | tон | 1 | | 1 | | 1 | | 1.5 | | ns | | | Address setup time | | <b>t</b> AS | 2.5 | | 2.5 | | 2.5 | | 3 | | ns | | | Address hold time | | <b>t</b> AH | 1 | | 1 | | 1 | | 1.5 | | ns | | | CKE setup time | | <b>t</b> cks | 2.5 | | 2.5 | | 2.5 | | 3 | | ns | | | CKE hold time | | tскн | 1 | | 1 | | 1 | | 1.5 | | ns | | | CKE setup time (Power down exit) | | tcksp | 2.5 | | 2.5 | | 2.5 | | 3 | | ns | | | Command (/CS, /RAS, /CAS, /WE, DSF, DQM) setup time | | tсмs | 2.5 | | 2.5 | | 2.5 | | 3 | | ns | | | Command (/CS, /RAS, /CAS, /WE hold time | E, DSF, DQM) | tсмн | 1 | | 1 | | 1 | | 1.5 | | ns | | Note 1. Loading capacitance is 30 pF. # **★** Asynchronous Characteristics | Parameter | | Symbol | -A70R | | -A80 | | -A 10 | | -A 12 | | Unit | Note | |------------------------------------------------------------------|------------------|---------------|---------|---------|---------|---------|---------|---------|---------|---------|------|------| | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | | REF to REF/ACT command peri | iod | trc | 70 | | 72 | | 78 | | 90 | | ns | | | ACT to PRE command period | | <b>t</b> RAS | 48 | 120,000 | 48 | 120,000 | 50 | 120,000 | 60 | 120,000 | ns | | | PRE to ACT command period | | <b>t</b> RP | 21 | | 24 | | 26 | | 30 | | ns | | | Delay time ACT to READ/WRIT | E command | trcd | 21 | | 24 | | 24 | | 30 | | ns | | | ACT(0) to ACT(1) command per | riod | trrd | 21 | | 24 | | 30 | | 36 | | ns | | | Data-in to PRE command period | /CAS latency = 3 | <b>t</b> DPL3 | 7 | | 8 | | 10 | | 12 | | ns | | | | /CAS latency = 2 | tDPL2 | _ | _ | 12 | | 13 | | 15 | | ns | | | Data-in to ACT(REF) command | /CAS latency = 3 | <b>t</b> DAL3 | 1CLK+21 | | 1CLK+24 | | 1CLK+26 | | 1CLK+30 | | ns | | | period (Auto precharge) | /CAS latency = 2 | tDAL2 | _ | _ | 1CLK+24 | | 1CLK+26 | | 1CLK+30 | | ns | | | Block write cycle time | | tBWC | 14 | | 16 | | 20 | | 24 | | ns | | | Block write data-in to PRE comm | mand period | <b>t</b> BPL | 14 | | 16 | | 20 | | 24 | | ns | | | Block write data-in Active (REF) command period (Auto precharge) | | <b>t</b> BAL | 35 | | 40 | | 46 | | 54 | | ns | | | Mode register set cycle time | | trsc | 2 | | 2 | | 2 | | 2 | | CLK | | | Transition time | | t⊤ | 0.5 | 30 | 0.5 | 30 | 1 | 30 | 1 | 30 | ns | | | Refresh time | | tref | | 32 | | 32 | | 32 | | 32 | ms | | # 16.1 AC Parameters for Read/Write Cycles **AC Parameters for Read Timing** (Burst length = 2, /CAS latency = 2) # **★** 16.2 Relationship between Frequency and Latency | Speed version | -Δ | -A70R | | 80 | -A | 10 | -A12 | | | |-----------------------------------------|-----|-------|-----|----|-----|----|------|----|--| | Clock cycle time [ns] | 7 | _ | 8 | 12 | 10 | 13 | 12 | 15 | | | Frequency [MHz] | 143 | _ | 125 | 83 | 100 | 77 | 83 | 67 | | | /CAS latency | 3 | _ | 3 | 2 | 3 | 2 | 3 | 2 | | | [trcd] | 3 | _ | 3 | 2 | 3 | 2 | 3 | 2 | | | /RAS latency<br>(/CAS latency + [trcb]) | 6 | _ | 6 | 4 | 6 | 4 | 6 | 4 | | | [trc] | 10 | _ | 9 | 6 | 8 | 6 | 8 | 6 | | | [tras] | 7 | _ | 6 | 4 | 5 | 4 | 5 | 4 | | | [trrd] | 3 | _ | 3 | 2 | 3 | 3 | 3 | 3 | | | [trp] | 3 | _ | 3 | 2 | 3 | 2 | 3 | 2 | | | [tdpl] | 1 | _ | 1 | 1 | 1 | 1 | 1 | 1 | | | [tdal] | 4 | _ | 4 | 3 | 4 | 3 | 4 | 3 | | 52 16.3 /CS Function /CS function (Only /CS signal needs to be asserted at minimum rate) (at 100 MHz Burst length = 4, /CAS latency = 3) # 16.4 Basic Cycles #### 16.4.1 Initialization 54 16.4.2 Mode Register Set **Mode Register** (Burst length = 4, /CAS latency = 2) 16.4.4 Cycle with Auto Precharge Auto Precharge after Read Burst (1/2) (Burst length = 4, /CAS latency = 2) 16.4.5 Full Page Mode Cycle Page mode Command $t_{\mathsf{RP}}$ 16.4.7 Clock Suspension Clock Suspension during Burst Read (using CKE Function) (1/2) (Burst length = 4, /CAS latency = 2) # Clock Suspension during Burst Write (using CKE Function) (1/2) (Burst length = 4, /CAS latency = 2) 16.4.8 Power Down Mode Power Down Mode and Clock Suspension (Burst length = 4, /CAS latency = 2) 72 16.4.9 Other Cycles Byte Read/Write Operation (By DQM) (Burst length = 4, /CAS latency = 2) Remark The timings of DQM2, DQM3, and the corresponding DQ16 - 23, DQ24 - 31 are omitted. Remark The timings of DQM2, DQM3, and the corresponding DQ16 - 23, DQ24 - 31 are omitted. 16.5 Graphics Cycles **Special Register Set** (Burst length = 4, /CAS latency = 2) Remark Special Register Set command is able to input at idle state or row active state. #### Block Write (page at same bank) (/CAS latency = 3) #### 16.6 Application Cycles ## 16.6.1 Page Cycles with Same Bank Random Column Read (page with same bank) (1/2) (Burst length = 4, /CAS latency = 2) #### Random Column Write (page with same bank) (1/2) (Burst length = 4, /CAS latency = 2) #### 16.6.2 Cycles with Ping-pong Banks 16.6.3 READ and WRITE Cycles **READ and WRITE (1/2)** (Burst length = 4, /CAS latency = 2) 16.6.4 Full Page Random Cycles Full Page Random Column Read (Burst length = Full Page, /CAS latency = 2) # 17. Package Drawing # 100 PIN PLASTIC TQFP (14×20) detail of lead end #### NOTES - 1. Controlling dimension millimeter. - Each lead centerline is located within 0.10 mm of its true position (T.P.) at maximum material condition. | ITEM | MILLIMETERS | INCHES | |------|-------------|-------------------------------------------| | A | 23.2±0.2 | 0.913+0.009 | | В | 20.0±0.2 | $0.787^{+0.009}_{-0.008}$ | | С | 14.0±0.2 | 0.551±0.008 | | D | 17.2±0.2 | 0.677±0.008 | | F | 0.825 | 0.032 | | G | 0.575 | 0.023 | | Н | 0.32±0.06 | $0.013^{+0.002}_{-0.003}$ | | 1 | 0.10 | 0.004 | | J | 0.65(T.P.) | 0.026 | | K | 1.6±0.15 | 0.063±0.006 | | L | 0.8 | 0.031 | | М | 0.17±0.05 | $0.007^{+0.002}_{-0.003}$ | | N | 0.10 | 0.004 | | Р | 1.0 | 0.039 | | Q | 0.1±0.05 | 0.004±0.002 | | R | 3°+5° | 3°+5° | | S | 1.10+0.30 | 0.043+0.013 | | Т | 0.25 | 0.010 | | U | 0.88±0.15 | 0.035 <sup>+0.007</sup> <sub>-0.006</sub> | | | | S100GF-65-9BT | # 18. Recommended Soldering Conditions Please consult with our sales offices for soldering conditions of the $\mu$ PD4811650. **Type of Surface Mount Device** $\mu$ PD4811650GF-9BT : 100-pin Plastic TQFP (14 x 20 mm) #### NOTES FOR CMOS DEVICES ——— ## (1) PRECAUTION AGAINST ESD FOR SEMICONDUCTORS Note: Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it. # (2) HANDLING OF UNUSED INPUT PINS FOR CMOS Note: No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS device behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices. #### (3) STATUS BEFORE INITIALIZATION OF MOS DEVICES Note: Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function. [MEMO] No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document. NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others. While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features. NEC devices are classified into the following three quality grades: "Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application. Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support) Specific: Aircrafts, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc. The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance. Anti-radioactive design is not implemented in this product.