## **Customized Product** # SoftStore 32K x 8 nvSRAM ## **Features** # ☐ High-performance CMOS nonvolatile static RAM 32768 x 8 bits ☐ 35 ns Access Time ☐ 15 ns Output Enable Access Time ☐ Software STORE Initiation ☐ Automatic STORE Timing ☐ 10<sup>5</sup> STORE cycles to EEPROM ■ 10 years data retention in **FFPROM** □ Automatic RECALL on Power Up ☐ Software RECALL Initiation Unlimited RECALL cycles from **EEPROM** ☐ Unlimited Read and Write to SRAM ☐ Single 5 V ± 10 % Operation Operating temperature range -55 to 125 °C ☐ CECC 90000 Quality Standard ☐ ESD characterization according MIL STD 883C M3015.7-HBM (classification see IC Code Numbers) # Description The U631H256SM has two separate modes of operation: SRAM mode and nonvolatile mode. In SRAM mode, the memory operates as an ordinary static RAM. In nonvolatile operation, data is transferred in parallel from SRAM to EEPROM or from EEPROM to SRAM. In this mode SRAM functions are disabled. The U631H256SM is a fast static RAM (35 ns Access Time), with a nonvolatile electrically erasable PROM (EEPROM) element incorporated in each static memory cell. The SRAM can be read and written an unlimited number of times, while independent nonvolatile data resides in EEPROM. Data transfers from the SRAM to the EEPROM (the STORE operation), or from the EEPROM to the SRAM (the RECALL operation) are initiated through software sequences. The U631H256SM combines the high performance and ease of use of a fast SRAM with nonvolatile data integrity. Once a STORE cycle is initiated, further input or output are disabled until the cycle is completed. Because a sequence of addresses is used for STORE initiation, it is important that no other read or write accesses intervene in the sequence or the sequence will be aborted. Internally, RECALL is a two step procedure. First, the SRAM data is cleared and second, the nonvolatile information is transferred into the SRAM cells. The RECALL operation in no way alters the data in the EEPROM cells. The nonvolatile data can be recalled an unlimited number of times. The U631H256SM is pin compatible with standard SRAMs. # **Pin Configuration** mA at 125 °C) ☐ Package: SOP28 (330 mil) □ Latch-up-immunity according JEDEC 17 (trigger current ±200) # **Pin Description** | Signal Name | Signal Description | |-------------|----------------------| | A0 - A14 | Address Inputs | | DQ0 - DQ7 | Data In/Out | | Ē | Chip Enable | | G | Output Enable | | W | Write Enable | | VCC | Power Supply Voltage | | VSS | Ground | ## **Block Diagram** **Truth Table for SRAM Operations** | Operating Mode | Ē | w | G | DQ0 - DQ7 | |----------------------|---|---|------------|--------------------| | Standby/not selected | Н | * | * * High-Z | | | Internal Read | L | Н | Н | High-Z | | Read | L | Н | L | Data Outputs Low-Z | | Write | L | L | * | Data Inputs High-Z | <sup>\*</sup> H or L ## Characteristics All voltages are referenced to $V_{SS} = 0 V$ (ground). All characteristics are valid in the power supply voltage range and in the operating temperature range specified. Dynamic measurements are based on a rise and fall time of $\leq$ 5 ns, measured between 10 % and 90 % of V<sub>II</sub>, as well as input levels of V<sub>IL</sub> = 0 V and V<sub>IH</sub> = 3 V. The timing reference level of all input and output signals is 1.5 V, with the exception of the $t_{dis}$ -times and $t_{en}$ -times, in which cases transition is measured $\pm 200$ mV from steady-state voltage. | Absolute Maximum Ratings <sup>a</sup> | Symbol | Min. | Max. | Unit | |---------------------------------------|------------------|------|----------------------|------| | Power Supply Voltage | V <sub>CC</sub> | -0.5 | 7 | V | | Input Voltage | V <sub>I</sub> | -0.3 | V <sub>CC</sub> +0.5 | V | | Output Voltage | Vo | -0.3 | V <sub>CC</sub> +0.5 | V | | Power Dissipation | P <sub>D</sub> | | 1 | W | | Operating Temperature | T <sub>a</sub> | -55 | 125 | °C | | Storage Temperature | T <sub>stg</sub> | -65 | 150 | °C | a: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. | Recommended<br>Operating Conditions | Symbol | Conditions | Min. | Max. | Unit | |-------------------------------------|-----------------|----------------------------------------|------|----------------------|------| | Power Supply Voltage | V <sub>CC</sub> | | 4.5 | 5.5 | V | | Input Low Voltage | V <sub>IL</sub> | -2 V at Pulse Width<br>10 ns permitted | -0.3 | 0.8 | V | | Input High Voltage | V <sub>IH</sub> | | 2.2 | V <sub>CC</sub> +0.3 | V | | DC Characteristics | Symbol | Conditions | Min. | Max. | Unit | |---------------------------------------------------------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------| | Operating Supply Current <sup>b</sup> | I <sub>CC1</sub> | $V_{CC} = 5.5 \text{ V}$ $V_{IL} = 0.8 \text{ V}$ $V_{IH} = 2.2 \text{ V}$ | | | | | | | $t_c = 35 \text{ ns}$ | | 80 | mA | | Average Supply Current during STORE° | I <sub>CC2</sub> | $\begin{array}{ll} \frac{V_{CC}}{E} &= 5.5 \ V \\ \hline E &\geq V_{CC} \text{-} 0.2 \ V \\ \hline W &\geq V_{CC} \text{-} 0.2 \ V \\ V_{IL} &\leq 0.2 \ V \\ V_{IH} &\geq V_{CC} \text{-} 0.2 \ V \\ \end{array}$ | | 7 | mA | | Average Supply Current<br>at t <sub>cR</sub> = 200 ns <sup>b</sup><br>(Cycling CMOS Input Levels) | I <sub>CC3</sub> | $\begin{array}{ll} \frac{V_{CC}}{W} &= 5.5 \ V \\ \hline W &\geq V_{CC}0.2 \ V \\ V_{IL} &\leq 0.2 \ V \\ V_{IH} &\geq V_{CC}0.2 \ V \end{array}$ | | 15 | mA | | Standby Supply Current <sup>d</sup> (Cycling TTL Input Levels) | I <sub>CC(SB)1</sub> | $\frac{V_{CC}}{E} = 5.5 \text{ V}$ $\geq V_{IH}$ | | | | | | | $t_c = 35 \text{ ns}$ | | 38 | mA | | Standby Supply Curent <sup>d</sup> (Stable CMOS Input Levels) | I <sub>CC(SB)</sub> | $\begin{array}{ll} \frac{V_{CC}}{E} &= 5.5 \text{ V} \\ \hline E &\geq V_{CC}\text{-}0.2 \text{ V} \\ V_{IL} &\leq 0.2 \text{ V} \\ V_{IH} &\geq V_{CC}\text{-}0.2 \text{ V} \end{array}$ | | 2 | mA | b: I<sub>CC1</sub> and I<sub>CC3</sub> are dependent on output loading and cycle rate. The specified values are obtained with outputs unloaded The current I<sub>CC1</sub> is measured for WRITE/READ - ratio of 1/2. c: $I_{CC2}$ is the average current required for the duration of the STORE cycle ( $t_{STORE}$ ). d: Bringing E ≥ V<sub>IH</sub> will not produce standby current levels until any nonvolatile cycle in progress has timed out. The current I<sub>CC(SB)1</sub> is measured for WRITE/READ - ratio of 1/2. | DC Characteristics | Symbol | С | onditions | Min. | Max. | Unit | |-----------------------------------------------------------|--------------------------------------|-------------------------------------------------------|-------------------------------|------|------|----------| | Output High Voltage<br>Output Low Voltage | V <sub>OH</sub><br>V <sub>OL</sub> | V <sub>CC</sub><br>I <sub>OH</sub><br>I <sub>OL</sub> | = 4.5 V<br>=-4 mA<br>= 8 mA | 2.4 | 0.4 | V<br>V | | Output High Current<br>Output Low Current | I <sub>OH</sub><br>I <sub>OL</sub> | V <sub>CC</sub><br>V <sub>OH</sub><br>V <sub>OL</sub> | = 4.5 V<br>= 2.4 V<br>= 0.4 V | 8 | -4 | mA<br>mA | | Input Leakage Current | | V <sub>CC</sub> | = 5.5 V | | | | | High<br>Low | I <sub>IH</sub><br>I <sub>IL</sub> | V <sub>IH</sub><br>V <sub>IL</sub> | = 5.5 V<br>= 0 V | -1 | 1 | μA<br>μA | | Output Leakage Current | | V <sub>CC</sub> E or G | = 5.5 V<br>≥ V <sub>IH</sub> | | | | | High at Three-State- Output<br>Low at Three-State- Output | I <sub>OHZ</sub><br>I <sub>OLZ</sub> | V <sub>OH</sub><br>V <sub>OL</sub> | = 5.5 V<br>= 0 V | -1 | 1 | μA<br>μA | ## **SRAM MEMORY OPERATIONS** | No. | Switching Characteristics | Sym | nbol | 35 | | l lmit | |-----|--------------------------------------------------|---------------------|---------------------|------|------|--------| | NO. | Read Cycle | Alt. | IEC | Min. | Max. | Unit | | 1 | Read Cycle Time <sup>f</sup> | t <sub>AVAV</sub> | t <sub>cR</sub> | 35 | | ns | | 2 | Address Access Time to Data Valid <sup>g</sup> | t <sub>AVQV</sub> | t <sub>a(A)</sub> | | 35 | ns | | 3 | Chip Enable Access Time to Data Valid | t <sub>ELQV</sub> | t <sub>a(E)</sub> | | 35 | ns | | 4 | Output Enable Access Time to Data Valid | t <sub>GLQV</sub> | t <sub>a(G)</sub> | | 15 | ns | | 5 | E HIGH to Output in High-Z <sup>h</sup> | t <sub>EHQZ</sub> | t <sub>dis(E)</sub> | | 13 | ns | | 6 | G HIGH to Output in High-Z <sup>h</sup> | t <sub>GHQZ</sub> | t <sub>dis(G)</sub> | | 13 | ns | | 7 | E LOW to Output in Low-Z | t <sub>ELQX</sub> | t <sub>en(E)</sub> | 5 | | ns | | 8 | G LOW to Output in Low-Z | t <sub>GLQX</sub> | t <sub>en(G)</sub> | 0 | | ns | | 9 | Output Hold Time after Addr. Change <sup>g</sup> | t <sub>AXQX</sub> | t <sub>v(A)</sub> | 3 | | ns | | 10 | Chip Enable to Power Active <sup>e</sup> | t <sub>ELICCH</sub> | t <sub>PU</sub> | 0 | | ns | | 11 | Chip Disable to Power Standby <sup>d, e</sup> | t <sub>EHICCL</sub> | t <sub>PD</sub> | | 35 | ns | e: Parameter guaranteed but not tested. f: Device is continuously selected with $\overline{E}$ and $\overline{G}$ both Low. g: Address valid prior to or coincident with $\overline{\mathsf{E}}$ transition LOW. h: Measured $\pm$ 200 mV from steady state output voltage. Read Cycle 1: Ai-controlled (during Read cycle: $\overline{E} = \overline{G} = V_{IL}$ , $\overline{W} = V_{IH}$ )<sup>f</sup> Read Cycle 2: $\overline{G}$ -, $\overline{E}$ -controlled (during Read cycle: $\overline{W} = V_{IH})^g$ | No. | Switching Characteristics | | Symbol | | 3 | Unit | | |-----|-------------------------------------------|-------------------|-------------------|-----------------------|------|------|-------| | NO. | Write Cycle | Alt. #1 | Alt. #2 | IEC | Min. | Max. | Offic | | 12 | Write Cycle Time | t <sub>AVAV</sub> | t <sub>AVAV</sub> | t <sub>cW</sub> | 35 | | ns | | 13 | Write Pulse Width | t <sub>WLWH</sub> | | t <sub>w(W)</sub> | 25 | | ns | | 14 | Write Pulse Width Setup Time | | t <sub>WLEH</sub> | t <sub>su(W)</sub> | 25 | | ns | | 15 | Address Setup Time | t <sub>AVWL</sub> | t <sub>AVEL</sub> | t <sub>su(A)</sub> | 0 | | ns | | 16 | Address Valid to End of Write | t <sub>AVWH</sub> | t <sub>AVEH</sub> | t <sub>su(A-WH)</sub> | 25 | | ns | | 17 | Chip Enable Setup Time | t <sub>ELWH</sub> | | t <sub>su(E)</sub> | 25 | | ns | | 18 | Chip Enable to End of Write | | t <sub>ELEH</sub> | $t_{w(E)}$ | 25 | | ns | | 19 | Data Setup Time to End of Write | t <sub>DVWH</sub> | t <sub>DVEH</sub> | t <sub>su(D)</sub> | 12 | | ns | | 20 | Data Hold Time after End of Write | t <sub>WHDX</sub> | t <sub>EHDX</sub> | t <sub>h(D)</sub> | 0 | | ns | | 21 | Address Hold after End of Write | t <sub>WHAX</sub> | t <sub>EHAX</sub> | t <sub>h(A)</sub> | 0 | | ns | | 22 | W LOW to Output in High-Z <sup>h, i</sup> | t <sub>WLQZ</sub> | | t <sub>dis(W)</sub> | | 13 | ns | | 23 | W HIGH to Output in Low-Z | t <sub>WHQX</sub> | | t <sub>en(W)</sub> | 5 | | ns | # Write Cycle #1: $\overline{W}$ -controlled # Write Cycle #2: E-controlled i: If $\overline{W}$ is low and when $\overline{E}$ goes low, the outputs remain in the high impedance state. j: $\overline{E}$ or $\overline{W}$ must be $\geq V_{IH}$ during address transitions. ## NONVOLATILE MEMORY OPERATIONS | No. | STORE CYCLE INHIBIT and | | | Min. | Max. | Unit | |-----|---------------------------------------|----------------------|-----|---------|--------|-------| | NO. | AUTOMATIC POWER UP RECALL | Alt. | IEC | IVIIII. | IVIAX. | Oilit | | 24 | Power Up RECALL Duration <sup>k</sup> | t <sub>RESTORE</sub> | | | 650 | μs | | | Low Voltage Trigger Level | V <sub>SWITCH</sub> | | 4.0 | 4.5 | V | k: $t_{RESTORE}$ starts from the time $V_{CC}$ rises above $V_{SWITCH}$ . ## STORE CYCLE INHIBIT and AUTOMATIC POWER UP RECALL ## SOFTWARE MODE SELECTION | Ē | w | A13 - A0<br>(hex) | Mode | l/O | Power | Notes | |---|---|----------------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--------|--------------------------------------| | L | Н | 0E38<br>31C7<br>03E0<br>3C1F<br>303F<br>0FC0 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile STORE | Output Data Output Data Output Data Output Data Output Data Output Data Output High Z | Active | I, m<br>I, m<br>I, m<br>I, m<br>I, m | | L | Н | 0E38<br>31C7<br>03E0<br>3C1F<br>303F<br>0C63 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile RECALL | Output Data Output Data Output Data Output Data Output Data Output Data Output High Z | Active | I, m<br>I, m<br>I, m<br>I, m<br>I, m | I: The six consecutive addresses must be in order listed. W must be high during all six consecutive cycles. See STORE cycle and RECALL cycle tables and diagrams for further details. m: While there are 15 addresses on the U631H256SM, only the lower 14 are used to control software modes. The following six-address sequence is used for testing purposes and should not be used: 0E38, 31C7, 03E0, 3C1F, 303F, 339C. | Na | No | | nbol | 3 | Unit | | |-----|--------------------------------------------------------|--------------------|-----------------------|------|------|------| | NO. | Software Controlled STORE/RECALL Cycle <sup>I, n</sup> | Alt. | IEC | Min. | Max. | Unit | | 25 | STORE/RECALL Initiation Time | t <sub>AVAV</sub> | t <sub>cR</sub> | 35 | | ns | | 26 | Chip Enable to Output Inactive <sup>o</sup> | t <sub>ELQZ</sub> | t <sub>dis(E)SR</sub> | | 600 | ns | | 27 | STORE Cycle Time <sup>p</sup> | t <sub>ELQXS</sub> | t <sub>d(E)S</sub> | | 10 | ms | | 28 | RECALL Cycle Time <sup>q</sup> | t <sub>ELQXR</sub> | t <sub>d(E)R</sub> | | 20 | μs | | 29 | Address Setup to Chip Enable <sup>r</sup> | t <sub>AVELN</sub> | t <sub>su(A)SR</sub> | 0 | | ns | | 30 | Chip Enable Pulse Width <sup>r, s</sup> | t <sub>ELEHN</sub> | t <sub>w(E)SR</sub> | 25 | | ns | | 31 | Chip Disable to Address Changer | t <sub>EHAXN</sub> | t <sub>h(A)SR</sub> | 0 | | ns | - n: The software sequence is clocked with E controlled READs - o: Once the software controlled STORE or RECALL cycle is initiated, it completes automatically, ignoring all inputs. - p: Note that STORE cycles (but not RECALL) are aborted by $V_{CC} < V_{SWITCH}$ (STORE inhibit). - q: An automatic RECALL also takes place at power up, starting when V<sub>CC</sub> exceeds V<sub>SWITCH</sub> and takes t<sub>RESTORE</sub>. V<sub>CC</sub> must not drop below V<sub>SWITCH</sub> once it has been exceeded for the RECALL to function properly. - r: Noise on the E pin may trigger multiple READ cycles from the same address and abort the address sequence. - s: If the Chip Enable Pulse Width is less than $t_{a(E)}$ (see Read Cycle) but greater than or equal $t_{w(E)SR}$ , than the data may not be valid at the end of the low pulse, however the STORE or RECALL will still be initiated. # SOFTWARE CONTROLLED STORE/RECALL CYCLE<sup>t, u</sup> (E = HIGH after STORE initiation) # SOFTWARE CONTROLLED STORE/RECALL CYCLE<sup>r, s, t, u</sup> (E = LOW after STORE initiation) - t: W must be HIGH when E is LOW during the address sequence in order to initiate a nonvolatile cycle. G may be either HIGH or LOW throughout. Addresses 1 through 6 are found in the mode selection table. Address 6 determines wheter the U631H256SM performs a STORE or RECALL. - u: Ē must be used to clock in the address sequence for the Software controlled STORE and RECALL cycles. ## **Test Configuration for Functional Check** - v: In measurement of $t_{\mbox{\scriptsize dis}}\mbox{-times}$ and $t_{\mbox{\scriptsize en}}\mbox{-times}$ the capacitance is 5 pF. - w: Between V<sub>CC</sub> and V<sub>SS</sub> must be connected a high frequency bypass capacitor 0.1 μF to avoid disturbances. | Capacitance <sup>e</sup> | Conditions | Symbol | Min. | Max. | Unit | |--------------------------|--------------------------------------------------------------------------------------|--------|------|------|------| | Input Capacitance | $V_{CC} = 5.0 \text{ V}$ $V_{I} = V_{SS}$ | Cı | | 8 | pF | | Output Capacitance | $ \begin{array}{ll} f & = 1 \text{ MHz} \\ T_a & = 25 ^{\circ}\text{C} \end{array} $ | Co | | 7 | pF | All pins not under test must be connected with ground by capacitors. ## **IC Code Numbers** Example The date of manufacture is given by the last 4 digits of the mark, the first 2 digits indicating the year, and the last 2 digits the calendar week. c: ESD protection > 2000 V under development ## **Device Operation** The U631H256SM has two separate modes of operation: SRAM mode and nonvolatile mode. The memory operates in SRAM mode as a standard fast static RAM. Data is transferred in nonvolatile mode from SRAM to EEPROM shadow (the STORE operation) or from EEPROM to SRAM (the RECALL operation). In this mode SRAM functions are disabled. #### **SRAM READ** The U631H256SM performs a READ cycle whenever E and $\overline{G}$ are LOW while $\overline{W}$ is HIGH. The address specified on pins A0 - A14 determines which of the 32768 data bytes will be accessed. When the READ is initiated by an address transition, the outputs will be valid after a delay of $t_{cR}$ . If the READ is initiated by $\overline{E}$ or $\overline{G}$ , the outputs will be valid at $t_{a(E)}$ or at $t_{a(G)}$ , whichever is later. The data outputs will repeatedly respond to address changes within the $t_{cR}$ access time without the need for transition on any control input pins, and will remain valid until another address change or until $\overline{E}$ or $\overline{G}$ is brought HIGH or $\overline{W}$ is brought LOW. #### **SRAM WRITE** A WRITE cycle is performed whenever $\overline{E}$ and $\overline{W}$ are LOW. The address inputs must be stable prior to entering the WRITE cycle and must remain stable until either $\overline{E}$ or $\overline{W}$ goes HIGH at the end of the cycle. The data on pins DQ0 - 7 will be written into the memory if it is valid $t_{su(D)}$ before the end of a $\overline{W}$ controlled WRITE or $t_{su(D)}$ before the end of an $\overline{E}$ controlled WRITE. It is recommended that $\overline{G}$ is kept HIGH during the entire WRITE cycle to avoid data bus contention on the common I/O lines. If $\overline{G}$ is left LOW, internal circuitry will turn off the output buffers $t_{dis(W)}$ after $\overline{W}$ goes LOW. #### NOISE CONSIDERATION The U631H256SM is a high speed memory and therefore must have a high frequency bypass capacitor of approximately 0.1 $\mu\text{F}$ connected between $\text{V}_{\text{CC}}$ and $\text{V}_{\text{SS}}$ using leads and traces that are as short as possible. As with all high speed CMOS ICs, normal carefull routing of power, ground and signals will help prevent noise problems. ## SOFTWARE NONVOLATILE STORE The U631H256SM software controlled STORE cycle is initiated by executing sequential READ cycles from six specific address locations. By relying on READ cycles only, the U631H256SM implements nonvolatile operation while remaining compatible with standard 32K x 8 SRAMs. During the STORE cycle, an erase of the previous nonvolatile data is first performed, followed by a program of the nonvolatile elements. Once a STORE cycle is initiated, further inputs and outputs are disabled until the cycle is completed. Because a sequence of addresses is used for STORE initiation, it is important that no other READ or WRITE accesses intervene in the sequence or the sequence will be aborted and no STORE or RECALL will take place. To initiate the STORE cycle the following READ sequence must be performed: - 1. Read addresses 0E38 (hex) Valid READ - 2. Read addresses 31C7 (hex) Valid READ - 3. Read addresses 03E0 (hex) Valid READ - 4. Read addresses 3C1F (hex) Valid READ - 5. Read addresses 303F (hex) Valid READ - 6. Read addresses 0FC0 (hex) Initiate STORE Cycle Once the sixth address in the sequence has been entered, the STORE cycle will commence and the chip will be disabled. It is important that READ cycles and not WRITE cycles be used in the sequence, although it is not necessary that $\overline{G}$ be LOW for the sequence to be valid. After the $t_{STORE}$ cycle time has been fulfilled, the SRAM will again be activated for READ and WRITE operation. #### SOFTWARE NONVOLATILE RECALL A RECALL cycle of the EEPROM data into the SRAM is initiated with a sequence of READ operations in a manner similar to the STORE initiation. To initiate the RECALL cycle the following sequence of READ operations must be performed: - 1. Read addresses 0E38 (hex) Valid READ - 2. Read addresses 31C7 (hex) Valid READ - 3. Read addresses 03E0 (hex) Valid READ - 4. Read addresses 3C1F (hex) Valid READ - 5. Read addresses 303F (hex) Valid READ - 6. Read addresses 0C63 (hex) Initiate RECALL Cycle Internally, RECALL is a two step procedure. First, the SRAM data is cleared and second, the nonvolatile information is transferred into the SRAM cells. The RECALL operation in no way alters the data in the EEPROM cells. The nonvolatile data can be recalled an unlimited number of times. ## **AUTOMATIC POWER UP RECALL** On power up, once $V_{CC}$ exceeds the sense voltage of $V_{SWITCH}$ , a RECALL cycle is automatically initiated. The voltage on the $V_{CC}$ pin must not drop below $V_{SWITCH}$ once it has risen above it in order for the RECALL to operate properly. Due to this automatic RECALL, SRAM operation cannot commence until $t_{RESTORE}$ after $V_{CC}$ exceeds $V_{SWITCH}$ . If the U631H256SM is in a WRITE state at the end of power up RECALL, the SRAM data will be corrupted. To help avoid this situation, a 10 k $\Omega$ resistor should be connected between $\overline{W}$ and $V_{CC}$ ## HARDWARE PROTECTION The U631H256SM offers hardware protection against inadvertent STORE operation through $V_{CC}$ sense. For $V_{CC} < V_{SWITCH}$ the software initiated STORE operation will be inhibited. ## LOW AVERAGE ACTIVE POWER The U631H256SM has been designed to draw significantly less power when $\overline{E}$ is LOW (chip enabled) but the access cycle time is longer than 55 ns. When $\overline{E}$ is HIGH the chip consumes only standby current. The overall average current drawn by the part depends on the following items: - 1. CMOS or TTL input levels - 2. the time during which the chip is disabled ( $\overline{E}$ HIGH) - 3. the cycle time for accesses ( $\overline{E}$ LOW) - 4. the ratio of READs to WRITEs - 5. the operating temperature - 6. the V<sub>CC</sub> level # LIFE SUPPORT POLICY ZMD products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the ZMD product could create a situation where personal injury or death may occur. Components used in life-support devices or systems must be expressly authorized by ZMD for such purpose. ## LIMITED WARRANTY The information in this document has been carefully checked and is believed to be reliable. However Zentrum Mikroelektronik Dresden GmbH (ZMD) makes no guarantee or warranty concerning the accuracy of said information and shall not be responsible for any loss or damage of whatever nature resulting from the use of, or reliance upon it. The information in this document describes the type of component and shall not be considered as assured characteristics. ZMD does not guarantee that the use of any information contained herein will not infringe upon the patent, trademark, copyright, mask work right or other rights of third parties, and no patent or licence is implied hereby. This document does not in any way extent ZMD's warranty on any product beyond that set forth in its standard terms and conditions of sale. ZMD reserves terms of delivery and reserves the right to make changes in the products or specifications, or both, presented in this publication at any time and without notice.