# MOS INTEGRATED CIRCUIT $\mu$ PD42S17805, 4217805 # 16 M-BIT DYNAMIC RAM 2 M-WORD BY 8-BIT, EDO ## Description The $\mu$ PD42S17805, 4217805 are 2,097,152 words by 8 bits CMOS dynamic RAMs with optional EDO. EDO is a kind of the page mode and is useful for the read operation. Besides, the $\mu$ PD42S17805 can execute $\overline{CAS}$ before $\overline{RAS}$ self refresh. The $\mu$ PD42S17805, 4217805 are packaged in 28-pin plastic TSOP (II) and 28-pin plastic SOJ. #### **Features** - EDO (Hyper page mode) - · 2,097,152 words by 8 bits organization - Single +5.0 V ±10 % power supply - · Fast access and cycle time | Part number | Power consumption Active (MAX.) | Access time<br>(MAX.) | R/W cycle time<br>(MIN.) | EDO (Hyper page mode)<br>cycle time<br>(MIN.) | |----------------------------|---------------------------------|-----------------------|--------------------------|-----------------------------------------------| | μPD42S17805-50, 4217805-50 | 660 mW | 50 ns | 84 ns | 20 ns | | μPD42S17805-60, 4217805-60 | 605 mW | 60 ns | 104 ns | 25 ns | | μPD42S17805-70, 4217805-70 | 550 mW | 70 ns | 124 ns | 30 ns | • The $\mu$ PD42S17805 can execute $\overline{\text{CAS}}$ before $\overline{\text{RAS}}$ self refresh | Part number | Refresh cycle | Refresh | Power consumption at standby (MAX.) | |-------------|---------------------|---------------------------------------------------------------------------------------|-------------------------------------| | μPD42S17805 | 2,048 cycles/128 ms | CAS before RAS self refresh, CAS before RAS refresh, RAS only refresh, Hidden refresh | 1.4 mW<br>(CMOS level input) | | μPD4217805 | 2,048 cycles/32 ms | CAS before RAS refresh, RAS only refresh, Hidden refresh | 5.5 mW<br>(CMOS level input) | The information in this document is subject to change without notice. # **Ordering Information** | Part number | Access time<br>(MAX.) | Package | Refresh | |----------------------|-----------------------|--------------------------|----------------------------------| | μPD42S17805G5-50-7JD | 50 ns | 28-pin plastic TSOP (II) | CAS before RAS self refresh | | μPD42S17805G5-60-7JD | 60 ns | (400 mil) | CAS before RAS refresh | | μPD42S17805G5-70-7JD | 70 ns | | RAS only refresh Hidden refresh | | μPD42S17805LE-50 | 50 ns | 28-pin plastic SOJ | - Flidden refresh | | μPD42S17805LE-60 | 60 ns | (400 mil) | | | μPD42S17805LE-70 | 70 ns | | | | μPD4217805G5-50-7JD | 50 ns | 28-pin plastic TSOP (II) | CAS before RAS refresh | | μPD4217805G5-60-7JD | 60 ns | (400 mil) | RAS only refresh | | μPD4217805G5-70-7JD | 70 ns | | Hidden refresh | | μPD4217805LE-50 | 50 ns | 28-pin plastic SOJ | | | μPD4217805LE-60 | 60 ns | (400 mil) | | | μPD4217805LE-70 | 70 ns | | | ## Pin Configurations (Marking Side) #### 28-pin Plastic TSOP (II) (400 mil) #### 28-pin Plastic SOJ (400 mil) A0 to A10 : Address Inputs I/O1 to I/O8: Data Inputs/Outputs RAS : Row Address Strobe CAS : Column Address Strobe WE : Write Enable OE : Output Enable Vcc : Power Supply GND : Ground NC : No Connection ## **Block Diagram** # **Input/Output Pin Functions** The $\mu$ PD42S17805, 4217805 have input pins $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ , $\overline{OE}$ , A0 to A10 and input/output pins I/O1 to I/O8. | Pin name | Input/Output | Function | |---------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RAS<br>(Row address strobe) | Input | RAS activates the sense amplifier by latching a row address and selecting a corresponding word line. It refreshes memory cell array of one line selected by the row address. It also selects the following function. • CAS before RAS refresh | | CAS (Column address strobe) | Input | CAS activates data input/output circuit by latching column address and selecting a digit line connected with the sense amplifier. | | A0 to A10<br>(Address inputs) | Input | Address bus. Input total 21-bit of address signal, upper 11-bit and lower 10-bit in sequence (address multiplex method). Therefore, one word is selected from 2,097,152-word by 8-bit memory cell array. In actual operation, latch row address by specifying row address and activating RAS. Then, switch the address bus to column address and activate CAS. Each address is taken into the device when RAS and CAS are activated. Therefore, the address input setup time (tasr, tasc) and hold time (trah, tcah) are specified for the activation of RAS and CAS. | | WE<br>(Write enable) | Input | Write control signal. Write operation is executed by activating RAS, CAS and WE. | | OE<br>(Output enable) | Input | Read control signal. Read operation can be executed by activating RAS, CAS and OE. If WE is activated during read operation, OE is to be ineffective in the device. Therefore, read operation cannot be executed. | | I/O1 to I/O8<br>(Data inputs/outputs) | Input/Output | 8-bit data bus. I/O1 to I/O8 are used to input/output data. | #### ★ Hyper Page Mode (EDO) The hyper page mode (EDO) is a kind of page mode with enhanced features. The two major features of the hyper page mode (EDO) are as follows. #### 1. Data output time is extended. In the hyper page mode (EDO), the output data is held to the next $\overline{\text{CAS}}$ cycle's falling edge, instead of the rising edge. For this reason, valid data output time in the hyper page mode (EDO) is extended compared with the fast page mode (= data extend function). In the fast page mode, the data output time becomes shorter as the $\overline{\text{CAS}}$ cycle time becomes shorter. Therefore, in the hyper page mode (EDO), the timing margin in read cycle is larger than that of the fast page mode even if the $\overline{\text{CAS}}$ cycle time becomes shorter. #### 2. The CAS cycle time in the hyper page mode (EDO) is shorter than that in the fast page mode. In the hyper page mode (EDO), due to the data extend function, the $\overline{\text{CAS}}$ cycle time can be shorter than in the fast page mode if the timing margin is the same. Taking a device whose $t_{RAC}$ is 60 ns as an example, the $\overline{CAS}$ cycle time in the fast page mode is 25 ns while that in the fast page mode is 40 ns. In the hyper page mode (EDO), read (data out) and write (data in) cycles can be executed repeatedly during one RAS cycle. The hyper page mode (EDO) allows both read and write operations during one cycle. The following shows a part of the hyper page mode (EDO) read cycle. Specifications to be observed are described in the next page. #### tofr **t**HPC CAS torc Address VIIII Row Col.A Col.B Col.C **t**RAC trch **t**AA **t**AA **t**AA tcac twpz tcac tcac **t**och tсно toch tсно **t**OEP **t**OEA **t**OEA ŌĒ **t**DHC tclz tclz toez toez toez Hi - Z Data out B Data out #### Hyper Page Mode (EDO) Read Cycle #### Cautions when using the hyper page mode (EDO) - 1. CAS access should be used to operate the MIN. value. - 2. To make I/Os to Hi-Z in read cycle, it is necessary to control RAS, CAS, WE, OE as follows. The effective specification depends on the state of each signal. - (1) Both $\overline{RAS}$ and $\overline{CAS}$ are inactive (at the end of read cycle) WE: inactive, OE: active torc is effective when $\overline{RAS}$ is inactivated before $\overline{CAS}$ is inactivated. tofr is effective when $\overline{CAS}$ is inactivated before $\overline{RAS}$ is inactivated. The slower of topc and tope becomes effective. (2) Both $\overline{RAS}$ and $\overline{CAS}$ are active or either $\overline{RAS}$ or $\overline{CAS}$ is active (in read cycle) WE, OE: inactive .... toez is effective. Both RAS and CAS are inactive or RAS is active and CAS is inactive (at the end of read cycle) WE, OE: active and either trrh or trch must be met ..... twez and twpz are effective. The faster of toez and twez becomes effective. The faster of (1) and (2) becomes effective. - 3. In read cycle, the effective specification depends on the state of $\overline{CAS}$ signal when controlling data output with the $\overline{OE}$ signal. - (1) CAS: inactive, OE: active ····· tсно is effective. - (2) CAS, OE: active .... toch is effective. ## **Electrical Specifications** - · All voltages are referenced to GND. - After power up (Vcc ≥ Vcc(MIN.)), wait more than 100 μs (RAS, CAS inactive) and then, execute eight CAS before RAS or RAS only refresh cycles as dummy cycles to initialize internal circuit. ## **Absolute Maximum Ratings** | Parameter | Symbol | Condition | Rating | Unit | |------------------------------------|------------------|-----------|--------------|------| | Voltage on any pin relative to GND | VT | | -1.0 to +7.0 | V | | Supply voltage | Vcc | | -1.0 to +7.0 | V | | Output current | lo | | 50 | mA | | Power dissipation | Po | | 1 | W | | Operating ambient temperature | TA | | 0 to +70 | °C | | Storage temperature | T <sub>stg</sub> | | -55 to +125 | °C | Caution Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. #### **Recommended Operating Conditions** | Parameter | Symbol | Condition | MIN. | TYP. | MAX. | Unit | |-------------------------------|--------|-----------|------|------|-----------|------| | Supply voltage | Vcc | | 4.5 | 5.0 | 5.5 | V | | High level input voltage | Vih | | 2.4 | | Vcc + 1.0 | V | | Low level input voltage | VIL | | -1.0 | | +0.8 | V | | Operating ambient temperature | TA | | 0 | | 70 | °C | ## Capacitance (T<sub>A</sub> = 25 °C, f = 1 MHz) | Parameter | Symbol | Test condition | MIN. | TYP. | MAX. | Unit | |-------------------------------|------------------|-------------------------|------|------|------|------| | Input capacitance | Cıı | C <sub>I1</sub> Address | | | 5 | pF | | | C <sub>12</sub> | RAS, CAS, WE, OE | | | 7 | | | Data input/output capacitance | C <sub>I/O</sub> | I/O | | | 7 | pF | ## DC Characteristics (Recommended operating conditions unless otherwise noted) | | Parameter | Symbol | Test condition | | MIN. | MAX. | Unit | Notes | |----------------------------------------|-----------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|------|------|------------| | Operating | current | Icc1 | RAS, CAS cycling trac = 50 ns | | | 120 | mA | 1, 2, 3 | | | | | trc = trc (MIN.), lo = 0 mA | trac = 60 ns | | 110 | | | | | | | | trac = 70 ns | | 100 | | | | Standby | μPD42S17805 | Icc2 | $\overline{RAS}$ , $\overline{CAS} \ge V_{IH (MIN.)}$ , $Io = 0 mA$ | 1 | | 2.0 | mA | | | current | | | $\overline{\text{RAS}}$ , $\overline{\text{CAS}} \ge \text{Vcc} - 0.2 \text{ V, lo} = 0$ | mA | | 0.25 | | | | | μPD4217805 | 1 | $\overline{RAS}$ , $\overline{CAS} \ge V_{IH (MIN.)}$ , $Io = 0 mA$ | | | 2.0 | | | | | | | $\overline{RAS}$ , $\overline{CAS} \ge Vcc - 0.2 \text{ V, Io} = 0$ | mA | | 1.0 | | | | RAS only | refresh current | Іссз | RAS cycling, CAS ≥ VIH (MIN.) | trac = 50 ns | | 120 | mA | 1, 2, 3 ,4 | | | | | trc = trc (MIN.), lo = 0 mA | trac = 60 ns | | 110 | | | | | | | | trac = 70 ns | | 100 | | | | Operating | current | Icc4 | RAS ≤ V <sub>IL (MAX.)</sub> , CAS cycling | trac = 50 ns | | 100 | mA | 1, 2, 5 | | (Hyper pa | ge mode (EDO)) | | thpc = thpc (MIN.), lo = 0 mA | trac = 60 ns | | 90 | | | | | | | | trac = 70 ns | | 80 | | | | CAS befo | re RAS | Icc5 | RAS cycling | trac = 50 ns | | 120 | mA | 1, 2 | | refresh cu | ırrent | | trc = trc (MIN.), $lo = 0 mA$ | trac = 60 ns | | 110 | | | | | | | | trac = 70 ns | | 100 | | | | (2,048 cyc | re RAS<br>sh current<br>cles / 128 ms,<br>ne μPD42S17805) | Іссь | $\overline{\text{CAS}}$ before $\overline{\text{RAS}}$ refresh:<br>$\underline{\text{tRC}} = \underline{62.5} \ \mu \text{s}$<br>$\overline{\text{RAS}}, \overline{\text{CAS}}$ :<br>$V_{\text{CC}} - 0.2 \ \text{V} \le V_{\text{IH}} \le V_{\text{IH}} \ \text{(MAX.)}$<br>$0 \ \text{V} \le V_{\text{IL}} \le 0.2 \ \text{V}$ | tras ≤ 300 ns | | 400 | μΑ | 1, 2 | | | | | Standby: $\overline{RAS}$ , $\overline{CAS} \ge Vcc - 0.2 \text{ V}$ Address: $V_{IH}$ or $V_{IL}$ $\overline{WE}$ , $\overline{OE}$ : $V_{IH}$ $I_{O} = 0 \text{ mA}$ | tras ≤ 1 µs | | 500 | μΑ | 1,2 | | CAS befo<br>self refres<br>(only for t | | Icc7 | $\overline{RAS}, \ \overline{CAS}:$ $t_{RASS} = 5 \ ms$ $Vcc - 0.2 \ V \le V_{IH} \le V_{IH \ (MAX.)}$ $0 \ V \le V_{IL} \le 0.2 \ V$ $Io = 0 \ mA$ | | | 250 | μΑ | 2 | | Input leak | age current | lı (L) | V <sub>I</sub> = 0 to 5.5 V<br>All other pins not under test = 0 V | | -10 | +10 | μА | | | Output lea | akage current | lo (L) | Vo = 0 to 5.5 V<br>Output is disabled (Hi-Z) | | -10 | +10 | μА | | | High leve | l output voltage | Vон | Io = -5.0 mA | | | | V | | | Low level | output voltage | Vol | lo = +4.2 mA | lo = +4.2 mA | | | V | | Notes 1. Icc1, Icc3, Icc4, Icc5 and Icc6 depend on cycle rates (tRc and tHPc). - 2. Specified values are obtained with outputs unloaded. - 3. Icc1 and Icc3 are measured assuming that address can be changed once or less during RAS ≤ VIL (MAX.) and CAS ≥ VIH (MIN.). - 4. Icc3 is measured assuming that all column address inputs are held at either high or low. - 5. lcc4 is measured assuming that all column address inputs are switched only once during each hyper page (EDO) cycle. ## AC Characteristics (Recommended Operating Conditions unless otherwise noted) #### **AC Characteristics Test Conditions** #### (1) Input timing specification VIH (MIN.) = $$2.4 \text{ V}$$ VIL (MAX.) = $0.8 \text{ V}$ $t\tau = 2 \text{ ns}$ $t\tau = 2 \text{ ns}$ - ★ (2) Output timing specification - μPD42S17805-50, 4217805-50 - $\mu$ PD42S17805-60, 4217805-60 - μPD42S17805-70, 4217805-70 ## (3) Output load condition #### Common to Read, Write, Read Modify Write Cycle | Parameter | | | trac = | 50 ns | trac = | 60 ns | trac = | 70 ns | | | |---------------------------------|-----------------------|--------------|--------|--------|--------|--------|--------|--------|------|-------| | | | Symbol | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | Unit | Notes | | Read / Write cycle time | | <b>t</b> RC | 84 | - | 104 | - | 124 | _ | ns | | | RAS precharge time | | trp | 30 | _ | 40 | _ | 50 | _ | ns | | | CAS precharge time | | <b>t</b> CPN | 8 | _ | 10 | _ | 10 | _ | ns | | | RAS pulse width | | <b>t</b> ras | 50 | 10,000 | 60 | 10,000 | 70 | 10,000 | ns | 1 | | CAS pulse width | | <b>t</b> cas | 8 | 10,000 | 10 | 10,000 | 12 | 10,000 | ns | | | RAS hold time | | <b>t</b> RSH | 10 | _ | 10 | _ | 12 | _ | ns | | | CAS hold time | | tсsн | 38 | _ | 40 | _ | 50 | _ | ns | | | RAS to CAS delay time | | trcd | 11 | 37 | 14 | 45 | 14 | 52 | ns | 2 | | RAS to column address delay t | ime | <b>t</b> RAD | 9 | 25 | 12 | 30 | 12 | 35 | ns | 2 | | CAS to RAS precharge time | | tcrp | 5 | - | 5 | _ | 5 | _ | ns | 3 | | Row address setup time | | tasr | 0 | - | 0 | _ | 0 | _ | ns | | | Row address hold time | | <b>t</b> rah | 7 | _ | 10 | _ | 10 | _ | ns | | | Column address setup time | | tasc | 0 | _ | 0 | _ | 0 | _ | ns | | | Column address hold time | | <b>t</b> CAH | 7 | - | 10 | _ | 12 | _ | ns | | | OE lead time referenced to RA | S | toes | 0 | _ | 0 | _ | 0 | _ | ns | | | CAS to data setup time | | tclz | 0 | _ | 0 | _ | 0 | _ | ns | | | OE to data setup time | | tolz | 0 | _ | 0 | _ | 0 | _ | ns | | | OE to data delay time | OE to data delay time | | 10 | - | 13 | _ | 15 | _ | ns | | | Transition time (rise and fall) | | t⊤ | 1 | 50 | 1 | 50 | 1 | 50 | ns | | | Refresh time | μPD42S17805 | tref | _ | 128 | 1 | 128 | _ | 128 | ms | 4 | | | μPD4217805 | | - | 32 | - | 32 | _ | 32 | ms | | **Notes 1.** In $\overline{\text{CAS}}$ before $\overline{\text{RAS}}$ refresh cycles, tras(MAX.) is 100 $\mu$ s. If 10 $\mu$ s < tras < 100 $\mu$ s, $\overline{\text{RAS}}$ precharge time for $\overline{\text{CAS}}$ before $\overline{\text{RAS}}$ self refresh (trps) is applied. 2. For read cycles, access time is defined as follows: | Input conditions | Access time | Access time from RAS | |---------------------------------------------------------------|-------------|----------------------| | $t_{RAD} \le t_{RAD (MAX.)}$ and $t_{RCD} \le t_{RCD (MAX.)}$ | trac (MAX.) | trac (MAX.) | | trad > trad (MAX.) and trcd ≤ trcd (MAX.) | taa (max.) | trad + taa (max.) | | trcd > trcd (MAX.) | tcac (MAX.) | trcd + tcac (MAX.) | $t_{RAD\,(MAX.)}$ and $t_{RCD\,(MAX.)}$ are specified as reference points only; they are not restrictive operating parameters. They are used to determine which access time ( $t_{RAC}$ , $t_{AA}$ or $t_{CAC}$ ) is to be used for finding out when output data will be available. Therefore, the input conditions $t_{RAD} \ge t_{RAD\,(MAX.)}$ and $t_{RCD} \ge t_{RCD\,(MAX.)}$ will not cause any operation problems. - 3. tcrp (MIN.) requirement is applied to RAS, CAS cycles. - **4.** This specification is applied only to the $\mu$ PD42S17805. ## **Read Cycle** | Parameter | | trac = | 50 ns | trac = | 60 ns | trac = | 70 ns | Unit | Notes | |--------------------------------------------|--------------|--------|-------|--------|-------|--------|-------|------|--------| | T dramotor | Symbol | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | Onne | 110100 | | Access time from RAS | <b>t</b> rac | _ | 50 | - | 60 | _ | 70 | ns | 1 | | Access time from CAS | tcac | - | 13 | - | 15 | - | 18 | ns | 1 | | Access time from column address | taa | - | 25 | - | 30 | - | 35 | ns | 1 | | Access time from OE | <b>t</b> oea | _ | 13 | - | 15 | _ | 18 | ns | | | Column address lead time referenced to RAS | <b>t</b> ral | 25 | - | 30 | - | 35 | _ | ns | | | Read command setup time | trcs | 0 | - | 0 | - | 0 | _ | ns | | | Read command hold time referenced to RAS | <b>t</b> rrh | 0 | _ | 0 | _ | 0 | _ | ns | 2 | | Read command hold time referenced to CAS | <b>t</b> RCH | 0 | - | 0 | _ | 0 | _ | ns | 2 | | Output buffer turn-off delay time from OE | toez | 0 | 10 | 0 | 13 | 0 | 15 | ns | 3 | | CAS hold time to OE | tсно | 5 | - | 5 | - | 5 | _ | ns | 4 | Notes 1. For read cycles, access time is defined as follows: | Input conditions | Access time | Access time from RAS | |--------------------------------------------------------------------------------------|-------------|----------------------| | $t_{RAD} \le t_{RAD \text{ (MAX.)}} \text{ and } t_{RCD} \le t_{RCD \text{ (MAX.)}}$ | trac (MAX.) | trac (max.) | | trad > trad (MAX.) and trcd ≤ trcd (MAX.) | taa (max.) | trad + taa (max.) | | trcd > trcd (MAX.) | tcac (MAX.) | trcd + tcac (MAX.) | $t_{RAD\,(MAX.)}$ and $t_{RCD\,(MAX.)}$ are specified as reference points only; they are not restrictive operating parameters. They are used to determine which access time ( $t_{RAC}$ , $t_{AA}$ or $t_{CAC}$ ) is to be used for finding out when output data will be available. Therefore, the input conditions $t_{RAD} \ge t_{RAD\,(MAX.)}$ and $t_{RCD} \ge t_{RCD\,(MAX.)}$ will not cause any operation problems. - 2. Either trch (MIN.) or trrh (MIN.) should be met in read cycles. - **3.** toez(MAX.) defines the time when the output achieves the condition of Hi-Z and is not referenced to VoH or VoL. - **4.** WE: inactive (in read cycle) CAS: inactive, OE: active ..... tcho is effective. CAS, OE: active ..... toch is effective. ## **Write Cycle** | Parameter | | trac = 50 ns | | trac = 60 ns | | trac = 70 ns | | 11-2 | Natas | |--------------------------------|------|--------------|------|--------------|------|--------------|------|------|-------| | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | Unit | Notes | | WE hold time referenced to CAS | twcн | 7 | - | 10 | - | 10 | - | ns | 1 | | WE pulse width | twp | 8 | _ | 10 | - | 10 | _ | ns | 1 | | WE lead time referenced to RAS | trwL | 10 | _ | 10 | - | 12 | _ | ns | | | WE lead time referenced to CAS | tcwL | 8 | _ | 10 | - | 12 | - | ns | | | WE setup time | twcs | 0 | _ | 0 | - | 0 | _ | ns | 2 | | OE hold time | tоен | 0 | _ | 0 | _ | 0 | _ | ns | | | Data-in setup time | tos | 0 | _ | 0 | _ | 0 | - | ns | 3 | | Data-in hold time | tон | 7 | _ | 10 | _ | 10 | _ | ns | 3 | - Notes 1. twp (MIN.) is applied to late write cycles or read modify write cycles. In early write cycles, twch (MIN.) should be met. - 2. If twcs ≥ twcs (MIN.), the cycle is an early write cycle and the data out will remain Hi-Z through the entire cycle. - 3. tos (MIN.) and toh (MIN.) are referenced to the CAS falling edge in early write cycles. In late write cycles and read modify write cycles, they are referenced to the WE falling edge. #### **Read Modify Write Cycle** | Parameter | | trac = 50 ns | | trac = 60 ns | | trac = 70 ns | | Unit | Note | |---------------------------------|------|--------------|------|--------------|------|--------------|------|------|-------| | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | , " | 11010 | | Read modify write cycle time | trwc | 107 | - | 133 | - | 157 | _ | ns | | | RAS to WE delay time | trwd | 64 | - | 77 | _ | 89 | _ | ns | 1 | | CAS to WE delay time | tcwd | 27 | - | 32 | - | 37 | _ | ns | 1 | | Column address to WE delay time | tawd | 39 | _ | 47 | _ | 54 | _ | ns | 1 | Note 1. If twcs ≥ twcs (MIN.), the cycle is an early write cycle and the data out will remain Hi-Z through the entire cycle. If two ≥ trwo (MIN.), tcwb ≥ tcwb (MIN.), tawb ≥ tawb (MIN.) and tcpwb ≥ tcpwb (MIN.), the cycle is a read modify write cycle and the data out will contain data read from the selected cell. If neither of the above conditions is met, the state of the data out is indeterminate. #### Hyper Page Mode (EDO) | | Parameter | | trac = 50 ns | | trac = 60 ns | | trac = 70 ns | | 11:4 | Natas | |---|---------------------------------------|---------------|--------------|---------|--------------|---------|--------------|---------|------|-------| | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | Onit | Notes | | | Read / Write cycle time | <b>t</b> HPC | 20 | - | 25 | - | 30 | - | ns | 1 | | | RAS pulse width | trasp | 50 | 125,000 | 60 | 125,000 | 70 | 125,000 | ns | | | * | CAS pulse width | thcas | 8 | 10,000 | 10 | 10,000 | 12 | 10,000 | ns | | | * | CAS precharge time | tcp | 8 | _ | 10 | - | 10 | - | ns | | | | Access time from CAS precharge | <b>t</b> acp | - | 30 | - | 35 | - | 40 | ns | | | | CAS precharge to WE delay time | tcpwd | 41 | _ | 52 | - | 59 | _ | ns | 2 | | | RAS hold time from CAS precharge | <b>t</b> RHCP | 30 | _ | 35 | - | 40 | _ | ns | | | | Read modify write cycle time | thprwc | 52 | - | 66 | - | 75 | - | ns | | | | Data output hold time | <b>t</b> DHC | 5 | _ | 5 | - | 5 | _ | ns | | | | OE to CAS hold time | tосн | 5 | _ | 5 | - | 5 | _ | ns | 3 | | | OE precharge time | toep | 5 | _ | 5 | - | 5 | _ | ns | | | | Output buffer turn-off delay from WE | twez | 0 | 10 | 0 | 13 | 0 | 15 | ns | 4,5 | | * | WE pulse width | twpz | 8 | - | 10 | - | 10 | - | ns | 5 | | | Output buffer turn-off delay from RAS | tofr | 0 | 10 | 0 | 13 | 0 | 15 | ns | 4,5 | | | Output buffer turn-off delay from CAS | torc | 0 | 10 | 0 | 13 | 0 | 15 | ns | 4,5 | **Notes 1.** the (MIN.) is applied to $\overline{CAS}$ access. 2. If twos ≥ twos (MIN.), the cycle is an early write cycle and the data out will remain Hi-Z through the entire cycle. If trwb ≥ trwb (MIN.), tcwb ≥ tcwb (MIN.), tawb ≥ tawb (MIN.) and tcpwb ≥ tcpwb (MIN.), the cycle is a read modify write cycle and the data out will contain data read from the selected cell. If neither of the above conditions is met, the state of the data out is indeterminate. **3.** WE: inactive (in read cycle) CAS: inactive, OE: active ..... tcho is effective. CAS, OE: active ..... toch is effective. - **4.** toFC (MAX.), toFR (MAX.) and twez (MAX.) define the time when the output achieves the conditions of Hi-Z and is not referenced to VoH or VoL. - **5.** To make I/Os to Hi-Z in read cycle, it is necessary to control RAS, CAS, WE, OE as follows. The effective specification depends on state of each signal. - (1) Both $\overline{RAS}$ and $\overline{CAS}$ are inactive (at the end of the read cycle) WE: inactive, OE: active torc is effective when $\overline{RAS}$ is inactivated before $\overline{CAS}$ is inactivated. tofr is effective when $\overline{\text{CAS}}$ is inactivated before $\overline{\text{RAS}}$ is inactivated. The slower of torc and tork becomes effective. (2) Both $\overline{RAS}$ and $\overline{CAS}$ are active or either $\overline{RAS}$ or $\overline{CAS}$ is active (in read cycle) WE, OE: inactive ..... toez is effective. Both RAS and CAS are inactive or RAS is active and CAS is inactive (at the end of read cycle) WE, OE: active and either trrh or trch must be met ..... twez and twpz are effective. The faster of toez and twez becomes effective. The faster of (1) and (2) becomes effective. ## Refresh Cycle | Parameter | | trac = 50 ns | | trac = 60 ns | | trac = 70 ns | | | Nete | |--------------------------------------------------|--------------|--------------|------|--------------|------|--------------|------|------|------| | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | Unit | Note | | CAS setup time | tcsr | 5 | - | 5 | - | 5 | - | ns | | | CAS hold time (CAS before RAS refresh) | <b>t</b> chr | 10 | - | 10 | _ | 10 | _ | ns | | | RAS precharge CAS hold time | <b>t</b> RPC | 5 | - | 5 | - | 5 | - | ns | | | RAS pulse width (CAS before RAS self refresh) | trass | 100 | - | 100 | - | 100 | - | μs | 1 | | RAS precharge time (CAS before RAS self refresh) | <b>t</b> RPS | 90 | - | 110 | _ | 130 | _ | ns | 1 | | CAS hold time (CAS before RAS self refresh) | <b>t</b> chs | -50 | - | -50 | _ | -50 | _ | ns | 1 | | WE setup time | twsr | 10 | - | 10 | _ | 10 | - | ns | | | WE hold time | twhr | 15 | _ | 15 | _ | 15 | _ | ns | | **Note 1.** This specification is applied only to the $\mu$ PD42S17805. ## **Read Cycle** ## **Early Write Cycle** Remark OE: Don't care # **Late Write Cycle** ## **Read Modify Write Cycle** #### Hyper Page Mode (EDO) Read Cycle **Remark** In the hyper page mode (EDO), read, write and read modify write cycles are available for each of the consecutive $\overline{\text{CAS}}$ cycles within the same $\overline{\text{RAS}}$ cycle. ## Hyper Page Mode (EDO) Read Cycle (WE Control) **Remark** In the hyper page mode (EDO), read, write and read modify write cycles are available for each of the consecutive $\overline{\text{CAS}}$ cycles within the same $\overline{\text{RAS}}$ cycle. ## Hyper Page Mode (EDO) Read Cycle (OE Control) **Remark** In the hyper page mode (EDO), read, write and read modify write cycles are available for each of the consecutive $\overline{\text{CAS}}$ cycles within the same $\overline{\text{RAS}}$ cycle. ## Hyper Page Mode (EDO) Early Write Cycle Remarks 1. OE: Don't care 2. In the hyper page mode (EDO), read, write and read modify write cycles are available for each of the consecutive $\overline{\text{CAS}}$ cycles within the same $\overline{\text{RAS}}$ cycle. ## Hyper Page Mode (EDO) Late Write Cycle **Remark** In the hyper page mode (EDO), read, write and read modify write cycles are available for each of the consecutive $\overline{\text{CAS}}$ cycles within the same $\overline{\text{RAS}}$ cycle. #### Hyper Page Mode (EDO) Read Modify Write Cycle **Remark** In the hyper page mode (EDO), read, write and read modify write cycles are available for each of the consecutive $\overline{\text{CAS}}$ cycles within the same $\overline{\text{RAS}}$ cycle. ## Hyper Page Mode (EDO) Read and Write Cycle **Remark** In the hyper page mode (EDO), read, write and read modify write cycles are available for each of the consecutive $\overline{\text{CAS}}$ cycles within the same $\overline{\text{RAS}}$ cycle. ## $\overline{\text{CAS}}$ Before $\overline{\text{RAS}}$ Self Refresh Cycle (Only for the $\mu$ PD42S17805) Remark Address, OE: Don't care I/O: Hi-Z #### Cautions on Use of CAS Before RAS Self Refresh CAS before RAS self refresh can be used independently when used in combination with distributed CAS before RAS long refresh; However, when used in combination with burst CAS before RAS long refresh or with long RAS only refresh (both distributed and burst), the following cautions must be observed. - (1) Normal Combined Use of CAS Before RAS Self Refresh and Burst CAS Before RAS Long Refresh When CAS before RAS self refresh and burst CAS before RAS long refresh are used in combination, please perform CAS before RAS refresh 2,048 times within a 32 ms interval just before and after setting CAS before RAS self refresh. - (2) Normal Combined Use of CAS Before RAS Self Refresh and Long RAS Only Refresh When CAS before RAS self refresh and RAS only refresh are used in combination, please perform RAS only refresh 2,048 times within a 32 ms interval just before and after setting CAS before RAS self refresh. - (3) If trass (MIN.) is not satisfied at the beginning of $\overline{CAS}$ before $\overline{RAS}$ self refresh cycles (tras < 100 $\mu$ s), $\overline{CAS}$ before $\overline{RAS}$ refresh cycles will be executed one time. If 10 $\mu$ s < t<sub>RAS</sub> < 100 $\mu$ s, $\overline{RAS}$ precharge time for $\overline{CAS}$ before $\overline{RAS}$ self refresh (t<sub>RPS</sub>) is applied. And refresh cycles (2,048/128 ms) should be met. For details, please refer to How to use DRAM User's Manual. ## CAS Before RAS Refresh Cycle Remark Address, OE: Don't care I/O: Hi-Z # RAS Only Refresh Cycle Remark WE, OE: Don't care I/O: Hi-Z #### Hidden Refresh Cycle (Read) ## **Hidden Refresh Cycle (Write)** Remark OE: Don't care ### Test Mode Set Cycle (WE, CAS Before RAS Refresh Cycle) Remark Address, OE: Don't care I/O: Hi-Z #### **Test Mode** By using the test mode, the test time can be reduced. The reason for this is that, the memory emulates the $\times$ 16-bit organization during test mode. Don't care about the input levels of the $\overline{\text{CAS}}$ input A0. #### (1) Setting the mode Executing the test mode cycle (WE, CAS before RAS refresh cycle) sets the test mode. #### (2) Write/read operation When either a "0" or a "1" is written to the input pin in test mode, this data is written to 16 bits of memory cell. Next, when the data is read from the output pin at the same address, the cell can be checked. Output = "1": Normal write (all memory cells) Output = "0": Abnormal write #### (3) Refresh Refresh in the test mode must be performed with the $\overline{RAS}$ / $\overline{CAS}$ cycle or with the $\overline{WE}$ , $\overline{CAS}$ before $\overline{RAS}$ refresh cycle use the same counter as the $\overline{CAS}$ before $\overline{RAS}$ refresh's internal counter. #### (4) Mode Cancellation The test mode is cancelled by executing one cycle of $\overline{RAS}$ only refresh cycle or $\overline{CAS}$ before $\overline{RAS}$ refresh cycle. # Package Drawings # 28PIN PLASTIC TSOP(II) (400 mil) detail of lead end #### NOTE Each lead centerline is located within 0.21 mm (0.009 inch) of its true position (T.P.) at maximum material condition. | ITEM | MILLIMETERS | INCHES | |------|---------------------------|---------------------------| | A | 18.63 MAX. | 0.734 MAX. | | В | 1.075 MAX. | 0.043 MAX. | | С | 1.27 (T.P.) | 0.050 (T.P.) | | D | $0.42^{+0.08}_{-0.07}$ | 0.017±0.003 | | Е | 0.1±0.05 | 0.004±0.002 | | F | 1.2 MAX. | 0.048 MAX. | | G | 0.97 | 0.038 | | Н | 11.76±0.2 | 0.463±0.008 | | - 1 | 10.16±0.1 | 0.400±0.004 | | J | 0.8±0.2 | $0.031^{+0.009}_{-0.008}$ | | К | $0.145^{+0.025}_{-0.015}$ | 0.006±0.001 | | L | 0.5±0.1 | $0.020^{+0.004}_{-0.005}$ | | М | 0.21 | 0.009 | | N | 0.10 | 0.004 | | Р | 3°+7° | 3°+7° | S28G5-50-7JD3 ## 28 PIN PLASTIC SOJ (400 mil) ### NOTE Each lead centerline is located within 0.12 mm (0.005 inch) of its true position (T.P.) at maximum material condition. #### P28LE-400A1 | ITEM | MILLIMETERS | INCHES | |------|----------------------------------------|---------------------------| | В | 18.67 <sup>+0.2</sup> <sub>-0.35</sub> | $0.735^{+0.008}_{-0.013}$ | | С | 10.16 | 0.400 | | D | 11.18±0.2 | 0.440+0.008 | | E | 1.08±0.15 | $0.043^{+0.006}_{-0.007}$ | | F | 0.74 | 0.029 | | G | 3.5±0.2 | 0.138+0.008 | | Н | 2.545±0.2 | 0.100±0.008 | | I | 0.8 MIN. | 0.031 MIN. | | J | 2.6 | 0.102 | | K | 1.27 (T.P.) | 0.050 (T.P.) | | М | 0.40±0.10 | $0.016^{+0.004}_{-0.005}$ | | N | 0.12 | 0.005 | | Р | 9.40±0.20 | 0.370+0.008 | | Q | 0.10 | 0.004 | | Т | R 0.85 | R 0.033 | | U | 0.20 +0.10 -0.05 | 0.008 +0.004 -0.002 | #### **★** Recommended Soldering Conditions The following conditions (see tables below and next page) must be met for soldering conditions of the $\mu$ PD42S17805, 4217805. For more details, refer to our document "SEMICONDUCTOR DEVICE MOUNTING TECHNOLOGY MANUAL" (C10535E). Please consult with our sales offices in case other soldering process is used, or in case the soldering is done under different conditions. #### Types of Surface Mount Device #### $\mu$ PD42S17805G5-7JD, 4217805G5-7JD: 28-pin plastic TSOP (II) (400 mil) | Soldering process | Soldering conditions | Symbol | |------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | Infrared ray reflow | Peak temperature of package surface: 235 °C or lower, Reflow time: 30 seconds or less (210 °C or higher), Number of reflow processes: MAX. 3 Exposure limit: 7 days Note (10 hours pre-baking is required at 125 °C afterwards) | IR35-107-3 | | VPS | Peak temperature of package: 215 °C or lower, Reflow time: 40 seconds or less (200 °C or higher), Number of reflow processes: MAX. 3 Exposure limit: 7 days <sup>Note</sup> (10 hours pre-baking is required at 125 °C afterwards) | VP15-107-3 | | Partial heating method | Terminal temperature: 300 °C or lower, Time: 3 seconds or lower (Per side of the package). | - | Note Exposure limit before soldering after dry-pack package is opened. Storage conditions: 25 °C and relative humidity at 65 % or less. Caution Do not apply more than one soldering method at any one time, except for "Partial heating method". ## $\mu$ PD42S17805LE, 4217805LE: 28-pin plastic SOJ (400 mil) | Soldering process | Soldering conditions | Symbol | |------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | Infrared ray reflow | Peak temperature of package surface: 235 °C or lower, Reflow time: 30 seconds or less (210 °C or higher), Number of reflow processes: MAX. 3 Exposure limit: 7 days <sup>Note</sup> (20 hours pre-baking is required at 125 °C afterwards) | IR35-207-3 | | VPS | Peak temperature of package: 215 °C or lower, Reflow time: 40 seconds or less (200 °C or higher), Number of reflow processes: MAX. 3 Exposure limit: 7 days <sup>Note</sup> (20 hours pre-baking is required at 125 °C afterwards) | VP15-207-3 | | Partial heating method | Terminal temperature: 300 °C or lower, Time: 3 seconds or less (Per side of the package). | - | Note Exposure limit before soldering after dry-pack package is opened. Storage conditions: 25 $^{\circ}\text{C}$ and relative humidity at 65 % or less. Caution Do not apply more than one soldering method at any one time, except for "Partial heating method". ## NOTES FOR CMOS DEVICES- ## (1) PRECAUTION AGAINST ESD FOR SEMICONDUCTORS Note: Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it. ## (2) HANDLING OF UNUSED INPUT PINS FOR CMOS Note: No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices. # (3) STATUS BEFORE INITIALIZATION OF MOS DEVICES Note: Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document. NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others. While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features. NEC devices are classified into the following three quality grades: "Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application. Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support) Specific: Aircrafts, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc. The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance. Anti-radioactive design is not implemented in this product. M4 96.5