# PowerStore 32K x 8 nvSRAM #### **Features** # ☐ High-performance CMOS nonvolatile static RAM 32768 x 8 bits ☐ 25, 35 and 45 ns Access Times ■ 10, 15 and 20 ns Output Enable **Access Times** $\square$ I<sub>CC</sub> = 15 mA at 200 ns Cycle Time Automatic STORE to EEPROM on Power Down using external capacitor ☐ Hardware or Software initiated STORE (STORE Cycle Time < 10 ms) Automatic STORE Timing ☐ 10<sup>5</sup> STORE cycles to EEPROM ■ 10 years data retention in **EEPROM** ☐ Automatic RECALL on Power Up ☐ Software RECALL Initiation (RECALL Cycle Time < 20 us) Unlimited RECALL cycles from **EEPROM** ☐ Single 5 V ± 10 % Operation Operating temperature ranges: 0 to 70 °C -40 to 85 °C ☐ CECC 90000 Quality Standard ☐ ESD protection > 2000 V (MIL STD 883C M3015.7-HBM) ☐ Packages: PDIP32 (600 mil) # **Description** The U634H256 has two separate modes of operation: SRAM mode and nonvolatile mode. In SRAM mode, the memory operates as an ordinary static RAM. In nonvolatile operation, data is transferred in parallel from SRAM to EEPROM or from EEPROM to SRAM. In this mode SRAM functions are disabled. The U634H256 is a fast static RAM (25, 35, 45 ns), with a nonvolatile electrically erasable **PROM** (EEPROM) element incorporated in each static memory cell. The SRAM can be read and written an unlimited number of times, while independent nonvolatile data resides in EEPROM. Data transfers from the SRAM to the EEPROM (the STORE operation) take place automatically upon power down using charge stored in an external 100 μF capacitor. Transfers from the EEPROM to the SRAM (the RECALL operation) take place automatically on power up. The U634H256 combines the high performance and ease of use of a fast SRAM with nonvolatile data integrity. STORE cycles also may be initiated under user control via a software sequence or via a single pin (HSB). Once a STORE cycle is initiated, further input or output are disabled until the cycle is completed. Because a sequence of addresses is used for STORE initiation, it is important that no other read or write accesses intervene in the sequence or the sequence will be aborted. RECALL cycles may also be initiated by a software sequence. Internally, RECALL is a two step procedure. First, the SRAM data is cleared and second, the nonvolatile information is transferred into the SRAM cells. The RECALL operation in no way alters the data in the EEPROM cells. The nonvolatile data can be recalled an unlimited number of times. # **Pin Configuration** SOP32 (300 mil) # **Pin Description** | Signal Name | Signal Description | |-------------|--------------------------------| | A0 - A14 | Address Inputs | | DQ0 - DQ7 | Data In/Out | | Ē | Chip Enable | | G | Output Enable | | W | Write Enable | | VCCX | Power Supply Voltage | | VSS | Ground | | VCAP | Capacitor | | HSB | Hardware Controlled Store/Busy | # U634H256 ### **Block Diagram** ### **Truth Table for SRAM Operations** | Operating Mode | Ē | HSB | w | G | DQ0 - DQ7 | |----------------------|---|-----|---|---|--------------------| | Standby/not selected | Н | Н | * | * | High-Z | | Internal Read | L | Н | Н | Н | High-Z | | Read | L | Н | Н | L | Data Outputs Low-Z | | Write | L | Н | L | * | Data Inputs High-Z | <sup>\*</sup>H or L ### Characteristics All voltages are referenced to $V_{SS} = 0 \text{ V (ground)}$ . All characteristics are valid in the power supply voltage range and in the operating temperature range specified. Dynamic measurements are based on a rise and fall time of $\leq 5$ ns, measured between 10 % and 90 % of $V_I$ , as well as input levels of $V_{IL} = 0$ V and $V_{IH} = 3$ V. The timing reference level of all input and output signals is 1.5 V, with the exception of the $t_{rlis}$ -times and $t_{en}$ -times, in which cases transition is measured $\pm$ 200 mV from steady-state voltage. | Absolute Maximum Ratin | gs <sup>a</sup> | Symbol | Min. | Max. | Unit | |------------------------|------------------|------------------|----------|----------------------|----------| | Power Supply Voltage | | V <sub>CC</sub> | -0.5 | 7 | V | | Input Voltage | | V <sub>I</sub> | -0.3 | V <sub>CC</sub> +0.5 | V | | Output Voltage | | Vo | -0.3 | V <sub>CC</sub> +0.5 | V | | Power Dissipation | | P <sub>D</sub> | | 1 | W | | Operating Temperature | C-Type<br>K-Type | T <sub>a</sub> | 0<br>-40 | 70<br>85 | °C<br>°C | | Storage Temperature | | T <sub>stg</sub> | -65 | 150 | °C | a: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. | Recommended<br>Operating Conditions | Symbol | Conditions | Min. | Max. | Unit | |-------------------------------------|-----------------|----------------------------------------|------|----------------------|------| | Power Supply Voltage <sup>b</sup> | V <sub>CC</sub> | | 4.5 | 5.5 | V | | Input Low Voltage | V <sub>IL</sub> | -2 V at Pulse Width<br>10 ns permitted | -0.3 | 0.8 | V | | Input High Voltage | V <sub>IH</sub> | | 2.2 | V <sub>CC</sub> +0.3 | V | | DO Ob arrantonistica | O. mak al | | Conditions | С-Т | уре | К-Т | уре | 11 | |-----------------------------------------------------------------------------------------------|----------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------|------|-----------------|----------------| | DC Characteristics | Symbol | Conditions | | Min. | Max. | Min. | Max. | Unit | | Operating Supply Current <sup>c</sup> | I <sub>CC1</sub> | V <sub>CC</sub><br>V <sub>IL</sub><br>V <sub>IH</sub> | = 5.5 V<br>= 0.8 V<br>= 2.2 V | | | | | | | | | t <sub>c</sub><br>t <sub>c</sub><br>t <sub>c</sub> | = 25 ns<br>= 35 ns<br>= 45 ns | | 95<br>75<br>65 | | 100<br>80<br>70 | mA<br>mA<br>mA | | Average Supply Current during STORE <sup>c</sup> | I <sub>CC2</sub> | V <sub>CC</sub><br>E<br>W<br>V <sub>IL</sub><br>V <sub>IH</sub> | = $5.5 \text{ V}$<br>$\leq 0.2 \text{ V}$<br>$\geq \text{V}_{\text{CC}}$ - $0.2 \text{ V}$<br>$\leq 0.2 \text{ V}$<br>$\geq \text{V}_{\text{CC}}$ - $0.2 \text{ V}$ | | 6 | | 7 | mA | | Average Supply Current during<br>PowerStore Cycle | I <sub>CC4</sub> | V <sub>CC</sub><br>V <sub>IL</sub><br>V <sub>IH</sub> | = 4.5 V<br>= 0.2 V<br>≥ V <sub>CC</sub> -0.2 V | | 4 | | 4 | mA | | Standby Supply Current <sup>d</sup> (Cycling TTL Input Levels) | I <sub>CC(SB)1</sub> | V <sub>CC</sub> | = 5.5 V<br>= V <sub>IH</sub> | | | | | | | | | t <sub>c</sub> t <sub>c</sub> t <sub>c</sub> | = 25 ns<br>= 35 ns<br>= 45 ns | | 40<br>36<br>33 | | 42<br>38<br>35 | mA<br>mA<br>mA | | Operating Supply Current at t <sub>cR</sub> = 200 ns <sup>c</sup> (Cycling CMOS Input Levels) | I <sub>CC3</sub> | V <sub>C</sub> C<br>W<br>V <sub>IL</sub><br>V <sub>IH</sub> | = $5.5 \text{ V}$<br>$\geq \text{V}_{\text{CC}}$ -0.2 V<br>$\leq 0.2 \text{ V}$<br>$\geq \text{V}_{\text{CC}}$ -0.2 V | | 15 | | 15 | mA | | Standby Supply Curent <sup>d</sup><br>(Stable CMOS Input Levels) | I <sub>CC(SB)</sub> | V <sub>CC</sub><br>E<br>V <sub>IL</sub><br>V <sub>IH</sub> | = $5.5 \text{ V}$<br>$\geq \text{V}_{\text{CC}}$ -0.2 V<br>$\leq 0.2 \text{ V}$<br>$\geq \text{V}_{\text{CC}}$ -0.2 V | | 3 | | 3 | mA | b: $V_{CC}$ reference levels throughout this datasheet refer to $V_{CCX}$ if that is where the power supply connection is made, or $V_{CAP}$ if $V_{CCX}$ is connected to ground. I<sub>CC2</sub> is the average current required for the duration of the STORE cycle (STORE Cycle Time). d: Bringing E ≥ V<sub>IH</sub> will not produce standby current levels until any nonvolatile cycle in progress has timed out. See MODE SELECTION able. The current $I_{CC(SB)1}$ is measured for WRITE/READ - ratio of 1/2. $I_{CC1}$ and $I_{CC3}$ are depedent on output loading and cycle rate. The specified values are obtained with outputs unloaded. The current $I_{CC1}$ is measured for WRITE/READ - ratio of 1/2. # U634H256 | DC Characteristics | Symbol | | Conditions | С-Т | уре | К-Т | уре | Unit | |-----------------------------------------------------------|--------------------------------------|-------------------------------------------------------|-------------------------------|------|------|------|------|--------------------------| | DC Characteristics | Symbol | | Conditions | Min. | Max. | Min. | Max. | Onn | | Output High Voltage<br>Output Low Voltage | V <sub>OH</sub><br>V <sub>OL</sub> | V <sub>CC</sub><br>I <sub>OH</sub><br>I <sub>OL</sub> | = 4.5 V<br>=-4 mA<br>= 8 mA | 2.4 | 0.4 | 2.4 | 0.4 | V | | Output High Current Output Low Current | I <sub>OH</sub><br>I <sub>OL</sub> | V <sub>CC</sub><br>V <sub>OH</sub><br>V <sub>OL</sub> | = 4.5 V<br>= 2.4 V<br>= 0.4 V | 8 | -4 | 8 | -4 | mA<br>mA | | Input Leakage Current | | V <sub>CC</sub> | = 5.5 V | | | | | | | High<br>Low | I <sub>IH</sub><br>I <sub>IL</sub> | V <sub>IH</sub><br>V <sub>IL</sub> | = 5.5 V<br>= 0 V | -1 | 1 | -1 | 1 | μ <b>Α</b><br>μ <b>Α</b> | | Output Leakage Current | | V <sub>CC</sub> | = 5.5 V | | | | | | | High at Three-State- Output<br>Low at Three-State- Output | I <sub>OHZ</sub><br>I <sub>OLZ</sub> | V <sub>OH</sub><br>V <sub>OL</sub> | = 5.5 V<br>= 0 V | -1 | 1 | -1 | 1 | μ <b>Α</b><br>μ <b>Α</b> | ## **SRAM MEMORY OPERATIONS** | No. | Switching Characteristics | Syn | nbol | 2 | 25 | 3 | 5 | 45 | | 11 | |-----|------------------------------------------------|---------------------|---------------------|------|------|------|------|------|------|------| | NO. | Read Cycle | Alt. | IEC | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | 1 | Read Cycle Time <sup>f</sup> | t <sub>AVAV</sub> | t <sub>cR</sub> | 25 | | 35 | | 45 | | ns | | 2 | Address Access Time to Data Valid <sup>9</sup> | t <sub>AVQV</sub> | t <sub>a(A)</sub> | | 25 | | 35 | | 45 | ns | | 3 | Chip Enable Access Time to Data Valid | t <sub>ELQV</sub> | t <sub>a(E)</sub> | | 25 | | 35 | | 45 | ns | | 4 | Output Enable Access Time to Data Valid | t <sub>GLQV</sub> | t <sub>a(G)</sub> | | 10 | | 15 | | 20 | ns | | 5 | E HIGH to Output in High-Zh | t <sub>EHQZ</sub> | t <sub>dis(E)</sub> | | 10 | | 13 | | 15 | ns | | 6 | G HIGH to Output in High-Z <sup>h</sup> | t <sub>GHQZ</sub> | t <sub>dis(G)</sub> | | 10 | | 13 | | 15 | ns | | 7 | E LOW to Output in Low-Z | t <sub>ELQX</sub> | $t_{en(E)}$ | 5 | | 5 | | 5 | | ns | | 8 | G LOW to Output in Low-Z | t <sub>GLQX</sub> | t <sub>en(G)</sub> | 0 | | 0 | | 0 | | ns | | 9 | Output Hold Time after Address Change | t <sub>AXQX</sub> | t <sub>v(A)</sub> | 3 | | 3 | | 3 | | ns | | 10 | Chip Enable to Power Active <sup>e</sup> | t <sub>ELICCH</sub> | t <sub>PU</sub> | 0 | | 0 | | 0 | | ns | | 11 | Chip Disable to Power Standby <sup>d, e</sup> | t <sub>EHICCL</sub> | t <sub>PD</sub> | | 25 | | 35 | | 45 | ns | h: Measured $\pm$ 200 mV from steady state output voltage. <sup>e: Parameter guaranteed but not tested. f: Device is continuously selected with E and G both LOW.</sup> g: Address valid prior to or coincident with $\overline{\mathsf{E}}$ transition LOW. Read Cycle 1: Ai-controlled (during Read cycle: $\overline{E} = \overline{G} = V_{IL}$ , $\overline{W} = V_{IH}$ )<sup>f</sup> Read Cycle 2: $\overline{G}$ -, $\overline{E}$ -controlled (during Read cycle: $\overline{W} = V_{IH})^g$ | No. | Switching Characteristics | | Symbo | ol | 25 | | 35 | | 45 | | Unit | |-----|-------------------------------------------|-------------------|-------------------|-----------------------|------|------|------|------|------|------|------| | NO. | Write Cycle | Alt. #1 | Alt. #2 | IEC | Min. | Max. | Min. | Max. | Min. | Max. | Onn | | 12 | Write Cycle Time | t <sub>AVAV</sub> | t <sub>AVAV</sub> | t <sub>cW</sub> | 25 | | 35 | | 45 | | ns | | 13 | Write Pulse Width | t <sub>WLWH</sub> | | t <sub>w(W)</sub> | 20 | | 25 | | 30 | | ns | | 14 | Write Pulse Width Setup Time | | t <sub>WLEH</sub> | t <sub>su(W)</sub> | 20 | | 25 | | 30 | | ns | | 15 | Address Setup Time | t <sub>AVWL</sub> | t <sub>AVEL</sub> | t <sub>su(A)</sub> | 0 | | 0 | | 0 | | ns | | 16 | Address Valid to End of Write | t <sub>AVWH</sub> | t <sub>AVEH</sub> | t <sub>su(A-WH)</sub> | 20 | | 25 | | 30 | | ns | | 17 | Chip Enable Setup Time | t <sub>ELWH</sub> | | t <sub>su(E)</sub> | 20 | | 25 | | 30 | | ns | | 18 | Chip Enable to End of Write | | t <sub>ELEH</sub> | $t_{w(E)}$ | 20 | | 25 | | 30 | | ns | | 19 | Data Setup Time to End of Write | t <sub>DVWH</sub> | t <sub>DVEH</sub> | t <sub>su(D)</sub> | 10 | | 12 | | 15 | | ns | | 20 | Data Hold Time after End of Write | t <sub>WHDX</sub> | t <sub>EHDX</sub> | t <sub>h(D)</sub> | 0 | | 0 | | 0 | | ns | | 21 | Address Hold after End of Write | t <sub>WHAX</sub> | t <sub>EHAX</sub> | t <sub>h(A)</sub> | 0 | | 0 | | 0 | | ns | | 22 | W LOW to Output in High-Z <sup>h, i</sup> | t <sub>WLQZ</sub> | | t <sub>dis(W)</sub> | | 10 | | 13 | | 15 | ns | | 23 | W HIGH to Output in Low-Z | t <sub>WHQX</sub> | | t <sub>en(W)</sub> | 5 | | 5 | | 5 | | ns | # Write Cycle #1: W-controlled # Write Cycle #2: E-controlled j: $\overline{E}$ or $\overline{W}$ must be $V_{IH}$ during address transition. If $\overline{W}$ is LOW and when $\overline{E}$ goes LOW, the outputs remain in the high impedance state. ### **NONVOLATILE MEMORY OPERATIONS** ### **MODE SELECTION** | Ē | w | HSB | A13 - A0<br>(hex) | Mode | I/O | Power | Notes | |---|---|-----|----------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------|---------------------------|-------------------------------------------| | Н | Х | Н | Х | Not Selected | Output High Z | Standby | | | L | Н | Н | Х | Read SRAM | Output Data | Active | I | | L | L | Н | Х | Write SRAM | Input Data | Active | | | L | Н | Н | 0E38<br>31C7<br>03E0<br>3C1F<br>303F<br>0FC0 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile STORE | Output Data Output Data Output Data Output Data Output Data Output Data | Active | k, l<br>k, l<br>k, l<br>k, l<br>k, l<br>k | | L | Н | H | 0E38<br>31C7<br>03E0<br>3C1F<br>303F<br>0C63 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile RECALL | Output Data Output Data Output Data Output Data Output Data Output Data | Active | k, l<br>k, l<br>k, l<br>k, l<br>k, l<br>k | | Х | Х | L | Х | STORE/Inhibit | Output High Z | I <sub>CC2</sub> /Standby | m | k: The six consecutive addresses must be in order listed (0E38, 31C7, 03E0, 3C1F, 303F, 0FC0) for a Store cycle or (0E38, 31C7, 03E0, 3C1F, 303F, 0C63) for a RECALL cycle. W must be high during all six consecutive cycles. See STORE cycle and RECALL cycle tables and dia- The following six-address sequence is used for testing purposes and should not be used: 0E38, 31C7, 03E0, 3C1F, 303F, 339C. m: HSB initiated STORE operation actually occurs only if a WRITE has been done since last STORE operation. After the STORE (if any) completes, the part will go into standby mode inhibiting all operation until $\overline{\mathsf{HSB}}$ rises. | No. | PowerStore Power Up RECALL/ | Syn | nbol | Conditions | Min. | Max. | Unit | |-----|------------------------------------------|----------------------|----------------------|-------------------------|---------|--------|-------| | NO. | Hardware Controlled STORE | Alt. | IEC | Conditions | IVIIII. | IVIAX. | Offic | | 24 | Power Up RECALL Duration <sup>n, e</sup> | t <sub>RESTORE</sub> | | | | 650 | μS | | 25 | STORE Cycle Duration | t <sub>HLQX</sub> | t <sub>d(H)S</sub> | V <sub>CC</sub> ≥ 4.5 V | | 10 | ms | | 26 | HSB Low to Inhibit One | t <sub>HLQZ</sub> | t <sub>dis(H)S</sub> | | 1 | | μS | | 27 | HSB High to Inhibit Offe | t <sub>HHQX</sub> | t <sub>en(H)S</sub> | | | 700 | ns | | 28 | External STORE Pulse Width <sup>e</sup> | t <sub>HLHX</sub> | t <sub>w(H)S</sub> | | 20 | | ns | | | HSB Output Low Current <sup>e,o</sup> | I <sub>HSBOL</sub> | | HSB = V <sub>OL</sub> | 3 | | mA | | | HSB Output High Current <sup>e, o</sup> | I <sub>HSB</sub> OH | | HSB = V <sub>IL</sub> | 5 | 60 | μΑ | | | Low Voltage Trigger Level | V <sub>SWITCH</sub> | | | 4.0 | 4.5 | V | $<sup>\</sup>frac{t_{RESTORE}}{\text{HSB is an I/O that has a week internal pullup; } \underline{t \text{ is basically an open drain output. It is meant to allow up to 32} \underline{\text{U634H256}} \text{ to be ganged}$ together for simultaneous storing. Do not use HSB to pullup any external circuitry other than other U634H256 HSB pins. I/O state assumes that $\overline{G} \le V_{IL}$ . Activation of nonvolatile cycles does not depend on the state of $\overline{G}$ . # PowerStore and automatic Power Up RECALL ### **Hardware Controlled STORE** | No | Software Controlled STORE/ | Sym | Symbol | | 25 | | 35 | | 45 | | |-----|---------------------------------------------|--------------------|-----------------------|------|------|------|------|------|------|------| | NO. | RECALL Cycle | Alt. | IEC | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | 29 | STORE/RECALL Initiation Time | t <sub>AVAV</sub> | t <sub>cR</sub> | 25 | | 35 | | 45 | | ns | | 30 | Chip Enable to Output Inactives | t <sub>ELQZ</sub> | t <sub>dis(E)SR</sub> | | 600 | | 600 | | 600 | ns | | 31 | STORE Cycle Time | t <sub>ELQXS</sub> | t <sub>d(E)S</sub> | | 10 | | 10 | | 10 | ms | | 32 | RECALL Cycle Timer | t <sub>ELQXR</sub> | t <sub>d(E)R</sub> | | 20 | | 20 | | 20 | μS | | 33 | Address Setup to Chip Enable <sup>t</sup> | t <sub>AVELN</sub> | t <sub>su(A)SR</sub> | 0 | | 0 | | 0 | | ns | | 34 | Chip Enable Pulse Width <sup>s, t</sup> | t <sub>ELEHN</sub> | t <sub>w(E)SR</sub> | 20 | | 25 | | 30 | | ns | | 35 | Chip Disable to Address Change <sup>t</sup> | t <sub>EHAXN</sub> | t <sub>h(A)SR</sub> | 0 | | 0 | | 0 | | ns | - $t_{\text{PDSTORE}} \ \text{approximate} \ t_{\text{d(E)S}} \ \text{or} \ t_{\text{d(H)S}}; t_{\text{DELAY}} \ \text{approximate} \ t_{\text{dis(H)S}}.$ After $t_{\text{w(H)S}} \ \text{HSB}$ is hold down internal by STORE operation. - An automatic RECALL also takes place at power up, starting when $V_{CC}$ exceeds $V_{SWITCH}$ and takes $t_{RESTORE}$ . $V_{CC}$ must not drop below V<sub>SWITCH</sub> once it has been exceeded for the RECALL to function properly. - Once the software controlled STORE or RECALL cycle is initiated, it completes automatically, ignoring all inputs. - Noise on the E pin may trigger multiple READ cycles from the same address and abort the address sequence. # SOFTWARE CONTROLLED STORE/RECALL CYCLE<sup>t, u, v, w</sup> (E = HIGH after STORE initiation) # SOFTWARE CONTROLLED STORE/RECALL CYCLE<sup>t, u, v, w</sup> ( $\overline{E}$ = LOW after STORE initiation) - u: If the chip enable pulse width is less then $t_{a(E)}$ (see READ cycle) but greater than or equal to $t_{w(E)SR}$ , then the data may not be valid at the end of the low pulse, however the STORE or RECALL will still be initiated. - v: W must be HIGH when E is LOW during the address sequence in order to initiate a nonvolatile cycle. G may be either HIGH or LOW throughout. Addresses 1 through 6 are found in the mode selection table. Address 6 determines whether the U634H256 performs a STORE or RECALL. - w: E must be used to clock in the address sequence for the software controlled STORE and RECALL cycles. ## **Test Configuration for Functional Check** - x: In measurement of $t_{dis}$ -times and $t_{en}$ -times the capacitance is 5 pF. - y: Between $V_{CC}$ and $V_{SS}$ must be connected a high frequency bypass capacitor 0.1 $\mu F$ to avoid disturbances. | Capacitance <sup>e</sup> | Conditions | Symbol | Min. | Max. | Unit | |--------------------------|---------------------------------------------------------------------------------------|--------|------|------|------| | Input Capacitance | $V_{CC} = 5.0 \text{ V}$ $V_{I} = V_{SS}$ | Cı | | 8 | pF | | Output Capacitance | $ \begin{array}{rcl} f & = 1 \text{ MHz} \\ T_a & = 25 ^{\circ}\text{C} \end{array} $ | Co | | 7 | pF | All Pins not under test must be connected with ground by capacitors. # **IC Code Numbers** The date of manufacture is given by the last 4 digits of the mark, the first 2 digits indicating the year, and the last 2 digits the calendar week. ## **Device Operation** The U634H256 has two separate modes of operation: SRAM mode and nonvolatile mode. The memory operates In SRAM mode as a standard fast static RAM. Data is transferred in nonvolatile mode from SRAM to EEPROM (the STORE operation) or from EEPROM to SRAM (the RECALL operation). In this mode SRAM functions are disabled. STORE cycles may be initiated under user control via a software sequence or $\overline{\text{HSB}}$ assertion and are also automatically initiated when the power supply voltage level of the chip falls below $V_{\text{SWITCH}}$ . RECALL operations are automatically initiated upon power up and may also occur when the $V_{\text{CCX}}$ rises above $V_{\text{SWITCH}}$ , after a low power condition. RECALL cycles may also be initiated by a software sequence. #### **SRAM READ** The U634H256 performs a READ cycle whenever $\overline{E}$ and $\overline{G}$ are LOW and HSB and $\overline{W}$ are HIGH. The address specified on pins A0 - A14 determines which of the 32768 data bytes will be accessed. When the READ is initiated by an address transition, the outputs will be valid after a delay of $t_{cR}$ . If the READ is initiated by $\overline{E}$ or $\overline{G}$ , the outputs will be valid at $t_{a(E)}$ or at $t_{a(G)}$ , whichever is later. The data outputs will repeatedly respond to address changes within the $t_{cR}$ access time without the need for transition on any control input pins, and will remain valid until another address change or until $\overline{E}$ or $\overline{G}$ is brought HIGH or $\overline{W}$ or $\overline{HSB}$ is brought LOW. #### **SRAM WRITE** A WRITE cycle is performed whenever $\overline{E}$ and $\overline{W}$ are LOW and $\overline{HSB}$ is HIGH. The address inputs must be stable prior to entering the WRITE cycle and must remain stable until either $\overline{E}$ or $\overline{W}$ goes HIGH at the end of the cycle. The data on pins DQ0 - 7 will be written into the memory if it is valid $t_{su(D)}$ before the end of a $\overline{W}$ controlled WRITE or $t_{su(D)}$ before the end of an $\overline{E}$ controlled WRITE. It is recommended that G is kept HIGH during the entire WRITE cycle to avoid data bus contention on the common I/O lines. If $\overline{G}$ is left LOW, internal circuitry will turn off the output buffers $t_{\text{dis}(W)}$ after $\overline{W}$ goes LOW. ## **AUTOMATIC STORE** During normal operation, the U634H256 will draw current from $V_{CCX}$ to charge up a capacitor connected to the $V_{CAP}$ pin. This stored charge will be used by the chip to perform a single STORE operation. If the voltage on the $V_{CCX}$ pin drops below $V_{SWITCH},$ the part will automatically disconnect the $V_{CAP}$ pin from $V_{CCX}$ and initiate a STORE operation. Figure 1 shows the proper connection of capacitors for automatic STORE operation. The charge storage capacitor should have a capacity of at least 100 $\mu F$ (± 20 %) at 6 V Each U634H256 must have its own 100 $\mu F$ capacitor. Each U634H256 must have a high quality, high frequency bypass capacitor of 0.1 $\mu F$ connected between $V_{CAP}$ and $V_{SS}$ , using leads and traces that are short as possible. This capacitor do not replace the normal expected high frequency bypass capacitor between the power supply voltage and $V_{SS}$ . In order to prevent unneeded STORE operations, automatic STOREs as well as those initiated by externally driving HSB LOW will be ignored unless at least one WRITE operation has taken place since the most recent STORE cycle. Note that if HSB is driven LOW via external circuitry and no WRITES have taken place, the part will still be disabled until HSB is allowed to return HIGH. Software initiated STORE cycles are performed regardless of whether or not a WRITE operation has taken place. #### **AUTOMATIC RECALL** During power up, an automatic RECALL takes place. At a low power condition (power supply voltage < $V_{SWITCH}$ ) an internal RECALL request may be latched. As soon as power supply voltage exceeds the sense voltage of $V_{SWITCH}$ , a requested RECALL cycle will automatically be initiated and will take $t_{RESTORE}$ to complete. If the U634H256 is in a WRITE state at the end of power up RECALL, the SRAM data will be corrupted. To help avoid this situation, a 10 k $\Omega$ resistor should be connected between $\overline{W}$ and power supply voltage. ### SOFTWARE NONVOLATILE STORE The U634H256 software controlled STORE cycle is initiated by executing sequential READ cycles from six specific address locations. By relying on READ cycles only, the U634H256 implements nonvolatile operation while remaining compatible with standard 32K x 8 SRAMs. During the STORE cycle, an erase of the previous nonvolatile data is performed first, followed by a parallel programming of all nonvolatile elements. Once a STORE cycle is initiated, further inputs and outputs are disabled until the cycle is completed. Because a sequence of addresses is used for STORE initiation, it is important that no other READ or WRITE accesses intervene in the sequence or the sequence will be aborted. To initiate the STORE cycle the following READ sequence must be performed: # U634H256 | 1. | Read address | 0E38 | (hex) Valid READ | |----|--------------|------|----------------------| | 2. | Read address | 31C7 | (hex) Valid READ | | 3. | Read address | 03E0 | (hex) Valid READ | | 4. | Read address | 3C1F | (hex) Valid READ | | 5. | Read address | 303F | (hex) Valid READ | | 6. | Read address | 0FC0 | (hex) Initiate STORE | Once the sixth address in the sequence has been entered, the STORE cycle will commence and the chip will be disabled. It is important that READ cycles and not WRITE cycles are used in the sequence, although it is not necessary that $\overline{G}$ is LOW for the sequence to be valid. After the $t_{STORE}$ cycle time has been fulfilled, the SRAM will again be activated for READ and WRITE operation. #### SOFTWARE NONVOLATILE RECALL A RECALL cycle of the EEPROM data into the SRAM is initiated with a sequence of READ operations in a manner similar to the STORE initiation. To initiate the RECALL cycle the following sequence of READ operations must be performed: | 1. | Read address | 0E38 | (hex) Valid READ | | |----|--------------|------|-----------------------|--| | 2. | Read address | 31C7 | (hex) Valid READ | | | 3. | Read address | 03E0 | (hex) Valid READ | | | 4. | Read address | 3C1F | (hex) Valid READ | | | 5. | Read address | 303F | (hex) Valid READ | | | 6. | Read address | 0C63 | (hex) Initiate RECALL | | Internally, RECALL is a two step procedure. First, the SRAM data is cleared and second, the nonvolatile information is transferred into the SRAM cells. The RECALL operation in no way alters the data in the EEPROM cells. The nonvolatile data can be recalled an unlimited number of times. ## HSB NONVOLATILE STORE The hardware controlled STORE Busy pin (HSB) is connected to an open drain circuit acting as both input and output to perform two different functions. When driven LOW by the internal chip circuitry it indicates that a STORE operation (initiated via any means) is in progress within the chip. When driven LOW by external circuitry for longer than $t_{w(H)S}$ , the chip will conditionally initiate a STORE operation after $t_{dis(H)S}$ . READ and WRITE operations that are in progress when HSB is driven LOW (either by internal or external circuitry) will be allowed to complete before the STORE operation is performed, in the following manner. After $\overline{\text{HSB}}$ goes LOW, the part will continue normal SRAM operation for $t_{\text{dis}(\text{H})\text{S}}$ . During $t_{\text{dis}(\text{H})\text{S}}$ , a transition on any address or control signal will terminate SRAM operation and cause the STORE to commence. Note that if an SRAM WRITE is attempted after HSB has been forced LOW, the WRITE will not occur and the STORE operation will begin immediately. HARDWARE-STORE-BUSY (HSB) is a high speed, low drive capability bidirectional control line. In order to allow a bank of U634H256s to perform synchronized STORE functions, the HSB pin from a number of chips may be connected together. Each chip contains a small internal current source to pull HSB HIGH when it is not being driven LOW. To decrease the sensitivity of this signal to noise generated on the PC board, it has to be pulled to power supply via an external resistor with a value such that the combined load of the resistor and all parallel chip connections does not exceed $I_{\overline{\rm HSBOL}}$ at $V_{\rm OL}$ (see Figure 1 and 2). If HSB is to be connected to external circuits other than other U634H256s, an external pull-up resistor has to be used. During any STORE operation, regardless of how it $\underline{\text{was}}$ initiated, the U634H256 will continue to drive the HSB pin LOW, releasing it only when the STORE is complete. Upon completion of a STORE operation, the part will be disabled until HSB actually goes HIGH. #### HARDWARE PROTECTION The U634H256 offers hardware protection against inadvertent STORE operation during low voltage conditions. When $V_{CAP} < V_{SWITCH}$ , all software or $\overline{\text{HSB}}$ initiated STORE operations will be inhibited. #### PREVENTING AUTOMATIC STORES The *PowerStore* function can be disabled on the fly by holding HSB HIGH with a driver capable of sourcing 15 mA at V<sub>OH</sub> of at least 2.2 V as it will have to overpower the internal pull-down device that drives HSB LOW for 50 ns at the onset of a *PowerStore*. When the U634H256 is connected for <code>PowerStore</code> operation (see Figure 1) and $V_{CCX}$ crosses $V_{SWITCH}$ on the way down, the U634H256 will attempt to pull HSB LOW; if HSB doesn't actually get below $V_{IL}$ , the part will stop trying to pull HSB LOW and abort the <code>PowerStore</code> attempt. # **DISABELING AUTOMATIC STORES** If the *PowerStore* function is not required, then $V_{CAP}$ should be tied directly to the power supply and $V_{CCX}$ should by tied to ground. In this mode, STORE operation may be triggered through software control or the $\overline{HSB}$ pin. In either event, $V_{CAP}$ (Pin 1) must always have a proper bypass capacitor connected to it (Figure 2). ### DISABELING AUTOMATIC STORES: STORE CYCLE INHIBIT and AUTOMATIC POWER UP RECALL Figure 1: AUTOMATIC STORE OPERATION Schematic Diagram Figure 2: DISABELING AUTOMATIC STORES Schematic Diagram #### LOW AVERAGE ACTIVE POWER The U634H256 has been designed to draw significantly less power when $\overline{E}$ is LOW (chip enabled) but the access cycle time is longer than 55 ns. When $\overline{E}$ is HIGH the chip consumes only standby current. The overall average current drawn by the part depends on the following items: - 1. CMOS or TTL input levels - 2. the time during which the chip is disabled ( $\overline{E}$ HIGH) - 3. the cycle time for accesses ( $\overline{E}$ LOW) - 4. the ratio of READs to WRITES - 5. the operating temperature - 6. the power supply voltage level The information describes the type of component and shall not be considered as assured characteristics. Terms of delivery and rights to change design reserved. ### LIFE SUPPORT POLICY ZMD products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the ZMD product could create a situation where personal injury or death may occur. Components used in life-support devices or systems must be expressly authorized by ZMD for such purpose. ## LIMITED WARRANTY The information in this document has been carefully checked and is believed to be reliable. However Zentrum Mikroelektronik Dresden AG (ZMD) makes no guarantee or warranty concerning the accuracy of said information and shall not be responsible for any loss or damage of whatever nature resulting from the use of, or reliance upon it. The information in this document describes the type of component and shall not be considered as assured characteristics. ZMD does not guarantee that the use of any information contained herein will not infringe upon the patent, trademark, copyright, mask work right or other rights of third parties, and no patent or licence is implied hereby. This document does not in any way extent ZMD's warranty on any product beyond that set forth in its standard terms and conditions of sale. ZMD reserves terms of delivery and reserves the right to make changes in the products or specifications, or both, presented in this publication at any time and without notice.