## T8502 and T8503 Dual PCM Codecs with Filters #### **Features** - +5 V only - Two independent channels - Pin-selectable receive gain control - Pin-selectable µ-law or A-law companding - Automatic powerdown mode - Low-power, latch-up-free CMOS technology - 40 mW/channel typical operating power dissipation - 12.5 mW/channel typical standby power dissipation - Automatic master clock frequency selection 2.048 MHz or 4.096 MHz - Independent transmit and receive frame strobes - 2.048 MHz or 4.096 MHz data rate - On-chip sample and hold, autozero, and precision voltage reference - Differential architecture for high noise immunity and power supply rejection - Meets or exceeds ITU-T G.711—G.712 requirements and VF characteristics of D3/D4 (as per Bellcore PUB43801) - Operating temperature range: -40 °C to +85 °C ## Description The T8502 and T8503 devices are single-chip, two-channel, µ-law/A-law PCM codecs with filters. These integrated circuits provide analog-to-digital and digital-to-analog conversion. They provide the transmit and receive filtering necessary to interface a voice telephone circuit to a time-division multiplexed system. These devices are packaged in both 20-pin SOJs and 20-pin SOGs. The T8502 differs from the T8503 in its timing mode. The T8502 operates in the delayed timing mode (digital data is valid one clock cycle after frame sync goes high), and the T8503 operates in the nondelayed timing mode (digital data valid when frame sync goes high) (see Figures 5 and 6). 5-3579 (F).b Figure 1. Block Diagram ## **Functional Description** Two channels of PCM data input and output are passed through only two ports, Dx and DR, so some type of time-slot assignment is necessary. The scheme used here is to utilize a fixed-data rate mode of 32 or 64 time slots corresponding to master clock frequencies of either 2.048 MHz or 4.096 MHz, respectively. Each device has four frame sync (FSx and FSR) inputs, one pair for each channel. During a single 125 µs frame, each frame sync input is supplied a single pulse. The timing of the respective frame sync pulse indicates the beginning of the time slot during which the data for that channel is clocked in or out of the device. FSx and FSR must be high for a minimum of one master clock cycle. They can be operated independently, or they can be tied together for coincident transmit and receive data transfer. During a frame, channel 0 and 1 transmit frame sync pulses must be separated from each other by one or more time slots. Likewise, channel 0 and 1 receive frame sync pulses must be separated from each other by one or more time slots. Both transmit and receive frame strobes must be derived from master clock, but they do not need to be byte aligned. A channel is placed in standby mode by removing both FSx and FSR for $500~\mu s$ . Note, if any one of those pulses (per channel) is removed, operation is indeterminate. Standby mode reduces overall device power consumption by turning off nonessential circuitry. Critical circuits that ensure a fast, quiet powerup are kept active. Master clock need not be active when both channels are in standby mode. The frequency of the master clock must be either 2.048 MHz or 4.096 MHz. Internal circuitry determines the master clock frequency during the powerup reset interval. The analog input section in Figure 2 includes an onchip op amp that is used in conjunction with external, user-supplied resistors to vary encoder passband gain. The feedback resistance (RF) should range from $10\,k\%$ to $200\,k\%$ , and capacitance from GSx to ground should be kept to less than 50 pF. The input signal at VFxIN should be ac coupled. For best performance, the maximum gain of this op amp should be limited to 20 dB or less. Gain in the receive path is selectable via the GS pins as either 0 dB or -3.5 dB. Figure 2. Typical Analog Input Section #### Pin Information 5-3788 (F).b Figure 3. Pin Diagram # Pin Information (continued) **Table 1. Pin Descriptions** | Symbol | Pin | Type* | Name/Function | |------------------------------------------|---------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VFxIN1<br>VFxIN0 | 20<br>1 | I | <b>Voice Frequency Transmitter Input.</b> Analog inverting input to the uncommitted operational amplifier at the transmit filter input. Connect the signal to be digitized to this pin through a resistor R <sub>I</sub> (see Figure 2). | | GSx1<br>GSx0 | 19<br>2 | 0 | Gain Set for Transmitter. Output of the transmit uncommitted operational amplifier. The pin is the input to the transmit differential filters. Connect the pin to its corresponding VFxIN through a resistor RF (see Figure 2). | | VF <sub>R</sub> O1<br>VF <sub>R</sub> O0 | 17<br>4 | 0 | Voice Frequency Receiver Output. This pin can drive 2000 ¾ (or greater) loads. | | VDD | 6 | _ | <b>+5 V Power Supply</b> . This pin should be bypassed to ground with at least 0.1 $\mu$ F of capacitance as close to the device as possible. | | GNDA1<br>GNDA0 | 18<br>3 | _ | Analog Grounds. All ground pins must be connected on the circuit board. | | Dr | 12 | I | <b>Receive PCM Data Input</b> . The data on this pin is shifted into the device on the falling edges of MCLK. Data is only entered for valid time slots as defined by the FS <sub>R</sub> inputs. | | Dx | 11 | 0 | <b>Transmit PCM Data Output</b> . This pin remains in the high-impedance state except during active transmit time slots. An active transmit time slot is defined as one in which a pulse is present on one of the FSx inputs. Data is shifted out on the rising edge of MCLK. | | MCLK | 9 | I | <b>Master Clock Input</b> . The frequency must be 2.048 MHz or 4.096 MHz. This clock serves as the bit clock for all PCM data transfer. | | GNDD | 10 | _ | <b>Digital Ground</b> . Ground connection for the digital circuitry. All ground pins must be connected on the circuit board. | | FSx1<br>FSx0 | 13<br>8 | Iq | <b>Transmit Frame Sync</b> . This signal is an edge trigger and must be high for a minimum of one MCLK cycle. This signal must be derived from MCLK. The division ratio is 1:256 or 1:512 (FSx:MCLK). Each FSx input must have a pulse present at the start of the desired active output time slot. Pulses on FSx inputs must be separated by one or more integer multiples of time slots. If the device is to be used as an A/D converter only, FSx must be tied to FSR. An internal pull-down device is included on each FSx. | | FSR1<br>FSR0 | 14<br>7 | Iq | Receive Frame Sync. This signal is an edge trigger and must be high for a minimum of one MCLK cycle. This signal must be derived from MCLK. The division ratio is 1:256 or 1:512 (FSR:MCLK). Each FSR input must have a pulse present at the start of the desired active input time slot. Pulses on FSR inputs must be separated by one or more integer multiples of time slots. If the device is to be used as a D/A converter only, FSR must be tied to FSx. An internal pull-down device is included on each FSR. | | GS1<br>GS0 | 16<br>5 | <b>I</b> u | <b>Gain Selection</b> . A high or floating state sets the receive path gain at 0 dB; a logic low sets the gain to –3.5 dB. A pull-up device is included. | | ASEL | 15 | Iq | <b>A-Law/μ-Law Select</b> . A logic low selects μ-law coding. A logic high selects A-law coding. A pull-down device is included. | $<sup>^{\</sup>star}$ I<sup>d</sup> indicates a pull-down device is included on this lead. I<sup>u</sup> indicates a pull-up device is included on this lead. ## **Absolute Maximum Ratings** Stresses in excess of the absolute maximum ratings can cause permanent damage to the device. These are absolute stress ratings only. Functional operation of the device is not implied at these or any other conditions in excess of those given in the operational sections of this data sheet. Exposure to absolute maximum ratings for extended periods can adversely affect device reliability. | Parameter | Symbol | Min | Max | Unit | |-------------------------------------------|--------|-----------------|-----------|------| | Storage Temperature Range | Tstg | <del>-</del> 55 | 150 | °C | | Power Supply Voltage | Vdd | _ | 6.5 | V | | Voltage on Any Pin with Respect to Ground | _ | -0.5 | 0.5 + VDD | V | | Maximum Power Dissipation (package limit) | Po | _ | 600 | mW | ## **Handling Precautions** Although protection circuitry has been designed into this device, proper precautions should be taken to avoid exposure to electrostatic discharge (ESD) during handling and mounting. Agere Systems Inc. employs a human-body model (HBM) and a charged-device model (CDM) for ESD-susceptibility testing and protection design evaluation. ESD voltage thresholds are dependent on the circuit parameters used to define the model. No industry-wide standard has been adopted for CDM. However, a standard HBM (resistance = 1500 ¾, capacitance = 100 pF) is widely used and, therefore, can be used for comparison purposes. The HBM ESD threshold presented here was obtained by using these circuit parameters: | HBM ESD Threshold Voltage | | | | | | | | |---------------------------|-------|--|--|--|--|--|--| | Device Rating | | | | | | | | | T8502 | >2000 | | | | | | | | T8503 | >2000 | | | | | | | #### **Electrical Characteristics** Specifications apply for $T_A = -40$ °C to +85 °C, $V_{DD} = 5$ V $\pm$ 5%, MCLK = either 2.048 MHz or 4.096 MHz, and GND = 0 V, unless otherwise noted. #### dc Characteristics **Table 2. Digital Interface** | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |----------------------------------------|--------|-----------------------------|------|-----|-----|------| | Input Low Voltage | VIL | All digital inputs | _ | | 0.8 | V | | Input High Voltage | ViH | All digital inputs | 2.0 | _ | _ | V | | Output Low Voltage | Vol | Dx, IL = 3.2 mA | _ | _ | 0.4 | V | | Output High Voltage | Voн | Dx, $I_L = -3.2 \text{ mA}$ | 2.4 | _ | _ | V | | | | Dx, $I_L = -320 \mu A$ | 3.5 | | _ | V | | Input Current, Pins 9, 12 | lı | GNDD < VIN < VDD | -10 | _ | 10 | μA | | Input Current, Pins 7, 8, 13, 14, 15 | lı | GNDD < VIN < VDD | 2 | | 150 | μA | | Input Current, Pins 5, 16 | lı | GNDD < VIN < VDD | -120 | _ | -2 | μA | | Output Current in High-impedance State | loz | Dx | -30 | <±2 | 30 | μΑ | | Input Capacitance | Сі | _ | | | 5 | pF | # **Electrical Characteristics** (continued) ## dc Characteristics (continued) ### **Table 3. Power Dissipation** Power measurements are made at MCLK = 4.096 MHz with outputs unloaded and ASEL and GS[1:0] not connected. Clock and frame sync levels are +5 V and 0 V. | Channels<br>Operational | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |-------------------------|-------------------------|--------|------------------------------------------------------------------------------------|-----|-----|-----|------| | 0 | Standby Current | Idds | MCLK present;<br>FSx[1:0] = FSr[1:0] = 0 V | _ | 5 | 8 | mA | | 1 | Partial Standby Current | IDDP | MCLK present; FS pulses present for one channel, FSx = FSR = 0 V for other channel | _ | 10 | 16 | mA | | 2 | Powerup Current | IDD1 | MCLK, FS pulses present | | 16 | 23 | mA | ### **Transmission Characteristics** **Table 4. Analog Interface** | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |-------------------------------------|----------------|--------------------------------------------------------------|------|------|-------|------| | Input Resistance, VFxIN | Rvfxi | 0.25 V < VFxI < 4.75 V | 1.0 | 60 | _ | M3⁄4 | | Input Leakage Current, VFxIN | <b>I</b> BVFXI | 0.25 V < VFxI < 4.75 V | _ | 0.04 | 2.4 | μA | | dc Open-loop Voltage Gain, GSx | Avol | _ | 5000 | | _ | _ | | Open-loop Unity Gain Bandwidth, GSx | fo | _ | 1 | 3 | _ | MHz | | Load Capacitance, GSx | CLx1 | _ | _ | | 50 | pF | | Load Resistance, GSx | RLx1 | _ | 10 | _ | _ | k¾ | | Input Voltage, VFxIN | Vıx | Relative to ground | 2.25 | 2.35 | 2.5 | V | | Load Resistance, VFRO | RLVFRO | _ | 2000 | _ | _ | 3/4 | | Load Capacitance, VFRO | CLVFRO | _ | _ | _ | 100 | pF | | Output Resistance, VFRO | ROVFRO | 0 dBm0, 1020 Hz PCM code<br>applied to Dr | _ | | 20 | 3/4 | | | | Standby mode FSx = FSR = 0 V for channel under test | 3000 | | 10000 | 3/4 | | Output Voltage, VFRO | Vor | Alternating ± zero μ-law PCM code applied to DR | 2.25 | 2.38 | 2.5 | V | | Output Voltage, VFRO, Standby | VORPD | Standby mode FSx = FSR = 0 V for channel under test, no load | 2.0 | 2.35 | 2.65 | V | | Output Voltage Swing, VFRO | Vswr | RL = 2000 ¾ | 3.2 | _ | _ | Vp-p | #### ac Transmission Characteristics Unless otherwise noted, the analog input is a 0 dBm0, 1020 Hz sine wave; the input amplifier is set for unity gain. The digital input is a PCM bit stream equivalent to that obtained by passing a 0 dBm0, 1020 Hz sine wave through an ideal encoder. The output level is $\sin(x)/x$ -corrected. **Table 5. Absolute Gain** | Parameter | Symbol | Test Condition | ons | Min | Тур | Max | Unit | |---------------------------------------------------------|--------|--------------------------------------------------------------------------|------------------|-------|-----|------|------| | Encoder Milliwatt | EmW | Signal input of 0.775 Vrms, | 0 °C to 85 °C | -0.20 | _ | 0.20 | dBm0 | | Response (transmit gain tolerance) | | μ-law or A-law | –40 °C to +85 °C | -0.25 | 1 | 0.25 | dBm0 | | Decoder Milliwatt | DmW | Measured relative to | 0 °C to 85 °C | -0.20 | | 0.20 | dBm0 | | Response (receive gain tolerance) | | 0.775 Vrms μ-law or A-law,<br>PCM input of 0 dBm0<br>1020 Hz, RL = 10 k¾ | −40 °C to +85 °C | -0.25 | | 0.25 | dBm0 | | Relative Decoder Gain<br>Variation Referenced<br>to DmW | RGR | Decoder gain at -3.5 dB<br>(GS = 0) | -40 °C to +85 °C | -0.15 | | 0.15 | dB | #### **Table 6. Gain Tracking** | Parameter Symbol Test C | | Test Conditions | Min | Тур | Max | Unit | |-------------------------------------------------------------|-----|---------------------------------------------|----------------|-----|--------------|----------| | Transmit Gain Tracking Error Sinusoidal Input μ-Law/A-Law | GTx | +3 dBm0 to -37 dBm0<br>-37 dBm0 to -50 dBm0 | -0.25<br>-0.50 | | 0.25<br>0.50 | dB<br>dB | | Receive Gain Tracking Error<br>Sinusoidal Input µ-Law/A-Law | GTR | +3 dBm0 to -37 dBm0<br>-37 dBm0 to -50 dBm0 | -0.25<br>-0.50 | | 0.25<br>0.50 | dB<br>dB | #### **Table 7. Distortion** | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------|-----|--------|----------| | Transmit Signal to Distortion | ransmit Signal to Distortion SDx $\mu$ -law 3 dBm0 $\leq$ VFxI $\leq$ $-30$ dBm0 A-law 3 dBm0 $\leq$ VFxI $\leq$ $-30$ dBm0 | | 36<br>35 | | | dB<br>dB | | | | $\mu$ -law $-30 \text{ dBm0} \le VFxI \le -40 \text{ dBm0}$<br>A-law $-30 \text{ dBm0} \le VFxI \text{ v} -40 \text{ dBm0}$ | 30<br>29 | _ | _ | dB<br>dB | | | | $\mu$ -law $-40$ dBm0 $\leq$ VFxI $\leq$ $-45$ dBm0<br>A-law $-40$ dBm0 $\leq$ VFxI $\leq$ $-45$ dBm0 | 25<br>25 | _ | _<br>_ | dB<br>dB | | Receive Signal to Distortion | SDR | $\mu$ -law 3 dBm0 $\leq$ VFrO $\leq$ -30 dBm0<br>A-law 3 dBm0 $\leq$ VFrO $\leq$ -30 dBm0 | 36<br>35 | | _ | dB<br>dB | | | | $\mu$ -law $-30$ dBm0 $\leq$ VFRO $\leq$ $-40$ dBm0 A-law $-30$ dBm0 $\leq$ VFRO $\leq$ $-40$ dBm0 | 30<br>29 | _ | _ | dB<br>dB | | | | $\mu$ -law $-40$ dBm0 $\leq$ VFRO $\leq$ $-45$ dBm0 A-law $-40$ dBm0 $\leq$ VFRO $\leq$ $-45$ dBm0 | 25<br>25 | | _ | dB<br>dB | | Single Frequency Distortion,<br>Transmit | SFDx | 200 Hz—3400 Hz, 0 dBm0 input,<br>output any other single<br>frequency ≤ 3400 Hz | | _ | -38 | dBm0 | | Single Frequency Distortion,<br>Receive | SFDR | 200 Hz—3400 Hz, 0 dBm0 input,<br>output any other single<br>frequency ≤ 3400 Hz | | _ | -40 | dBm0 | | Intermodulation Distortion | IMD | Transmit or receive, two frequencies in the range (300 Hz—3400 Hz) at –6 dBm0 | _ | _ | -42 | dBm0 | # ac Transmission Characteristics (continued) **Table 8. Envelope Delay Distortion** | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |-------------------------------|--------|--------------------------------------|-----|-----|-----|------| | Tx Delay, Absolute | Dxa | f = 1600 Hz | _ | 280 | 300 | μs | | Tx Delay, Relative to 1600 Hz | Dxr | f = 500 Hz—600 Hz | _ | _ | 220 | μs | | | | f = 600 Hz—800 Hz | _ | _ | 145 | μs | | | | f = 800 Hz—1000 Hz | _ | _ | 75 | μs | | | | f = 1000 Hz—1600 Hz | _ | _ | 40 | μs | | | | f = 1600 Hz—2600 Hz | _ | _ | 75 | μs | | | | f = 2600 Hz—2800 Hz | _ | _ | 105 | μs | | | | f = 2800 Hz—3000 Hz | _ | _ | 155 | μs | | Rx Delay, Absolute | Dra | f = 1600 Hz | _ | 190 | 200 | μs | | Rx Delay, Relative to 1600 Hz | Drr | f = 500 Hz—1000 Hz | -40 | _ | _ | μs | | | | f = 1000 Hz—1600 Hz | -30 | _ | _ | μs | | | | f = 1600 Hz—2600 Hz | _ | _ | 90 | μs | | | | f = 2600 Hz—2800 Hz | _ | _ | 125 | μs | | | | f = 2800 Hz—3000 Hz | _ | _ | 175 | μs | | Round-trip Delay, Absolute | Drta | Any time slot/channel to | _ | 470 | 600 | μs | | | | any time slot/channel<br>f = 1600 Hz | | | | | #### **Overload Compression** Figure 4 shows the region of operation for encoder signal levels above the reference input power (0 dBm0). 5-3586 (F) **Figure 4. Overload Compression** # ac Transmission Characteristics (continued) Table 9. Noise | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |--------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------|----------------|-------------|-------------------|----------------| | Transmit Noise, | Nxc | _ | _ | _ | 18 | dBrnC0 | | μ-Law | | Input amplifier gain = 20 dB | _ | _ | 19 | dBrnC0 | | Transmit Noise,<br>A-Law | Nxp | _ | _ | _ | -68 | dBm0p | | Receive Noise,<br>µ-Law | NRC | PCM code is alternating positive and negative zero | _ | - | 13 | dBrnC0 | | Receive Noise,<br>A-Law | NRP | PCM code is A-law positive one | _ | - | <del>-</del> 75 | dBm0p | | Noise, Single Frequency,<br>f = 0 kHz—100 kHz | NRS | VFxIN = 0 Vrms, measurement at VFRO, DR = Dx | _ | _ | -53 | dBm0 | | Power Supply Rejection Transmit | PSRx | $V_{DD} = 5.0 \text{ Vdc} + 100 \text{ mVrms}:$<br>f = 0 kHz - 4 kHz<br>f = 4 kHz - 50 kHz | 36<br>30 | | _ | dB<br>dB | | Power Supply Rejection Receive | PSRx | PCM code is positive one LSB VDD = 5.0 Vdc + 100 mVrms: f = 0 kHz—4 kHz f = 4 kHz—25 kHz f = 25 kHz—50 kHz | 36<br>40<br>30 | | | dB<br>dB<br>dB | | Spurious Out-of-band Signals at VFRO Relative to Input | SOS | 0 dBm0, 300 Hz—3400 Hz input<br>PCM code applied:<br>4600 Hz—7600 Hz<br>7600 Hz—8400 Hz<br>8400 Hz—50 kHz | _<br>_<br>_ | _<br>_<br>_ | -30<br>-40<br>-30 | dB<br>dB<br>dB | Table 10. Receive Gain Relative to Gain at 1.02 kHz | Frequency (Hz) | Min | Тур | Max | Unit | |----------------|--------|-------|-------|------| | Below 3000 | -0.150 | ±0.04 | 0.150 | dB | | 3140 | -0.570 | ±0.04 | 0.150 | dB | | 3380 | -0.735 | -0.58 | 0.010 | dB | | 3860 | _ | -10.7 | -9.4 | dB | | 4600 and above | _ | _ | -28 | dB | Table 11. Transmit Gain Relative to Gain at 1.02 kHz | Frequency (Hz) | Min | Тур | Max | Unit | |----------------|--------|-------|-------|------| | 16.67 | _ | -35 | -30 | dB | | 40 | _ | -34 | -26 | dB | | 50 | _ | -36 | -30 | dB | | 60 | _ | -50 | -30 | dB | | 200 | -1.8 | -0.5 | 0 | dB | | 300 to 3000 | -0.150 | ±0.04 | 0.150 | dB | | 3140 | -0.570 | ±0.04 | 0.150 | dB | | 3380 | -0.735 | -0.58 | 0.010 | dB | | 3860 | _ | -10.7 | -9.4 | dB | | 4600 and above | _ | _ | -32 | dB | ## ac Transmission Characteristics (continued) Table 12. Interchannel Crosstalk (Between Channels) RF = ≤ 200 k¾ (See Note.) | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |------------------------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------|-----|-----------------|-----------------|------| | Transmit to Receive<br>Crosstalk 0 dBm0<br>Transmit Levels | CTxx-ry | f = 300 Hz—3400 Hz<br>idle PCM code for channel under test;<br>0 dBm0 into other channel VFxIN | _ | -100 | <del>-</del> 77 | dB | | Receive to Transmit<br>Crosstalk 0 dBm0<br>Receive Levels | CTrx-xy | f = 300 Hz—3400 Hz<br>VFxIN = 0 Vrms for channel under test;<br>0 dBm0 code level on other channel DR | _ | <del>-</del> 92 | <del>-77</del> | В | | Transmit to Trans-<br>mit Crosstalk<br>0 dBm0 Transmit<br>Levels | СТхх-хү | f = 300 Hz—3400 Hz VFxIN = 0 Vrms for channel under test; 0 dBm0 into other channel VFxIN | _ | <del>-</del> 90 | <del>-</del> 77 | dB | | Receive to Receive<br>Crosstalk 0 dBm0<br>Receive Levels | CT <sub>RX-RY</sub> | f = 300 Hz—3400 Hz<br>idle PCM code for channel under test;<br>0 dBm0 code level on other channel DR | | -102 | <b>–77</b> | dB | #### Table 13. Intrachannel Crosstalk (Within Channels) R<sub>F</sub> = $\leq$ 200 k<sup>3</sup>/<sub>4</sub> (See Note.) | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------|-----|-----|-----|------| | Transmit to Receive<br>Crosstalk 0 dBm0<br>Transmit Levels | | f = 300 Hz—3400 Hz<br>idle PCM code for channel under test;<br>0 dBm0 into VFxIN | _ | -80 | -70 | dB | | Receive to Transmit<br>Crosstalk 0 dBm0<br>Receive Levels | | f = 300 Hz—3400 Hz<br>VFxIN = 0 Vrms for channel under test;<br>0 dBm0 code level on DR | _ | -88 | -70 | dB | **Note:** For Tables 12 and 13, crosstalk into the transmit channels (VFxIN) can be significantly affected by parasitic capacitive feeds from GSx and VFRO outputs. PWB layouts should be arranged to keep these parasitics low. The resistor value of RF (from GSx to VFxIN) should also be kept as low as possible (while maintaining the load on GSx above 10 k¾, per Table 4) to minimize crosstalk. # **Timing Characteristics** Table 14. Clock Section (See Figures 5 and 6.) | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |------------------------|--------------------------|-----------------|-----|-----|-----|------| | tMCHMCL1 | Clock Pulse Width | _ | 97 | _ | _ | ns | | tMCH1MCH2<br>tMCL2MCL1 | Clock Rise and Fall Time | _ | 0 | _ | 15 | ns | #### Table 15. T8502 Transmit Section (See Figure 5.) | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |---------|--------------------------|--------------------|-----|-----|---------------|------| | tMCHDV | Data Enabled on TS Entry | 0 < CLOAD < 100 pF | 0 | _ | 60 | ns | | tMCHDV1 | Data Delay from MC | 0 < CLOAD < 100 pF | 0 | _ | 60 | ns | | tMCLDZ* | Data Float on TS Exit | CLOAD = 0 | 10 | _ | 100 | ns | | tFSHMCL | Frame-sync Hold Time | _ | 50 | _ | _ | ns | | tMCLFSH | Frame-sync High Setup | _ | 50 | _ | _ | ns | | tFSLMCL | Frame-sync Low Setup | _ | 50 | _ | _ | ns | | tFSHFSL | Frame-sync Pulse Width | _ | 0.1 | _ | 125 – tMCHMCH | μs | <sup>\*</sup> Timing parameter tMCLDZ is referenced to a high-impedance state. ### Table 16. T8503 Transmit Section (See Figure 6.) | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |---------|--------------------------|--------------------|-----|-----|---------------|------| | tFSHDV | Data Enabled on TS Entry | 0 < CLOAD < 100 pF | 0 | _ | 80 | ns | | tMCHDV1 | Data Delay from FSx | 0 < CLOAD < 100 pF | 0 | _ | 60 | ns | | tMCHDZ* | Data Float on TS Exit | CLOAD = 0 | 0 | _ | 30 | ns | | tFSHMCL | Frame-sync Hold Time | _ | 50 | _ | _ | ns | | tMCLFSH | Frame-sync High Setup | _ | 50 | _ | _ | ns | | tFSLMCL | Frame-sync Low Setup | _ | 50 | _ | _ | ns | | tFSHFSL | Frame-sync Pulse Width | _ | 0.1 | _ | 125 – tMCHMCH | μs | <sup>\*</sup> Timing parameter tMCHDZ is referenced to a high-impedance state. #### Table 17. T8502 and T8503 Receive Section (See Figures 5 and 6.) | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |--------|--------------------|-----------------|-----|-----|-----|------| | tDVMCL | Receive Data Setup | _ | 30 | _ | _ | ns | | tMCLDV | Receive Data Hold | _ | 15 | _ | _ | ns | # Timing Characteristics (continued) Note: FSx and FSR do not need to be coincident. Figure 5. T8502 Transmit and Receive Timing Note: FSx and FSR do not need to be coincident. Figure 6. T8503 Transmit and Receive Timing # **Applications** 5-3584 (F).b Figure 7. Typical T8502 and T8503/SLIC Interconnection # **Outline Diagrams** ## 20-Pin SOJ Dimensions are in millimeters. 5-4413 (F).r4 | Number of Pins<br>(N) | Maximum Length<br>(L) | Maximum Width<br>Without Leads<br>(B) | Maximum Width<br>Including Leads<br>(W) | Maximum Height<br>Above Board<br>(H) | |-----------------------|-----------------------|---------------------------------------|-----------------------------------------|--------------------------------------| | 20 | 12.95 | 7.62 | 8.81 | 3.18 | # Outline Diagrams (continued) ## 20-Pin SOG Dimensions are in millimeters. | Number of Pins<br>(N) | Maximum Length (L) | Maximum Width Without Leads | Maximum Width<br>Including Leads | Maximum Height Above Board | |-----------------------|--------------------|-----------------------------|----------------------------------|----------------------------| | | , , | (B) | (W) | (H) | | 20 | 13.00 | 7.62 | 10.64 | 2.67 | # **Ordering Information** | Device Part No. | Package | Temperature | Comcode | |-----------------|------------------------|------------------|-----------| | T-8502 EL2-D | 20-Pin SOJ | −40 °C to +85 °C | 108295908 | | T-8502 EL2-DT | 20-Pin SOJ Tape & Reel | –40 °C to +85 °C | 108295916 | | T-8502 GL2-D | 20-Pin SOG | −40 °C to +85 °C | 108295924 | | T-8502 GL2-DT | 20-Pin SOG Tape & Reel | −40 °C to +85 °C | 108295932 | | T-8503 EL2-D | 20-Pin SOJ | –40 °C to +85 °C | 108295940 | | T-8503 EL2-DT | 20-Pin SOJ Tape & Reel | –40 °C to +85 °C | 108295957 | | T-8503 GL2-D | 20-Pin SOG | −40 °C to +85 °C | 108295965 | | T-8503 GL2-DT | 20-Pin SOG Tape & Reel | –40 °C to +85 °C | 108295973 | Note: All parts are shipped in dry bag. For additional information, contact your Agere Systems Account Manager or the following: INTERNET: E-MAIL: http://www.agere.com docmaster@agere.com Agere Systems Inc., 555 Union Boulevard, Room 30L-15P-BA, Allentown, PA 18109-3286 1-800-372-2447, FAX 610-712-4106 (In CANADA: 1-800-553-2448, FAX 610-712-4106) N. AMERICA: ASIA: Agere Systems Hong Kong Ltd., Suites 3201 & 3210-12, 32/F, Tower 2, The Gateway, Harbour City, Kowloon Tel. (852) 3129-2000, FAX (852) 3129-2020 CHINA: (86) 21-5047-1212 (Shanghai), (86) 10-6522-5566 (Beijing), (86) 755-695-7224 (Shenzhen) JAPAN: (81) 3-5421-1600 (Tokyo), KOREA: (82) 2-767-1850 (Seoul), SINGAPORE: (65) 778-8833, TAIWAN: (886) 2-2725-5858 (Taipei) Tel. (44) 7000 624624, FAX (44) 1344 488 045 EUROPE: Agere Systems Inc. reserves the right to make changes to the product(s) or information contained herein without notice. No liability is assumed as a result of their use or application.