### Smart 16-fold Low-Side Switch #### **Features** - Short Circuit Protection - Overtemperature Protection - Overvoltage Protection - 16 bit Serial Data Input and Diagnostic Output (2 bit/chan. acc. SPI Protocol) - Direct Parallel Control of Eight channels for PWM Applications - Parallel Inputs High or Low Active Programmable - General Fault Flag - Low Quiescent Current - Compatible with 3V Microcontrollers - Electostatic discharge (ESD) Protection ## **Application** - μC Compatible Power Switch for 12 V and 24 V Applications - Switch for Automotive and Industrial System - Solenoids, Relays and Resistive Loads - Robotic Controls #### Supply voltage $V_{S}$ 4.5 - 5.5VDrain source clamping voltage V<sub>DS(AZ)max</sub> 60 On resistance 1.0 Ω R<sub>ON 1-8</sub> 0.35 R<sub>ON 10,11,14,15</sub> Ω 0.3 Ω R<sub>ON 9,12,13,16</sub> Output current (Channel 1-8) 0.5 Α $I_{D(NOM)}$ (Channel 9-16) I<sub>D(NOM)</sub> 1 Α #### **General description** 16-fold Low-Side Switch (8 x 1.3 $\Omega$ , 4 x 0.4 $\Omega$ , 4 x 0.35 $\Omega$ ) in Smart Power Technology (SPT) with a **S**erial **P**eripheral Interface (SPI) and 16 open drain DMOS output stages. The TLE 6240 GP is protected by embedded protection functions and designed for automotive and industrial applications. The output stages are controlled via SPI Interface. Additionally 8 channels can be controlled direct in parallel for PWM applications. Therefore the TLE 6240 GP is particularly suitable for engine management and powertrain systems, safety and body applications. **Product Summary** ## **Detailed Block Diagram** All 16 channels can be controlled via the serial interface (SPI). In addition to the serial control it is possible to con- trol channel 1 to 4 and 9 to 12 direct in parallel with a separate input pin. The parallel input signal is either ORed or ANDed with the respective SPI data bit. This boolean operation can be programmed via SPI control byte (see chapter "Functional Description"). The SPI interface also performs a diagnostic information for each channel. ## **Pin Description** | Pin | Symbol | Function | |-----|--------|-------------------------------------| | 1 | GND | Ground | | 2 | OUT9 | Power Output Channel 9 | | 3 | OUT10 | Power Output Channel 10 | | 4 | OUT1 | Power Output Channel 1 | | 5 | OUT2 | Power Output Channel 2 | | 6 | IN1 | Input Channel 1 | | 7 | IN2 | Input Channel 2 | | 8 | VS | Supply Voltage | | 9 | RESET | Reset | | 10 | cs | Chip Select | | 11 | PRG | Program (inputs high or low-active) | | 12 | IN3 | Input Channel 3 | | 13 | IN4 | Input Channel 4 | | 14 | OUT3 | Power Output Channel 3 | | 15 | OUT4 | Power Output Channel 4 | | 16 | OUT11 | Power Output Channel 11 | | 17 | OUT12 | Power Output Channel 12 | | 18 | GND | Ground | | 19 | GND | Ground | | 20 | OUT13 | Power Output Channel 13 | | 21 | OUT14 | Power Output Channel 14 | | 22 | OUT5 | Power Output Channel 5 | | 23 | OUT6 | Power Output Channel 6 | | 24 | IN9 | Input Channel 9 | | 25 | IN10 | Input Channel 10 | | 26 | FAULT | General Fault Flag | | 27 | SO | Serial Data Output | | 28 | SCLK | Serial Clock | | 29 | SI | Serial Data Input | | 30 | IN11 | Input Channel 11 | | 31 | IN12 | Input Channel 12 | | 32 | OUT7 | Power Output Channel 7 | | 33 | OUT8 | Power Output Channel 8 | | 34 | OUT15 | Power Output Channel 15 | | 35 | OUT16 | Power Output Channel 16 | | 36 | GND | Ground | ## Heat Slug internally connected to ground pins ## Pin Configuration (Top view) | GND | 1● | 3 | 6 | GND | |-------|----|----|---|-------| | OUT9 | 2 | 3 | 5 | OUT16 | | OUT10 | 3 | 3 | 4 | OUT15 | | OUT1 | 4 | 3 | 3 | OUT8 | | OUT2 | 5 | 3: | 2 | OUT7 | | IN1 | 6 | 3 | 1 | IN12 | | IN2 | 7 | 3 | 0 | IN11 | | VS | 8 | 2 | 9 | SI | | RESET | 9 | 2 | 8 | SCLK | | CS | 10 | 2 | 7 | SO | | PRG | 11 | 2 | 6 | FAULT | | IN3 | 12 | 2 | 5 | IN10 | | IN4 | 13 | 2 | 4 | IN9 | | OUT3 | 14 | 2 | 3 | OUT6 | | OUT4 | 15 | 2 | 2 | OUT5 | | OUT11 | 16 | 2 | 1 | OUT14 | | OUT12 | 17 | 2 | 0 | OUT13 | | GND | 18 | 1 | 9 | GND | | | | | | | Power SO 36 # Maximum Ratings for $T_j = -40$ °C to 150°C | Parameter | Symbol | Values | Unit | |-------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------|------| | Supply Voltage | <b>V</b> s | -0.3 +7 | V | | Continuous Drain Source Voltage (OUT1OUT16) | $V_{ extsf{DS}}$ | 45 | V | | Input Voltage, All Inputs and Data Lines | V <sub>IN</sub> | - 0.3 + 7 | V | | Load Dump Protection $V_{\text{Load Dump}} = U_{\text{P}} + U_{\text{S}}$ ; $U_{\text{P}} = 13.5 \text{ V}$ | V <sub>Load Dump</sub> <sup>2</sup> ) | | V | | $R_{l}^{1}$ )=2 $\Omega$ ; $t_{d}$ =400ms; IN = low or high | | | | | Channel 1-8 with Automotive Relay $R_L$ = 65 $\Omega$ | | 90 | | | Channel 9-16 with Automotive Injector Valve $R_L$ = 14 $\Omega$ | | 65 | | | $R_{l}$ =2 $\Omega$ ; $t_{d}$ =400ms; IN = low or high | | | | | Channel 1-8 with Load $R_L$ = 24 $\Omega$ | | 65 | | | Channel 9-16 with Load $R_L$ = 6.8 $\Omega$ | | 50 | | | Output Current per Channel (see el. characteristics) | $I_{D(lim)}$ | I <sub>D(lim) min</sub> | Α | | Output Current per Channel @ T <sub>A</sub> = 25°C | I <sub>D1-8</sub> | 0.3 | Α | | (All 16 Channels ON; Mounted on PCB) <sup>3)</sup> | I <sub>D9-16</sub> | 0.5 | | | Output Current | <b>I</b> <sub>Dmax</sub> | 14 | Α | | (Max. total current of all channels on; Heat Sink required) | | | | | Single Pulse Inductive Energy (internal clamping) | E <sub>AS</sub> | 50 | mJ | | $T_J = 25$ °C, $I_{D1-8} = 0.5$ A, $I_{D9-16} = 1$ A | | | | | Power Dissipation (DC, mounted on PCB) @ $T_A$ = 25°C | P <sub>tot</sub> | 3.3 | W | | Electrostatic Discharge Voltage (Human Body Model) | V <sub>ESD</sub> | 2000 | V | | according to MIL STD 883D, method 3015.7 and EOS/ESD assn. standard S5.1 - 1993 | | | | | DIN Humidity Category, DIN 40 040 | | Е | | | IEC Climatic Category, DIN IEC 68-1 | | 40/150/56 | | | Thermal Resistance | | | | | junction - case (die soldered on heat slug) | $R_{thJC}$ | 1.5 | K/W | | junction - ambient @ min. footprint | $R_{thJA}$ | 50 | | | junction - ambient @ 6 cm <sup>2</sup> cooling area with heat pipes | | 38 | | Minimum footprint PCB with heat pipes, back side 6 cm<sup>2</sup> cooling area <sup>1)</sup> $R_{\rm l}$ =internal resistance of the load dump test pulse generator LD200 2) $V_{\rm LoadDump}$ is setup without DUT connected to the generator per ISO 7637-1 and DIN 40 839. 3) Output current rating so long as maximum junction temperature is not exceeded. At $T_{\rm A}$ = 125 °C the output current has to be calculated using $R_{\text{thJA}}$ according mounting conditions. ## **Electrical Characteristics** | Parameter and Condition | Symbol | Values | | | Unit | | |---------------------------------------------------------------|---------------------------------------|--------------------------|----------------------|------|------|----| | $V_S = 4.5$ to 5.5 V; $T_j = -40$ (unless otherwise specified | | min | typ | max | | | | 1. Power Supply, Reset | | | | | | ı | | Supply Voltage <sup>4</sup> | | Vs | 4.5 | | 5.5 | V | | Supply Current | | Is | | 5 | 10 | mA | | Supply Current in Standby | Mode (RESET = L) | I <sub>S(stdy)</sub> | | 10 | 50 | μA | | Minimum Reset Duration | | t <sub>Reset,min</sub> | 10 | | | μs | | (After a reset all parallel inp data bits) | outs are ORed with the SPI | | | | | | | 2. Power Outputs | | | | | | | | ON Resistance V <sub>S</sub> = 5 V | T <sub>J</sub> = 25°C | R <sub>DS(ON)</sub> | | 1 | 1.3 | Ω | | Channel 1 8 | T <sub>J</sub> = 150°C | | | 1.7 | 2.2 | | | ON Resistance V <sub>S</sub> = 5 V | $T_J = 25^{\circ}C$ | R <sub>DS(ON)</sub> | | 0.35 | 0.40 | Ω | | Channel 10, 11, 14, 15 | $T_{J} = 150^{\circ}C$ | | | 0.60 | 0.70 | | | ON Resistance $V_S = 5 \text{ V}$ | $T_J = 25^{\circ}C$ | R <sub>DS(ON)</sub> | | 0.30 | 0.35 | Ω | | Channel 9, 12, 13, 16 | T <sub>J</sub> = 150°C | | | 0.50 | 0.60 | | | Output Clamping Voltage | Channel 1-8 | $V_{DS(AZ)}$ | 45 | 50 | 60 | V | | Output OFF | Channel 9-16 | | 45 | 52,5 | 60 | | | Current Limit | Channel 18 | $I_{D(lim)}$ | 1 | 1.5 | 2 | Α | | | Channel 916 | | 3 | 4.5 | 6 | | | Output Leakage Current | V <sub>Reset</sub> = L | $I_{D(lkg)}$ | | | 10 | μA | | Turn-On Time | $I_D$ = 0.5 A, resistive load | $t_{ON}$ | | 6 | 12 | μs | | Turn-Off Time | $I_D$ = 0.5 A, resistive load | t <sub>OFF</sub> | | 6 | 12 | μs | | 3. Digital Inputs | | | | | | | | Input Low Voltage | | $V_{INL}$ | - 0.3 | | 1.0 | V | | Input High Voltage | | $V_{INH}$ | 2.0 | | | V | | Input Voltage Hysteresis | | V <sub>INHys</sub> | 50 | 100 | 200 | mV | | Input Pull Down/Up Curren | t (IN14, IN912) V <sub>IN</sub> = 5 V | I <sub>IN(14,912)</sub> | 20 | 50 | 100 | μA | | PRG, Reset Pull Up Currer | nt | I <sub>IN(PRG,Res)</sub> | 20 | 50 | 100 | μA | | Input Pull Down Current (S | I, SCLK) | I <sub>IN(SI,SCLK)</sub> | 10 | 20 | 50 | μΑ | | Input Pull Up Current (CS) | ) | I <sub>IN(CS)</sub> | 10 | 20 | 50 | μΑ | | 4. Digital Outputs (SO, F | AULT) | | | | | | | SO High State Output Volta | age $I_{SOH} = 2 \text{ mA}$ | V <sub>SOH</sub> | V <sub>S</sub> - 0.4 | | | V | | SO Low State Output Volta | | $V_{SOL}$ | | | 0.4 | V | | Output Tri-state Leakage C | | I <sub>SOlkg</sub> | -10 | 0 | 10 | μΑ | | FAULT Output Low Voltage | | V <sub>FAULTL</sub> | | | 0.4 | ·V | $<sup>^4</sup>$ For V<sub>S</sub> < 4.5V the power stages are switched according the input signals and data bits or are definitely switched off. This undervoltage reset gets active at V<sub>S</sub> = 3V (typ. value) and is guaranteed by design. V3.1 Page 5 26.Aug 2002 ## **Electrical Characteristics cont.** | Parameter and Conditions | Symbol | Values | | | Unit | |---------------------------------------------------------------|--------|--------|-----|-----|------| | $V_S$ = 4.5 to 5.5 V ; $T_i$ = -40 °C to + 150 °C ; Reset = H | | min | typ | max | | | (unless otherwise specified) | | | | | | | | | | | | | | 5. Diagnostic Functions | | | | | | | | | 1 | 1 | | | | |-------------------------------------------------|-----------------|-------------------------|------------|---------------------|---------------------|----| | Open Load Detection Voltage | | $V_{\rm DS(OL)}$ | $V_S$ -2.5 | V <sub>S</sub> -2 | $V_S$ -1.3 | V | | Output Pull Down Current | $V_{Reset} = H$ | I <sub>PD(OL)</sub> | 50 | 90 | 150 | μA | | Fault Delay Time | | $t_{ m d(fault)}$ | 50 | 100 | 200 | μs | | Short to Ground Detection Voltage | | $V_{\rm DS(SHG)}$ | $V_S$ –3.3 | V <sub>S</sub> -2.9 | V <sub>S</sub> -2.5 | V | | Short to Ground Detection Current | $V_{Reset} = H$ | I <sub>SHG</sub> | -50 | -100 | -150 | μΑ | | Overload Detection Threshold | | I <sub>D(lim) 18</sub> | 1 | 1.3 | 2 | Α | | | | I <sub>D(lim) 916</sub> | 3 | 4 | 6 | | | Overtemperature Shutdown Threshold <sup>5</sup> | | $T_{th(sd)}$ | 170 | | 200 | °C | | Hysteresis <sup>5</sup> | | $T_{hys}$ | | 10 | | K | | | | | | | | | ## 6. SPI-Timina | o. o | | | | | | | |---------------------------------------------------------------------------------|--------------------------|-----------------------------------|-----|--|-----|-----| | Serial Clock Frequency (depending on SO load) | | | DC | | 5 | MHz | | Serial Clock Period (1/fclk) | | | 200 | | | ns | | Serial Clock High Time | | $t_{\sf SCKH}$ | 50 | | | ns | | Serial Clock Low Time | | $t_{\scriptscriptstyle \sf SCKL}$ | 50 | | | ns | | Enable Lead Time (falling edge of $\overline{\text{CS}}$ to rising edge of CLK) | | | 200 | | | ns | | Enable Lag Time (falling edge of CLK to risi | ng edge of cs) | $t_{\text{lag}}$ | 200 | | | ns | | Data Setup Time (required time SI to falling | of CLK) | <i>t</i> <sub>su</sub> | 20 | | | ns | | Data Hold Time (falling edge of CLK to SI) | | <b>t</b> <sub>H</sub> | 20 | | | ns | | Disable Time @ C <sub>L</sub> = 50 pF <sup>5</sup> | | $t_{ extsf{DIS}}$ | | | 150 | ns | | Transfer Delay Time <sup>6</sup> | | <i>t</i> <sub>dt</sub> | 200 | | | ns | | (CS high time between two accesses) | | | | | | | | Data Valid Time | $C_L = 50 \text{ pF}^5$ | $t_{ m valid}$ | | | 100 | ns | | | $C_L = 100 \text{ pF}^5$ | | | | 120 | | | | $C_L = 220 \text{ pF}^5$ | | | | 150 | | V3.1 26.Aug 2002 Page <sup>&</sup>lt;sup>5</sup> This parameter will not be tested but guaranteed by design <sup>6</sup> This time is necessary between two write accesses to control e.g. channel 1 to 8 during the first access and channel 9 to 16 during the second access. To get the correct diagnostic information, the transfer delay time has to be extended to the maximum fault delay time $t_{d(fault)max}$ = 200 $\mu$ s. ## **Functional Description** The TLE 6240 GP is an 16-fold low-side power switch which provides a serial peripheral interface (SPI) to control the 16 power DMOS switches, and diagnostic feedback. The power transistors are protected against short to V<sub>BB</sub>, overload, overtemperature and against overvoltage by active zener clamp. The diagnostic logic recognizes a fault condition which can be read out via the serial diagnostic output (SO). ## **Circuit Description** ## Power Transistor Protection Functions<sup>7)</sup> Each of the 16 output stages has its own zener clamp, which causes a voltage limitation at the power transistor when solenoid loads are switched off. The outputs are provided with a current limitation set to a minimum of 1 A for channels 1 to 8 and 3 A for channels 9 to 16. Each output is protected by embedded protection functions. In the event of an overload or short to supply, the current is internally limited and the corresponding bit combination is set (early warning). If this operation leads to an overtemperature condition, a second protection level (about 170 °C) will change the output into a low duty cycle PWM (selective thermal shutdown with restart) to prevent critical chip temperatures. ## **SPI Signal Description** CS - Chip Select. The system microcontroller selects the TLE 6240 GP by means of the CS pin. Whenever the pin is in a logic low state, data can be transferred from the µC and vice versa. - **CS High to Low transition:** Diagnostic status information is transferred from the power outputs into the shift register. - Serial input data can be clocked in from then on. - SO changes from high impedance state to logic high or low state corresponding to the SO bits. **CS** Low to High transition: - Transfer of SI bits from shift register into output buffers To avoid any false clocking the serial clock input pin SCLK should be logic low state during high to low transition of CS. When CS is in a logic high state, any signals at the SCLK and SI pins are ignored and SO is forced into a high impedance state. **SCLK** - Serial Clock. The system clock pin clocks the internal shift register of the TLE 6240 GP. The serial input (SI) accepts data into the input shift register on the falling edge of SCLK while the serial output (SO) shifts diagnostic information out of the shift register on the V3.1 Page 26.Aug 2002 7 <sup>&</sup>lt;sup>7</sup> ) The integrated protection functions prevent an IC destruction under fault conditions and may not be used in normal operation or permanently rising edge of serial clock. It is essential that the SCLK pin is in a logic low state whenever chip select $\overline{CS}$ makes any transition. **SI** - Serial Input. Serial data bits are shifted in at this pin, the most significant bit first. SI information is read in on the falling edge of SCLK. Input data is latched in the shift register and then transferred to the control buffer of the output stages. The input data consist of 16 bit, made up of one control byte and one data byte. The control byte is used to program the device, to operate it in a certain mode as well as providing diagnostic information (see page 14). The eight data bits contain the input information for the eight channels, and are high active. **SO** - Serial Output. Diagnostic data bits are shifted out serially at this pin, the most significant bit first. SO is in a high impedance state until the $\overline{CS}$ pin goes to a logic low state. New diagnostic data will appear at the SO pin following the rising edge of SCLK. **RESET** - Reset pin. If the reset pin is in a logic low state, it clears the SPI shift register and switches all outputs OFF. An internal pull-up structure is provided on chip. ## **Output Stage Control** The 16 outputs of the TLE 6240 GP can be controlled via serial interface. Additionally eight of these 16 channels can alternatively be controlled in parallel (Channel 1to 4 and 9 to 12) for PWM applications. #### **Parallel Control** A Boolean operation (either AND or OR) is performed on each of the parallel inputs and respective SPI data bits, in order to determine the states of the respective outputs. The type of Boolean operation performed is programmed via the serial interface. The parallel inputs are high or low active depending on the PRG pin. If the parallel input pins are not connected (independent of high or low activity) it is guaranteed that the outputs 1 to 4 and 9 to 12 are switched off. The PRG pin itself is internally pulled up when it is not connected. **PRG** - Program pin. PRG = High $(V_s)$ : Parallel inputs Channel 1 to 4 and 9 to 12 are high active PRG = Low (GND): Parallel inputs Channel 1 to 4 and 9 to 12 are low active. ### **Serial Control of the Outputs: SPI protocol** Each output is independently controlled by an output latch and a common reset line, which disables all outputs. The Serial Input (SI) is read on the falling edge of the serial clock. A logic high input 'data bit' turns the respective output channel ON, a logic low 'data bit' turns it OFF. CS must be low whilst shifting all the serial data into the device. A low-to-high transition of CS transfers the serial data input bits to the output control buffer. The 16 channels of the TLE 6240 GP are divided up into two parts for the control of the outputs (ON, OFF) and the diagnosis information. ### Channel 1 to 8: Serial Input (SI) information consists of 16 bit. 8 bit contain the input driver information for channel 1 to 8. The remaining 8 bits are used to program a certain operation mode. Control Byte1: Operation mode and diagnosis select for channels 1 to 8 **Data Byte1:** ON/OFF information for channel 1 to 8 Serial Output (SO) data consists of 16 bit containing the diagnosis information for channels 1 to 8 with two bits per channel. **DIAG 1:** Diagnosis data for channels 1 to 8. ### Channel 9 to 16: Control Byte2: Operation mode and diagnosis select for channels 9 to 16 Data Byte2: ON/OFF information for channel 9 to 16 DIAG\_2: Diagnosis data for channels 9 to 16. To drive all 16 channels and to get the complete diagnosis data of the TLE 6240 GP a two step access has to be performed as follows: #### First access: #### Second access: ### **Detailed Description** As mentioned above, the serial input information consist of a control byte and a data byte. Via the control byte, the specific mode of the device is programmable. Ten specific control words are recognised, having the following functions: | No. | SI Contol ar | nd Data Byte | Function | |-----|--------------|--------------|----------------------------------------------------------| | 1 | LLLL LLLL | XXXX XXXX | 'Full Diagnosis' (two bits per channel) performed for | | | | | channels 1 to 8. No change to output states. | | 2 | HHLL LLLL | XXXX XXXX | State of the eight parallel inputs and '1-bit Diagnosis' | | | | | for channel 1 to 8 is provided | | 3 | HLHL LLLL | | Echo-function of SPI; SI direct connected to SO | | 4 | LLHH LLLL | DDDDDDDD | IN14 and serial data bits 'OR'ed. 'Full Diagnosis' per- | | | | | formed for channels 1 to 8. | | 5 | HHHH LLLL | DDDDDDDD | IN14 and serial data bits 'AND'ed. 'Full Diagnosis' | | | | | performed for channels 1 to 8. | | 6 | LLLL HHHH | XXXX XXXX | 'Full Diagnosis' (two bits per channel) performed for | | | | | channels 9 to 16. No change to output states. | | 7 | HHLL HHHH | XXXX XXXX | State of the eight parallel inputs and '1-bit Diagnosis' | | | | | for channel 9 to 16 is provided. | | 8 | HLHL HHHH | | Echo-function of SPI; SI direct connected to SO | | 9 | LLHH HHHH | DDDDDDDD | IN912 and serial data bits 'OR'ed. 'Full Diagnosis' | | | | | performed for channels 9 to 16. | | 10 | НННН НННН | DDDDDDDD | IN912 and serial data bits 'AND'ed. 'Full Diagnosis' | | | | | performed for channels 9 to 16. | Note: Control Byte: Channel Selection via Bit 0 to 3 Bits 0 to 3 = L Channels 1 to 8 selected Bits 0 to 3 = H Channels 9 to 16 selected Data byte: 'X' means 'don't care', because this data bits will be ignored 'D' represents the data bits, either being H (= ON) or L (= OFF) In the following section the different control bytes will be descriped. X used within the control byte means: X = L: Command is valid for channels 1 to 8 X = H: Command is valid for channels 9 to 16 ### 1/6. LLLL XXXX - Diagnosis only By clocking in this control byte, it is possible to get pure diagnostic information (two bits per channel) in accordance with Figure 1 (page 14). The data bits are ignored, so that the state of the outputs are not influenced. This command is only active once unless the next control command is again "Diagnosis only". Diagnostic information can be read out at any time with no change of the switching conditions. Example for two consecutive chip select cycles: **2/7. HHLL XXXX** - Reading back of the eight inputs and '1-bit Diagnosis' provided If the TLE 6240 GP is used as bare die in a hybrid application, it is necessary to know if proper connections exist between the $\mu$ C-port and parallel inputs. By entering 'HHLL' as the control word, the first eight bits of the SO give the state of the parallel inputs, depending on the $\mu$ C signals. By comparing the IN-bits with the corresponding $\mu$ C-port signal, the necessary connection between the $\mu$ C and the TLE 6240 GP can be verified - i.e. 'read back of the inputs'. The second 8-bits fed out at the serial output contains '1-bit' fault information of the outputs (H = no fault, L = fault ). In the expression given below for the output byte, 'FX' is the fault bit for channel X. ### Example for two consecutive chip select cycles: #### 3/8. HLHL XXXX - Echo-function of SPI To check the proper function of the serial interface the TLE 6240 GP provides a "SPI Echo Function". By entering HLHL as control word, SI and SO are connected during the next $\overline{\text{CS}}$ period. By comparing the bits clocked in with the serial output bits, the proper function of the SPI interface can be verified. This internal loop is **only closed once** (for one $\overline{\text{CS}}$ period). The "Echo Function" does not cause any internal processing of data and after the next $\overline{\text{CS}}$ signal the SO data is "0" (all registers reset). ## 4/9. LLHH XXXX DDDDDDDD - OR operation, and 'full diagnosis' With LLHH LLLL as the control word, each of the input signals IN1...IN4 are 'OR'ed with the corresponding SI data bits. With LLHH HHHH as the control word, each of the input signals IN9...IN12 are 'OR'ed with the corresponding SI data bits. This OR operation enables the serial interface to switch the channel ON, even though the corresponding parallel input might be in the off state. ### **SPI Priority for ON-State** Also parallel control of the outputs is possible without an SPI input. The OR-function is the default Boolean operation if the device restarts after a Reset, or when the supply voltage is switched on for the first time. If the OR operation is programmed it is latched until it is overwritten by the AND operation. ### 5/10. HHHH XXXX DDDDDDDD - AND operation, and 'full diagnosis' With HHHH LLLL as the control word, each of the input signals IN1...IN4 are 'AND'ed with the corresponding SI data bits. With HHHH HHHH as the control word, each of the input signals IN9...IN12 are 'AND'ed with the corresponding SI data bits. The AND operation implies that the output can be switched off by the SPI data bit input, even if the corresponding parallel input is in the ON state. #### **SPI Priority for OFF-state** This also implies that the serial input data bit can only switch the output channel ON if the corresponding parallel input is in the ON state. If the AND operation is programmed it is latched until it is overwritten by the OR operation. #### Control words beside No. 1-10 Not specified Control words are not executed (cause no function) and the shift register (SO Data) is reset after the $\overline{CS}$ signal (all "0"). ### Example for an access to channel 1 to 8: LLHH LLLL HLLH: OR operation between parallel inputs and data bits, i.e channel 1, 5 and 8 will be switched on. The next command is now: LHHH LLLL HHHH LLLL LHHH LLLL as command word has no special meaning and will not be accepted. The output states will not be changed and the shift register will be reset (at the next $\overline{\textbf{CS}}$ SO Data all "0"). ## **Diagnostics** $\overline{\text{FAULT}}$ - Fault pin. There is a general fault pin (open drain) which shows a high to low transition as soon as an error occurs for any one of the sixteen channels. This fault indication can be used to generate a $\mu\text{C}$ interrupt. Therefore a 'diagnosis' interrupt routine need only be called after this fault indication. This saves processor time compared to a cyclic reading of the SO information. As soon as a fault occurs, the fault information is latched into the diagnosis register. A new error will over-write the old error report. Serial data out pin (SO) is in a high impedance state when $\overline{CS}$ is high. If $\overline{CS}$ receives a LOW signal, all diagnosis bits can be shifted out serially. For full diagnosis there are two diagnostic bits per channel configured as shown in Figure 1. **Normal function:** The bit combination **HH** indicates that there is no fault condition, i.e. normal Figure 1: Two bits per channel diagnostic feedback function. **Overload, Short Circuit to Battery (SCB) or Overtemperature: HL** is set when the current limitation gets active, i.e. there is a overload, short to supply or overtemperature condition. **Open load:** An open load condition is detected when the drain voltage decreases below 3 V (typ.). **LH** bit combination is set. **Short Circuit to GND:** If a drain to ground short circuit exists and the drain to ground current exceeds 100 µA, short to ground is detected and the **LL** bit combination is set. A definite distinction between open load and short to ground is guaranteed by design. The standard way of obtaining diagnostic information is as follows: Clock in serial information into SI pin and wait approximately 150 µs to allow the outputs to settle. Clock in the identical serial information once again - during this process the data coming out at SO contains the bit combinations representing the diagnosis conditions as described in figure 1. ### Reset of the Diagnosis Register The diagnosis register is reset after reading the diagnosis data (after the falling CS edge). This is done for channels 1-8 and channels 9-16 separately depending on the previous command. By means of the control byte it is possible either to: - a) control the outputs according to the data byte, as well as being able to read the diagnostic information (two bits per channel) - or b) purely get diagnostic information without changing the state of the outputs - or c) read back the parallel inputs plus a simple diagnosis (one bit per channel) - or d) SPI "Echo Function" as a diagnosis of proper SPI function - a) Serial Control of Outputs #### LLHHLLLL LHLHHLLL Control Byte Data Byte SI information: OR-operation valid for channels 1 to 8. SO: 16 bit diagnosis for channels 1 to 8 performed during next chip select cycle. #### LLHHHHHHH LHLHHLLL Control Byte Data Byte SI information: OR-operation valid for channels 9 to 16 SO: 16 bit diagnosis for channels 9 to 16 performed during next chip select cycle. #### HHHHLLLL LHLHHLLL Control Byte Data Byte SI information: AND-operation valid for channels 1 to 8 SO: 16 bit diagnosis for channels 1 to 8 performed during next chip select cycle. #### HHHHHHHH LHLHHLLL Control Byte Data Byte SI information: AND-operation valid for channels 9 to 16 SO: 16 bit diagnosis for channels 9 to 16 performed during next chip select cycle. #### b) Diagnosis Only #### LLLLLLL XXXXXXXX Control Byte Data Byte SI information: Full diagnosis for channels 1 to 8. No change of output states. SO: 16 bit diagnosis for channels 1 to 8 performed during next chip select cycle. #### LLLLHHHHH XXXXXXXXX Control Byte Data Byte SI information: Full diagnosis for channels 9 to 16. No change of output states. SO: 16 bit diagnosis for channels 9 to 16 performed during next chip select cycle. c) Read back of parallel inputs plus simple diagnosis #### HHLLLLLL XXXXXXXX : Control Byte Data Byte SI information: No change of the output states. Read back of parallel inputs and 1 bit diag nosis for channels 1 to 8. SO:State of eight inputs plus 1 bit diagnosis for channel 1 to 8 during next chip select cycle. #### HHLLHHHH XXXXXXXX Control Byte Data Byte SI information: No change of the output states. Read back of parallel inputs and 1 bit diagnosis for channels 9 to 16. SO: State of eight inputs plus 1 bit diagnosis for channel 9 to 16 during next chip select cycle. ### d) SPI Echo function #### HLHLLLL XXXXXXXX : Control Byte Data Byte SI information: Echo function of SPI interface. No change of the output states. SO: During next chip select cycle the SI bits clocked in appear directly at SO because of an internal connection for this cycle #### HLHLHHHH XXXXXXXX Control Byte Data Byte SI information: Echo function of SPI interface. No change of the output states. SO: During next chip select cycle the SI bits clocked in appear directly at SO because of an internal connection for this cycle ## **Timing Diagrams** #### **Serial Interface** ## **Input Timing Diagram** ### **SO Valid Time Waveforms** ## **Enable and Disable Time Waveforms** ## **Power Outputs** # **Application Circuit** ## **Typical electrical Characteristics** ### **Drain-Source on-resistance** $R_{DS(ON)} = f(T_i)$ ; $V_s = 5V$ **Figure 2 :**Typical ON Resistance versus Junction-Temperature Channel 1-8 **Figure 3 :**Typical ON Resistance versus Junction-Temperature Channel 10, 11, 14, 15 **Figure 4 :**Typical ON Resistance versus Junction-Temperature Channel 9, 12, 13, 16 ## **Output Clamping Voltage** $V_{DS(AZ)} = f(T_j)$ ; $V_s = 5V$ **Figure 5 :** Typical Clamping Voltage versus Junction-Temperature Channel 1-8 **Figure 6 :** Typical Clamping Voltage versus Junction-Temperature Channel 9-16 ## **Parallel SPI Configuration** ## **Engine Management Application** TLE 6240 GP in combination with TLE 6230 GP (octal switch) for relays and general purpose loads and TLE 6220 GP to drive the injector valves. This arrangement covers the numerous loads to be driven in a modern Engine Management/Powertrain system. From 28 channels in sum 16 can be controlled direct in parallel for PWM applications. ## **Daisy Chain Application TLE 6240 GP** # Package and Ordering Code (all dimensions in mm) | P-DSO 36-12 | Ordering Code | |-------------|---------------| | TLE 6240 GP | Q67007-A9470 | Published by Infineon Technologies AG, Bereichs Kommunikation St.-Martin-Strasse 76, D-81541 München © Infineon Technologies AG 1999 All Rights Reserved. #### Attention please! The information herein is given to describe certain components and shall not be considered as warranted characteristics. Terms of delivery and rights to technical change reserved. We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. Infineon Technologies is an approved CECC manufacturer. #### Information For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide (see address list). #### Warnings Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.