#### LCAS 50 A AND 100 A 10/1000 OVERVOLTAGE PROTECTORS Customised Voltages for LCAS Protection Battery-Backed Ringing......87 V rms Ground-Backed Ringing ......101 V rms | DEVICE | V <sub>DRM</sub><br>V | V <sub>(BO)</sub> | LCAS<br>TERMINAL | |--------|-----------------------|-------------------|------------------| | '4125 | 100 | 125 | TIP | | '4219 | 180 | 219 | RING | R(B) 1 2 T(A) MDXXBG **SMBJ PACKAGE** (TOP VIEW) • N° ......UL Recognized Component #### device symbol | WAVE SHAPE | STANDARD | I <sub>TSP</sub><br>A | | | | |------------|---------------|-----------------------|--------|--|--| | WAVE SHAPE | STANDARD | Н3 | М3 | | | | | | SERIES | SERIES | | | | 2/10 µs | GR-1089-CORE | 500 | 300 | | | | 8/20 μs | IEC 61000-4-5 | 300 | 220 | | | | 10/160 μs | FCC Part 68 | 250 | 120 | | | | 10/700 μs | ITU-T K.20/21 | 200 | 100 | | | | 10/560 μs | FCC Part 68 | 160 | 75 | | | | 10/1000 μs | GR-1089-CORE | 100 | 50 | | | Terminals T and R correspond to the alternative line designators of A and B #### description These protector pairs have been formulated to limit the peak voltages on the line terminals of the '7581/2/3 LCAS (Line Card Access Switches) type devices. An LCAS may also be referred to as a Solid State Relay, SSR, i.e. a replacement of the conventional electro-mechanical relay. #### **HOW TO ORDER** | DEVICE | PACKAGE | CARRIER | ORDER AS | |--------------|-----------------------------|------------------------|---------------| | TISP4125H3BJ | | | TISP4125H3BJR | | TISP4219H3BJ | | Embassed Tana Daglad | TISP4219H3BJR | | TISP4125M3BJ | b) (J-Delia DO-214AA/SIVID) | Lilibossed Tape Reeled | TISP4125M3BJR | | TISP4219M3BJ | | | TISP4219M3BJR | Overvoltages are normally caused by a.c. power system or lightning flash disturbances which are induced or conducted on to the telephone line. These overvoltages are initially clipped by protector breakdown clamping until the voltage rises to the breakover level, which causes the device to crowbar into a low-voltage on state. This low-voltage on state causes the current resulting from the overvoltage to be safely diverted through the device. For negative surges, the high crowbar holding current prevents d.c. latchup with the SLIC current, as the surge current subsides. Each protector consists of a symmetrical voltage-triggered bidirectional thyristor. They are guaranteed to voltage limit and withstand the listed international lightning surges in both polarities. JULY 2001 #### TISP4125H3BJ & TISP4219H3BJ # absolute maximum ratings, T<sub>A</sub> = 25 °C (unless otherwise noted) | RATING | SYMBOL | VALUE | UNIT | |------------------------------------------------------------------------------------------------|---------------------|--------------|------| | Repetitive peak off-state voltage, (see Note 1) 4125 | V <sub>DRM</sub> | ±100<br>±180 | V | | Non-repetitive peak on-state pulse current (see Notes 2 and 3) | | | | | 2/10 μs (GR-1089-CORE, 2/10 μs voltage wave shape) | | 500 | | | 8/20 μs (IEC 61000-4-5, 1.2/50 μs voltage, 8/20 current combination wave generator) | | 300 | | | 10/160 μs (FCC Part 68, 10/160 μs voltage wave shape) | | 250 | | | 5/200 μs (VDE 0433, 10/700 μs voltage wave shape) | 1 | 220 | Α | | 0.2/310 μs (I3124, 0.5/700 μs voltage wave shape) | ITSP | 200 | _ ^ | | 5/310 μs (ITU-T K.20/21, 10/700 μs voltage wave shape) | | 200 | | | 5/310 μs (FTZ R12, 10/700 μs voltage wave shape) | | 200 | | | 10/560 μs (FCC Part 68, 10/560 μs voltage wave shape) | | 200<br>160 | | | 10/1000 μs (GR-1089-CORE, 10/1000 μs voltage wave shape) | | 100 | | | Non-repetitive peak on-state current (see Notes 2, 3 and 4) | | | | | 20 ms (50 Hz) full sine wave | | 55 | | | 16.7 ms (60 Hz) full sine wave | I <sub>TSM</sub> | 60 | Α | | 1000 s 50 Hz/60 Hz a.c. | | 2.1 | | | Initial rate of rise of on-state current, Exponential current ramp, Maximum ramp value < 200 A | di <sub>T</sub> /dt | 400 | A/µs | | Junction temperature | TJ | -40 to +150 | °C | | Storage temperature range | T <sub>stg</sub> | -65 to +150 | °C | - NOTES: 1. See Applications Information for voltage values at lower temperatures. - 2. Initially the TISP4xxxH3BJ must be in thermal equilibrium with $T_J$ = 25 °C. - 3. The surge may be repeated after the TISP4xxxH3BJ returns to its initial conditions. - 4. EIA/JESD51-2 environment and EIA/JESD51-3 PCB with standard footprint dimensions connected with 5 A rated printed wiring track widths. See Figure 10 for the current ratings at other durations. Derate current values at -0.61 %/°C for ambient temperatures above 25 °C #### recommended operating conditions | | COMPONENT | CONDITION | | MIN | TYP | MAX | UNIT | |-------------------|----------------------------------|----------------------------------------------------------|---------------------|-----|-----|-----|-------| | l Re | and a summer to the fall of | GR-1089-CORE first-level surge survival | | 0 | | | Ω | | | series current limiting resistor | GR-1089-CORE first-level and second-level surge survival | | 0 | | | Ω | | | 103301 | K.20, K.21 and K.45 coordination pass with a 400 | V primary protector | 6 | | | Ω | | V <sub>RING</sub> | AC ringing voltage | Figure 12, V <sub>BAT</sub> = -48 V ±2.5 V, | Battery-backed | | | 87 | V rms | | ▼ RING | | R1= R2 = 300 Ω, 0 °C < T <sub>A</sub> < +85 °C | Ground-backed | | | 101 | V rms | # electrical characteristics, '4xxxH3, $T_A$ = 25 °C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|--------------------------------------------------------------------------------|------------------------------------------------------------|-------|------|------|------| | lan. | Repetitive peak off- | $V_D = V_{DBM}$ | | | ±5 | μΑ | | IDRM | state current | $T_A = 85 ^{\circ}\text{C}$ | | | ±10 | μΛ | | V(20) | Breakover voltage $dv/dt = \pm 250 \text{ V/ms}, R_{SOURCE} = 300 \Omega$ 411 | | | ±125 | V | | | V <sub>(BO)</sub> | | 4219 | | | ±219 | V | | | | dv/dt ≤ ±1000 V/μs, Linear voltage ramp, | | | | | | V | Impulse breakover | Maximum ramp value = ±500 V '4125 | | | ±134 | V | | V <sub>(BO)</sub> | voltage | $di/dt = \pm 20 \text{ A/µs}$ , Linear current ramp, '4219 | | | ±229 | V | | | | Maximum ramp value = ±10 A | | | | | | I <sub>(BO)</sub> | Breakover current | $dv/dt = \pm 250 \text{ V/ms}, R_{SOURCE} = 300 \Omega$ | ±0.15 | | ±0.6 | Α | **JULY 2001** # electrical characteristics, '4xxxH3, T<sub>A</sub> = 25 °C (unless otherwise noted) (continued) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------|----------------------------|-------| | V <sub>T</sub> | On-state voltage | $I_T = \pm 5 \text{ A}, t_W = 100 \ \mu \text{s}$ | | | ±3 | V | | I <sub>H</sub> | Holding current | $I_T = \pm 5 \text{ A, di/dt} = +/-30 \text{ mA/ms}$ | ±0.15 | | ±0.6 | Α | | dv/dt | Critical rate of rise of off-state voltage | Linear voltage ramp, Maximum ramp value < 0.85V <sub>DRM</sub> | ±5 | | | kV/μs | | I <sub>D</sub> | Off-state current | $V_D = \pm 50 \text{ V}$ $T_A = 8$ | 35 °C | | ±10 | μΑ | | C <sub>off</sub> | Off-state capacitance | $ \begin{split} &f=1 \text{ MHz}, & V_d=1 \text{ V rms, } V_D=0, \\ &f=1 \text{ MHz, } & V_d=1 \text{ V rms, } V_D=-1 \text{ V} \\ &f=1 \text{ MHz, } & V_d=1 \text{ V rms, } V_D=-2 \text{ V} \\ &f=1 \text{ MHz, } & V_d=1 \text{ V rms, } V_D=-50 \text{ V} \\ &f=1 \text{ MHz, } & V_d=1 \text{ V rms, } V_D=-100 \text{ V} \\ &(\text{see Note 5}) \end{split} $ | | 80<br>71<br>65<br>30<br>23 | 90<br>79<br>74<br>35<br>28 | pF | NOTE 5: To avoid possible voltage clipping, the '4125 is tested with $V_D$ = -98 V. #### thermal characteristics | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|--|-----------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------| | R <sub>θJA</sub> | | EIA/JESD51-3 PCB, I <sub>T</sub> = I <sub>TSM(1000)</sub> ,<br>T <sub>A</sub> = 25 °C, (see Note 6) | | | 113 | °C/W | | | | 265 mm x 210 mm populated line card,<br>4-layer PCB, I <sub>T</sub> = I <sub>TSM(1000)</sub> , T <sub>A</sub> = 25 °C | | 50 | | 0/ ** | NOTE 6: EIA/JESD51-2 environment and PCB has standard footprint dimensions connected with 5 A rated printed wiring track widths. JULY 2001 #### **TISP4125M3BJ & TISP4219M3BJ** # absolute maximum ratings, T<sub>A</sub> = 25 °C (unless otherwise noted) | RATING | SYMBOL | VALUE | UNIT | |------------------------------------------------------------------------------------------------|---------------------|--------------|------| | Repetitive peak off-state voltage, (see Note 7) 4219 | $V_{DRM}$ | ±100<br>±180 | ٧ | | Non-repetitive peak on-state pulse current (see Notes 8 and 9) | | | | | 2/10 μs (GR-1089-CORE, 2/10 μs voltage wave shape) | | 300 | | | 8/20 μs (IEC 61000-4-5, 1.2/50 μs voltage, 8/20 current combination wave generator) | | 220 | | | 10/160 μs (FCC Part 68, 10/160 μs voltage wave shape) | | 120 | | | 5/200 μs (VDE 0433, 10/700 μs voltage wave shape) | | 110 | _ | | 0.2/310 μs (I3124, 0.5/700 μs voltage wave shape) | ITSP | 100 | A | | 5/310 μs (ITU-T K.20/21, 10/700 μs voltage wave shape) | | 100 | | | 5/310 μs (FTZ R12, 10/700 μs voltage wave shape) | | 100 | | | 10/560 μs (FCC Part 68, 10/560 μs voltage wave shape) | | | | | 10/1000 μs (GR-1089-CORE, 10/1000 μs voltage wave shape) | | 50 | | | Non-repetitive peak on-state current (see Notes 8, 9 and 10) | | | | | 20 ms (50 Hz) full sine wave | | 30 | | | 16.7 ms (60 Hz) full sine wave | I <sub>TSM</sub> | 32 | Α | | 1000 s 50 Hz/60 Hz a.c. | | 2.1 | | | Initial rate of rise of on-state current, Exponential current ramp, Maximum ramp value < 200 A | di <sub>T</sub> /dt | 300 | A/µs | | Junction temperature | TJ | -40 to +150 | °C | | Storage temperature range | T <sub>stg</sub> | -65 to +150 | °C | - $\hbox{NOTES: 7. See Applications Information for voltage values at lower temperatures.}$ - 8. Initially the TISP4xxxM3BJ must be in thermal equilibrium with $T_{cl} = 25 \, ^{\circ}\text{C}$ . - 9. The surge may be repeated after the TISP4xxxM3BJ returns to its initial conditions. - 10.EIA/JESD51-2 environment and EIA/JESD51-3 PCB with standard footprint dimensions connected with 5 A rated printed wiring track widths. See Figure 11 for the current ratings at other durations. Derate current values at -0.61 %/°C for ambient temperatures above 25 °C #### recommended operating conditions | | COMPONENT | CONDITION | | MIN | TYP | MAX | UNIT | |-------------------|-------------------------|----------------------------------------------------------|---------------------|-----|-----|-----|-------| | series curren | aariaa aurrant limitina | GR-1089-CORE first-level surge survival | | 10 | | | Ω | | | resistor | GR-1089-CORE first-level and second-level surge survival | | 12 | | | Ω | | | 16313101 | K.20, K.21 and K.45 coordination pass with a 400 | V primary protector | 6 | | | Ω | | V <sub>RING</sub> | AC ringing voltage | Figure 12, V <sub>BAT</sub> = -48 V ±2.5 V, | Battery-backed | | | 87 | V rms | | V RING | | R1= R2 = 300 Ω, 0 °C < T <sub>A</sub> < +85 °C | Ground-backed | | | 101 | V rms | # electrical characteristics, '4xxxM3, T<sub>A</sub> = 25 °C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|----------------------|---------------------------------------------------------------------|-------|-----|------|------| | 1 | Repetitive peak off- | $T_A = 25 ^{\circ}\text{C}$ | : | | ±5 | μA | | IDRM | state current | $V_D = V_{DRM}$ $T_A = 85 °C$ | ; | | ±10 | μΑ | | V | Breakover voltage | dy/dt = +350 V/ma | | | ±125 | V | | V <sub>(BO)</sub> | breakover voltage | $dv/dt = \pm 250 \text{ V/ms}, R_{SOURCE} = 300 \Omega $ | | | ±219 | V | | | | dv/dt ≤ ±1000 V/µs, Linear voltage ramp, | | | | | | V | Impulse breakover | Maximum ramp value = ±500 V '4129 | 5 | | ±132 | V | | V <sub>(BO)</sub> | voltage | $di/dt = \pm 20 \text{ A/}\mu\text{s}$ , Linear current ramp, '4219 | | | ±226 | V | | | | Maximum ramp value = ±10 A | | | | | | I <sub>(BO)</sub> | Breakover current | $dv/dt = \pm 250 \text{ V/ms}, R_{SOURCE} = 300 \Omega$ | ±0.15 | | ±0.6 | Α | **JULY 2001** # electrical characteristics, '4xxxM3, $T_A$ = 25 °C (unless otherwise noted) (continued) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------|----------------------------|-------| | V <sub>T</sub> | On-state voltage | $I_T = \pm 5 \text{ A}, t_W = 100 \mu \text{s}$ | | | ±3 | V | | IH | Holding current | $I_T = \pm 5 \text{ A, di/dt} = +/-30 \text{ mA/ms}$ | ±0.1 | 5 | ±0.6 | Α | | dv/dt | Critical rate of rise of off-state voltage | Linear voltage ramp, Maximum ramp value < 0.85V <sub>DRM</sub> | ±5 | | | kV/μs | | I <sub>D</sub> | Off-state current | $V_D = \pm 50 \text{ V}$ $T_A = 8$ | 5 °C | | ±10 | μΑ | | C <sub>off</sub> | Off-state capacitance | $ \begin{split} &f=1 \text{ MHz}, & V_d=1 \text{ V rms}, V_D=0, \\ &f=1 \text{ MHz}, & V_d=1 \text{ V rms}, V_D=-1 \text{ V} \\ &f=1 \text{ MHz}, & V_d=1 \text{ V rms}, V_D=-2 \text{ V} \\ &f=1 \text{ MHz}, & V_d=1 \text{ V rms}, V_D=-50 \text{ V} \\ &f=1 \text{ MHz}, & V_d=1 \text{ V rms}, V_D=-100 \text{ V} \\ &(\text{see Note 11}) \end{split} $ | | 62<br>56<br>52<br>26<br>21 | 74<br>67<br>62<br>31<br>25 | pF | NOTE $\,$ 11: To avoid possible voltage clipping, the '4125 is tested with $V_D$ = -98 V. #### thermal characteristics | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | $R_{\theta JA}$ | Junction to free air thermal resistance | EIA/JESD51-3 PCB, I <sub>T</sub> = I <sub>TSM(1000)</sub> ,<br>T <sub>A</sub> = 25 °C, (see Note 12) | | | 115 | °C/W | | 1 10ЈА | | 265 mm x 210 mm populated line card,<br>4-layer PCB, I <sub>T</sub> = I <sub>TSM(1000)</sub> , T <sub>A</sub> = 25 °C | | 52 | | | NOTE 12: EIA/JESD51-2 environment and PCB has standard footprint dimensions connected with 5 A rated printed wiring track widths. #### PARAMETER MEASUREMENT INFORMATION Figure 1. VOLTAGE-CURRENT CHARACTERISTIC FOR T AND R TERMINALS ALL MEASUREMENTS ARE REFERENCED TO THE R TERMINAL #### TISP4xxH3BJ TYPICAL CHARACTERISTICS # OFF-STATE CURRENT VS JUNCTION TEMPERATURE TCHAG VD = ±50 V 100 10 II<sub>D</sub>I - Off-State Current - µA 0.1 0.01 0.001 I<sub>T</sub> - On-State Current - A 2 1.5 0.7 -25 Figure 2. T<sub>J</sub> - Junction Temperature - °C **ON-STATE CURRENT** vs 75 100 125 150 10 #### **ON-STATE VOLTAGE** TC4HACC 200 150 $T_{\Delta} = 25 \, ^{\circ}C$ t<sub>w</sub> = 100 μs 100 70 50 40 30 20 15 10 7 5 4 3 # NORMALISED BREAKOVER VOLTAGE Figure 3. # NORMALISED HOLDING CURRENT Figure 5. 2 3 $V_{\tau}$ - On-State Voltage - V Figure 4. JULY 2001 #### TISP4xxxM3BJ TYPICAL CHARACTERISTICS # **OFF-STATE CURRENT JUNCTION TEMPERATURE** TCMAG V<sub>D</sub> = ±50 V 10 ||<sub>D</sub>| - Off-State Current - μΑ 1 0.01 0.001 -25 25 50 75 125 150 100 T, - Junction Temperature - °C # **ON-STATE CURRENT** Figure 6. # NORMALISED BREAKOVER VOLTAGE Figure 7. # NORMALISED HOLDING CURRENT #### **RATING AND THERMAL INFORMATION** # TISP4xxxH3BJ NON-REPETITIVE PEAK ON-STATE CURRENT vs Figure 10. # TISP4xxxM3BJ NON-REPETITIVE PEAK ON-STATE CURRENT vs Figure 11. JULY 2001 #### APPLICATIONS INFORMATION #### Introduction These protector pairs has been designed to limit the peak voltages on the line terminals of '7581/7582/7583 LCAS (Line Card Access Switch) parts. An LCAS may also be referred to as a Solid-State Relay, SSR, i.e. a replacement of the conventional electro-mechanical relay. The '7581 LCAS has two solid-state switches which connect the telephone line to the line card SLIC (Subscriber Line Interface Circuit), Figure 12, SW1 and SW2. A further two solid-state switches connect the telephone ringing generator to the line, Figure 12, SW3 and SW4. Applied 5-volt logic signals control the condition of the switches to perform the functions of line disconnect, connection to the SLIC and application of ringing. If excessive long-term overdissipation occurs, a thermal sensor activates thermal shutdown and opens the switches. The SLIC side of switches SW1 and SW2 is limited in voltage by internal protectors Th3 and Th4. The line-side of the LCAS is voltage limited by the two TISP® parts. Figure 12. Basic LCAS Arrangement Additional functions are provided by the '7582 (line test access) and the '7583 (test-in and test-out access). Up to three conventional electro-mechanical relays may be replaced by the LCAS. The resulting size reduction can double the line density of a line card. This document covers the types of overvoltage protection required by the '7581 LCAS and how the TISP<sup>®</sup> part voltages are selected to provide these requirements. The LCAS '7582 and '7583 are also covered as the additional switches used in these parts are similar to the '7581. ### LCAS switch ratings When a switch is in the off state, the maximum withstand voltage may be set by the switch itself or by the control line to the switch. At $25^{\circ}$ C the switch terminal to ground voltage rating for all the switches is $\pm 320$ V. Switches SW1 to SW3 are bidirectional MOS types and can withstand $\pm 320$ V between terminals. Switch SW4 is bidirectional thyristor which is rated at $\pm 465$ V between terminals. Overcurrents as well as overvoltages occur on telephone lines. In the on state, the thyristor switch, SW4, is capable of withstanding high levels of current overload. For currents above about 200 mA, the MOS switches, SW1 to SW3, will go into a current limited condition. This will cause the voltage to rise across the switch and large amounts of power to be developed. In the longer term, this power loss increases the overall chip temperature. When the temperature exceeds about 125 °C, thermal shutdown occurs and the switches are set to the off state. Without power loss, the LCAS will cool. Eventually, the thermal trip will reset, setting the switches back in the high power loss condition again. The cycle of temperature increase, thermal shutdown, temperature decrease and switch re-activation will continue until the overcurrent ceases. Figure 13. LCAS shown with switch breakdown limits ### equivalent circuit Figure 13 shows the LCAS switch voltage ratings as breakdown diodes, which must not be allowed to conduct. Each switch has three diodes; one between poles and the other two from each pole to ground. At 25 $^{\circ}$ C, switches SW1 through to SW3 have breakdown diode voltages of $\pm 320$ V. Switch SW4 has breakdown diode voltage values of $\pm 465$ V for the one between poles and $\pm 320$ V for the two diodes connected to JULY 2001 ground. Note that only protection to ground is required, as in the limit, the inter-switch voltage limitation of $\pm 640 \text{ V}$ is the same as the switch to ground limitation of $\pm 320 \text{ V}$ and $\pm 320 \text{ V}$ in both polarities. #### protector voltages Protector working and protection voltage design calculations for the LCAS are described in the IEEE Std. C62.37.1-2000, *IEEE Guide for the Application of Thyristor Surge Protection Devices*, pp 40-43. These calculations comprehend: the temperature variation of LCAS voltage ratings, increase in protection voltage with ambient temperature rise, long term a.c. heating and under impulse conditions, decrease in working voltage with ambient temperature fall, ground-backed and battery-backed ringing configurations (see Figure 13). These calculation techniques were used to set the TISP<sup>®</sup> part voltages. Using these TISP<sup>®</sup> parts allows normal system voltage levels of $\pm 100 \text{ V}$ on TIP and $\pm 180 \text{ V}$ on RING without clipping at 25 °C. At 0 °C ambient, these voltage levels become $\pm 97 \text{ V}$ on TIP and $\pm 174 \text{ V}$ on RING. Under open circuit line conditions, this means that the peak ringing voltage cannot exceed $\pm 174 \text{ V}$ for equipment operation down to 0 °C ambient. Assuming a battery voltage of 48 V $\pm 2.5$ V and battery-backed ringing, the maximum peak a.c. ring voltage is 174 V - 50.5 V = 123.5 V or 87 V rms. The working voltage of $\pm 97$ V on TIP is more than half the $\pm 174$ V working voltage on RING. As a result the TIP working voltage does not represent a limitation for systems where the TIP return resistance is equal or less than the RING source resistance. For balanced impedance ground-backed ringing, the maximum peak a.c. ring voltage under short line conditions (short between TIP and RING) is limited by the TIP working voltage of $\pm 97$ V. In the negative ring polarity the limit of the voltage is made up from the half the battery voltage plus half of the peak a.c. ring voltage. The maximum peak a.c. ring voltage is 2 x (97 - 50.5/2) = 143.5 V or 101 V rms. Line test voltage levels must be considered, whether they be applied by using LCAS switches or separate electro-mechanical relays. For these $TISP^{@}$ parts the applied test voltage should not exceed the lowest working voltage, which is $\pm 97$ V. #### **MECHANICAL DATA** # recommended printed wiring footprint. MDXXBI ## device symbolization code Devices will be coded as below. As the device parameters are symmetrical, terminal 1 is not identified. | DEVICE | SYMBOLIZATION | | | |--------------|---------------|--|--| | DEVICE | CODE | | | | TISP4125H3BJ | 4125H3 | | | | TISP4219H3BJ | 4219H3 | | | | TISP4125M3BJ | 4125M3 | | | | TISP4219M3BJ | 4219M3 | | | #### carrier information For production quantities the carrier is embossed tape reel pack. Evaluation quantities may be shipped in bulk pack or embossed tape. | CARRIER | STANDARD QUANTITY | |-------------------------|-------------------| | Embossed Tape Reel Pack | 3 000 | #### **MECHANICAL DATA** ## SMBJ (DO-214AA) # plastic surface mount diode package This surface mount package consists of a circuit mounted on a lead frame and encapsulated within a plastic compound. The compound will withstand soldering temperature with no deformation, and circuit performance characteristics will remain stable when operated in high humidity conditions. Leads require no additional cleaning or processing when used in soldered assembly. MDXXBHA #### **MECHANICAL DATA** ## tape dimensions NOTES: A. The clearance between the component and the cavity must be within 0,05 mm MIN. to 0,65 mm MAX. so that the component cannot rotate more than 20° within the determined cavity. MDXXBJ B. Taped devices are supplied on a reel of the following dimensions:- Reel diameter: 330 $\pm$ 3,0 mm Reel hub diameter 75 mm MIN. Reel axial hole: 13,0 $\pm$ 0,5 mm C. 3000 devices are on a reel. JULY 2001 #### **IMPORTANT NOTICE** Power Innovations Limited (PI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to verify, before placing orders, that the information being relied on is current. PI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with PI's standard warranty. Testing and other quality control techniques are utilized to the extent PI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. PI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor is any license, either express or implied, granted under any patent right, copyright, design right, or other intellectual property right of PI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. PI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORISED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS. Copyright © 2001, Power Innovations Limited