# **Complementary Silicon Power Transistors** $\dots$ designed for general–purpose switching and amplifier applications. • DC Current Gain — $$h_{FE} = 20-70 @ I_{C}$$ = 4.0 Adc • Collector-Emitter Saturation Voltage — $$V_{CE(sat)} = 1.1 \text{ Vdc (Max)} @ I_C$$ = 4.0 Adc • Excellent Safe Operating Area ## **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |----------------------------------------------------------------------|-----------------------------------|-------------|---------------| | Collector–Emitter Voltage | V <sub>CEO</sub> | 60 | Vdc | | Collector–Emitter Voltage | V <sub>CER</sub> | 70 | Vdc | | Collector–Base Voltage | V <sub>CB</sub> | 100 | Vdc | | Emitter–Base Voltage | V <sub>EB</sub> | 7.0 | Vdc | | Collector Current — Continuous | I <sub>C</sub> | 1 5 | Adc | | Base Current | I <sub>B</sub> | 7.0 | Adc | | Total Power Dissipation @ T <sub>C</sub> = 25°C<br>Derate above 25°C | P <sub>D</sub> | 90<br>0.72 | Watts<br>W/°C | | Operating and Storage Junction<br>Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -65 to +150 | °C | ## THERMAL CHARACTERISTICS | Characteristic | Symbol | Max | Unit | | |-----------------------------------------|-----------------|------|------|--| | Thermal Resistance, Junction to Case | $R_{\theta JC}$ | 1.39 | °C/W | | | Thermal Resistance, Junction to Ambient | $R_{ heta JA}$ | 35.7 | °C/W | | Figure 1. DC Current Gain # TIP3055 PNP TIP2955 15 AMPERE POWER TRANSISTORS COMPLEMENTARY SILICON 60 VOLTS 90 WATTS ## TIP3055 TIP2955 # **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted) | Symbol | Min | Max | Unit | |-----------------------|--------------------------------------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | V <sub>CEO(sus)</sub> | 60 | _ | Vdc | | I <sub>CER</sub> | _ | 1.0 | mAdc | | ICEO | _ | 0.7 | mAdc | | I <sub>CEV</sub> | _ | 5.0 | mAdc | | I <sub>EBO</sub> | _ | 5.0 | mAdc | | | | | | | h <sub>FE</sub> | 20<br>5.0 | 70<br>— | _ | | V <sub>CE(sat)</sub> | _<br>_ | 1.1<br>3.0 | Vdc | | V <sub>BE(on)</sub> | _ | 1.8 | Vdc | | | | | | | I <sub>s/b</sub> | 3.0 | _ | Adc | | | | • | - | | f <sub>T</sub> | 2.5 | _ | MHz | | h <sub>fe</sub> | 15 | _ | kHz | | | VCEO(sus) ICER ICEO ICEV IEBO VCE(sat) VBE(on) I <sub>s/b</sub> | VCEO(sus) 60 | VCEO(sus) 60 — ICER — 1.0 ICEO — 0.7 ICEV — 5.0 IEBO — 5.0 VCE(sat) — 1.1 — 3.0 — VBE(on) — 1.8 | <sup>(1)</sup> Pulse Test: Pulse Width = 300 $\mu$ s, Duty Cycle $\leq$ 2.0%. NOTE: For additional design curves, refer to electrical characteristics curves of 2N3055. Figure 2. Maximum Rated Forward Bias Safe Operating Area There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate $I_C-V_{CE}$ limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate. The data of Figure 2 is based on $T_C = 25\,^{\circ}\text{C}$ ; $T_{J(pk)}$ is variable depending on power level. Second breakdown pulse limits are valid for duty cycles to 10% but must be derated for temperature. # TIP3055 TIP2955 # **PACKAGE DIMENSIONS** # CASE 340D-02 **ISSUE E** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. | | MILLIMETERS | | INCHES | | |-----|-------------|-------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 20.35 | | 0.801 | | В | 14.70 | 15.20 | 0.579 | 0.598 | | C | 4.70 | 4.90 | 0.185 | 0.193 | | D | 1.10 | 1.30 | 0.043 | 0.051 | | Е | 1.17 | 1.37 | 0.046 | 0.054 | | G | 5.40 | 5.55 | 0.213 | 0.219 | | Н | 2.00 | 3.00 | 0.079 | 0.118 | | J | 0.50 | 0.78 | 0.020 | 0.031 | | K | 31.00 | REF | 1.220 REF | | | L | | 16.20 | | 0.638 | | Q | 4.00 | 4.10 | 0.158 | 0.161 | | S | 17.80 | 18.20 | 0.701 | 0.717 | | U | 4.00 REF | | 0.157 | REF | | v | 1 75 RFF | | 0.069 | | - STYLE 1: PIN 1. BASE 2. COLLECTOR 3. EMITTER 4. COLLECTOR #### TIP3055 TIP2955 ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### PUBLICATION ORDERING INFORMATION # Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada **JAPAN**: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031 Phone: 81–3–5740–2700 Email: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.