### TELECOMMUNICATION SYSTEM SECONDARY PROTECTION Ion-Implanted Breakdown Region **Precise and Stable Voltage** Low Voltage Overshoot under Surge | DEVICE | V <sub>(Z)</sub> | V <sub>(BO)</sub> | | | |--------|------------------|-------------------|--|--| | DEVICE | ٧ | ٧ | | | | '4082 | 58 | 82 | | | ## **Planar Passivated Junctions** Low Off-State Current < 10 μA ## **Rated for International Surge Wave Shapes** | WAVE SHAPE | STANDARD | I <sub>TSP</sub><br>A | |------------|------------------|-----------------------| | 8/20 µs | ANSI C62.41 | 150 | | 10/160 µs | FCC Part 68 | 60 | | 10/560 µs | FCC Part 68 | 45 | | 0.5/700 μs | RLM 88 | 38 | | | FTZ R12 | 50 | | 10/700 µs | VDE 0433 | 50 | | | CCITT IX K17/K20 | 50 | | 10/1000 μs | REA PE-60 | 40 | ## UL Recognized, E132482 ## description The TISP4082 is designed specifically for telephone equipment protection against lightning and transients induced by a.c. power lines. These devices consist of a bidirectional suppressor element connecting the A and B terminals. They will suppress inter-wire voltage transients. Transients are initially clipped by zener action until the voltage rises to the breakover level, which causes the device to crowbar. The high crowbar holding current prevents d.c. latchup as the transient subsides. ## **DO-220 PACKAGE** (TOP VIEW) Pin 1 is in electrical contact with the mounting base MD4XABA ## device symbol These monolithic protection devices fabricated in ion-implanted planar structures to ensure precise and matched breakover control and are virtually transparent to the system in normal operation PRODUCTION DATA information is current as of testing of all parameters. # TISP4082 SYMMETRICAL TRANSIENT VOLTAGE SUPPRESSORS APRIL 1987 - REVISED SEPTEMBER 1997 ## absolute maximum ratings at 25°C case temperature (unless otherwise noted) | RATING | SYMBOL | VALUE | UNIT | |------------------------------------------------------------------------------------------|---------------------|-------------|-------| | Non-repetitive peak on-state pulse current (see Notes 1, 2 and 3) | | | | | 8/20 μs (ANSI C62.41, open-circuit voltage wave shape 1.2/50 μs) | | 150 | | | 10/160 μs (FCC Part 68, open-circuit voltage wave shape 10/160 μs) | | 60 | | | 5/200 μs (VDE 0433, open-circuit voltage wave shape 2 kV, 10/700 μs) | | 50 | | | 0.5/310 µs (RLM 88, open-circuit voltage wave shape 1.5 kV, 0.5/700 µs) | I <sub>TSP</sub> | 38 | Α | | 5/310 μs (CCITT IX K17/K20, open-circuit voltage wave shape 1.5 kV, 10/700 μs) | | 50 | | | 5/310 μs (FTZ R12, open-circuit voltage wave shape 2 kV, 10/700 μs) | | 50 | | | 10/560 μs (FCC Part 68, open-circuit voltage wave shape 10/560 μs) | | 45 | | | 10/1000 μs (REA PE-60, open-circuit voltage wave shape 10/1000 μs) | | 50 | | | Non-repetitive peak on-state current, 50 Hz, 2.5 s (see Notes 1 and 2) | I <sub>TSM</sub> | 10 | A rms | | Initial rate of rise of on-state current, Linear current ramp, Maximum ramp value < 38 A | di <sub>T</sub> /dt | 250 | A/µs | | Junction temperature | | 150 | °C | | Operating free - air temperature range | | 0 to 70 | °C | | Storage temperature range | T <sub>stg</sub> | -40 to +150 | °C | | Lead temperature 1.5 mm from case for 10 s | T <sub>lead</sub> | 260 | °C | - NOTES: 1. Above 70°C, derate linearly to zero at 150°C case temperature - 2. This value applies when the initial case temperature is at (or below) 70°C. The surge may be repeated after the device has returned to thermal equilibrium. - 3. Most PTT's quote an unloaded voltage waveform. In operation the TISP essentially shorts the generator output. The resulting loaded current waveform is specified. # electrical characteristics, $T_J = 25$ °C | | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |-----------------------------|----------------------------------------------|-------------------------|---------------------|--------------|--------|-------|-------|-------| | V <sub>Z</sub> | Reference zener voltage | I <sub>Z</sub> = ± 1mA | | | ± 58 | | | V | | <sup>∞</sup> V <sub>Z</sub> | Temperature coefficient of reference voltage | | | | | 0.1 | | %/°C | | V <sub>(BO)</sub> | Breakover voltage | (see Notes 5 and 6) | | | | | ± 82 | V | | I <sub>(BO)</sub> | Breakover current | (see Note 5) | | | ± 0.15 | | ± 0.6 | Α | | V <sub>TM</sub> | Peak on-state voltage | I <sub>T</sub> = ± 5 A | (see Notes 5 and 6) | | | ± 2.2 | ± 3 | V | | I <sub>H</sub> | Holding current | (see Note 5) | | | ± 150 | | | mA | | dv/dt | Critical rate of rise of off-state voltage | (see Note 7) | | | | | ± 5 | kV/μs | | I <sub>D</sub> | Off-state leakage current | V <sub>D</sub> = ± 50 V | | | | | ± 10 | μΑ | | C <sub>off</sub> | Off-state capacitance | $V_D = 0$ | f = 1 kHz | (see Note 4) | | 110 | 200 | pF | - NOTES: 4. These capacitance measurements employ a three terminal capacitance bridge incorporating a guard circuit. The third terminal is connected to the guard terminal of the bridge. - 5. These parameters must be measured using pulse techniques, $t_w$ = 100 $\mu s$ , duty cycle $\leq$ 2%. - 6. These parameters are measured with voltage sensing contacts seperate from the current carrying contacts located within 3.2 mm (0.125 inch) from the device body. - 7. Linear rate of rise, maximum voltage limited to 80 % $V_Z$ (minimum). ### thermal characteristics | PARAMETER | MIN | TYP | MAX | UNIT | |----------------------------------------------------------|-----|-----|------|------| | R <sub>0JA</sub> Junction to free air thermal resistance | | | 62.5 | °C/W | Figure 1. VOLTAGE-CURRENT CHARACTERISTIC TERMINALS A AND B ### **MECHANICAL DATA** ### **TO-220** ## 2-pin plastic flange-mount package This single-in-line package consists of a circuit mounted on a lead frame and encapsulated within a plastic compound. The compound will withstand soldering temperature with no deformation, and circuit performance characteristics will remain stable when operated in high humidity conditions. Leads require no additional cleaning or processing when used in soldered assembly. NOTES: A. Tie bar short height according to package version. MDXXBL Version 1, pin 1 is in electrical contact with the mounting tab via tie bar short - stand off height: 2,0 mm maximum. Version 2, pin 1 is in electrical contact with the mounting tab (no external tie bar short). - B. Mounting tab corner profile according to package version. - C. Typical fixing hole centre stand off height according to package version. Version 1, 18,0 mm. Version 2, 17,6 mm. APRIL 1987 - REVISED SEPTEMBER 1997 #### **IMPORTANT NOTICE** Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current. TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Copyright © 1997, Texas Instruments Incorporated