- 100-mA Low-Dropout Regulator - Adjustable Output Voltage (0.7 V to 5.5 V) - Only 23 μA Quiescent Current at 100 mA - 1 μA Quiescent Current in Standby Mode - Over Current Limitation - –40°C to 125°C Operating Junction Temperature Range - 5-Pin SOT-23 (DBV) Package ## description The TPS76201 low-dropout (LDO) voltage regulator features an adjustable output voltage as low as 0.7 V. It is an ideal regulator for sub 1.2-V DSP core voltage supplies and is equally suited for similar applications with other low-voltage processors and controllers. SOT-23 packaging and the high-efficiency that results from the regulator's ultralow power operation make the TPS76201 especially useful in handheld and portable battery applications. This regulator features low dropout voltages and ultralow quiescent current compared to conventional LDO regulators. Offered in a 5-terminal small outline integrated-circuit SOT-23 package, the TPS76201 is ideal for micropower operations and where board space is at a premium. A combination of new circuit design and process innovation has enabled the usual PNP pass transistor to be replaced by a PMOS pass element. Since the PMOS pass element is a voltage-driven device, the quiescent current is ultralow (30 $\mu$ A maximum) and is stable over the entire range of output load current (10 $\mu$ A to 100 mA). Intended for use in portable systems such as laptops and cellular phones, the ultralow-power operation results in a significant increase in the system battery operating life. The TPS76201 also features a logic-enabled sleep mode to shut down the regulator, reducing quiescent current to 1 $\mu$ A typical at T<sub>J</sub> = 25°C. The TPS76201 is offered in an adjustable version (programmable over the range of 0.7 V to 5.5 V). ### AVAILABLE OPTIONS† | TJ | VOLTAGE | PACKAGE | PART N | UMBER | SYMBOL | |----------------|----------------------------|-----------------|---------------|---------------|--------| | -40°C to 125°C | Variable<br>0.7 V to 5.5 V | SOT-23<br>(DBV) | TPS76201DBVT‡ | TPS76201DBVR§ | PFUI | <sup>†</sup> Contact the factory for availability of fixed output options. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. <sup>‡</sup>The DBVT indicates tape and reel of 250 parts. <sup>§</sup> The DBVR indicates tape and reel of 3000 parts. ## TPS76201 LOW OUTPUT ADJUSTABLE **ULTRALOW-POWER 100-mA LDO LINEAR REGULATOR** SLVS323A - FEBRUARY 2001 - REVISED MAY 2001 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Input voltage range (see Note 1) | 0.3 V to 13.5 V | |--------------------------------------------------------------|---------------------------------| | Voltage range at EN | 0.3 V to V <sub>I</sub> + 0.3 V | | Voltage on OUT, FB | 7 V | | Peak output current | Internally limited | | ESD rating, HBM | 2 kV | | Continuous total power dissipation | See Dissipation Rating Table | | Operating virtual junction temperature range, T <sub>J</sub> | –40°C to 150°C | | Storage temperature range, T <sub>Stq</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to network ground terminal. #### **DISSIPATION RATING TABLE** | BOARD | PACKAGE | $R_{ heta}$ | $R_{ heta JA}$ | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | $T_{\mbox{$\Delta$}} \leq 25^{\circ}\mbox{$C$}$ POWER RATING | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | |---------|---------|-------------|----------------|------------------------------------------------|--------------------------------------------------------------|---------------------------------------|---------------------------------------| | Low K‡ | DBV | 65.8°C/W | 259°C/W | 3.9 mW/°C | 386 mW | 212 mW | 154 mW | | High K§ | DBV | 65.8°C/W | 180°C/W | 5.6 mW/°C | 555 mW | 305 mW | 222 mW | <sup>‡</sup> The JEDEC Low K (1s) board design used to derive this data was a 3 inch x 3 inch, two layer board with 2 ounce copper traces on top of the board. § The JEDEC High K (2s2p) board design used to derive this data was a 3 inch x 3 inch, multilayer board with 1 ounce internal power and ground planes and 2 ounce copper traces on top and bottom of the board. ## recommended operating conditions | | MIN | NOM M | ٩X | UNIT | |--------------------------------------------|------|-------|-----|------| | Input voltage, V <sub>I</sub> (see Note 2) | 2.7 | | 10 | V | | Output voltage range, VO | 0.7 | | 5.5 | V | | Continuous output current, IO (see Note 3) | 0.01 | 1 | 00 | mA | | Operating junction temperature, TJ | -40 | 1 | 25 | °C | - NOTES: 2. To calculate the minimum input voltage for your maximum output current, use the following formula: $V_{Imin} = V_{Omax} + V_{DO}(max load)$ - Continuous output current and operating junction temperature are limited by internal protection circuitry, but it is not recommended that the device operate under conditions beyond those specified in this table for extended periods of time. # electrical characteristics over recommended operating free-air temperature range, $V_I = V_{O(typ)} + 1$ V, $I_O = 100$ mA, $\overline{EN} = 0$ V, $C_o = 4.7$ $\mu F$ (unless otherwise noted) | PARAMETER | TEST CO | NDITIONS | MIN | TYP | MAX | UNIT | | |--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------|------|--------------------|-------|--| | Output valtage (40 v.A to 400 mA load) (and Note 4) | $0.7 \text{ V} \le \text{V}_{\text{O}} \le 5.5 \text{ V},$ | T <sub>J</sub> = 25°C | | ٧o | | V | | | Output voltage (10 μA to 100 mA load) (see Note 4) | $0.7 \text{ V} \le \text{V}_{\text{O}} \le 5.5 \text{ V},$ | $T_J = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | 0.97V <sub>O</sub> | | 1.03V <sub>O</sub> | V | | | Quiescent current (GND current) | EN = 0V,<br>10 μA < I <sub>O</sub> < 100 mA | T <sub>J</sub> = 25°C | | 23 | | | | | (see Notes 4 and 5) | EN = 0 V,<br>10 μA < I <sub>O</sub> < 100 mA | $T_J = -40^{\circ}C \text{ to } 125^{\circ}C,$ | | | 30 | μΑ | | | Load regulation | $\overline{\text{EN}} = 0 \text{ V},$<br>10 $\mu\text{A} < \text{I}_{\text{O}} < 100 \text{ mA}$ | T <sub>J</sub> = 25°C | | 12 | | mV | | | Output valtage line regulation (AV = AV | 2.7 V < V <sub>I</sub> ≤ 10 V,<br>See Note 4 | T <sub>J</sub> = 25°C, | | 0.04 | | %/V | | | Output voltage line regulation (ΔV <sub>O</sub> /V <sub>O</sub> ) (see Note 5) | $2.7 \text{ V} < \text{V}_{\text{I}} \le 10 \text{ V},$<br>$\text{T}_{\text{J}} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C},$ | See Note 4 | | | 0.1 | %/V | | | Output noise voltage | BW = 300 Hz to 50 kH $V_0 = 0.7 V$ , | z, C <sub>O</sub> = 10 μF,<br>T <sub>J</sub> = 25°C | | 60 | | μVRMS | | | Output current limit | V <sub>O</sub> = 0 V, | See Note 4 | | 350 | 750 | mA | | | Standby current | EN = V∣, | 2.7 < V <sub>I</sub> < 10 V | | 1 | | μΑ | | | Standby current | $T_J = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | | | | 2 | μΑ | | | FB input current | FB = 0.666 V | | -1 | | 1 | μΑ | | | High level enable input voltage | 2.7 V < V <sub>I</sub> < 10 V | | 1.7 | | | V | | | Low level enable input voltage | 2.7 V < V <sub>I</sub> < 10 V | | | | 0.8 | V | | | Power supply ripple rejection | f = 1 kHz,<br>T <sub>J</sub> = 25°C, | $C_0 = 10 \mu F$ ,<br>See Note 4 | | 60 | | dB | | | Input ourrest (FNI) | EN = 0 V | | -1 | 0 | 1 | μΑ | | | Input current (EN) | EN = V <sub>I</sub> | | -1 | | 1 | μΑ | | NOTES: 4. Minimum IN operating voltage is 2.7 V or $V_{O(typ)}$ + 1 V, whichever is greater. Maximum IN voltage 10 V, minimum output current 10 $\mu$ A, maximum output current 100 mA. 5. If $V_0 \le 1.8$ V then $V_{lmin} = 2.7$ V, $V_{lmax} = 10$ V: Line Reg. (mV) = $$(\%/V) \times \frac{V_O(V_{lmax} - 2.7 \text{ V})}{100} \times 1000$$ If $V_O \ge 2.5 \text{ V}$ then $V_{lmin} = V_O + 1 \text{ V}$ , $V_{lmax} = 10 \text{ V}$ : Line Reg. (mV) = $$(\%/V) \times \frac{V_O(V_{Imax} - (V_O + 1 V))}{100} \times 1000$$ ## functional block diagram ### TPS76201 ## **Terminal Functions** | TERMII | NAL | 1/0 | DESCRIPTION | | | | |--------|-----|-----|--------------------------|--|--|--| | NAME | NO. | 20 | DESCRIPTION | | | | | GND | 2 | | Ground | | | | | EN | 3 | Ι | Enable input | | | | | FB | 4 | I | Feedback voltage | | | | | IN | 1 | I | put supply voltage | | | | | OUT | 5 | 0 | Regulated output voltage | | | | ### **TYPICAL CHARACTERISTICS** ## **Table of Graphs** | | | | FIGURE | |----------------|------------------------------------|-------------------------|--------| | V - | Output valtage | vs Output current | 1, 2 | | Vo | Output voltage | vs Junction temperature | 3 | | | Ground current | vs Junction temperature | 4 | | | Output spectral noise density | vs Frequency | 5 | | z <sub>O</sub> | Output impedance | vs Frequency | 6 | | \/ | Dropout voltage | vs Input voltage | 7 | | VDO | Dropout voltage | vs Junction temperature | 8 | | | Power supply ripple rejection | vs Frequency | 9 | | | Output voltage and enable voltage | vs Time (start-up) | 10 | | | Line transient response | | 11, 13 | | | Load transient response | | 12, 14 | | | Equivalent series resistance (ESR) | vs Output current | 15, 16 | ### TYPICAL CHARACTERISTICS ### TYPICAL CHARACTERISTICS ## OUTPUT VOLTAGE AND ENABLE VOLTAGE Figure 10 Figure 11 Figure 13 TYPICAL REGIONS OF STABILITY EQUIVALENT SERIES RESISTANCE (ESR) t - Time - us Figure 14 ## TYPICAL REGIONS OF STABILITY EQUIVALENT SERIES RESISTANCE (ESR) ### APPLICATION INFORMATION The TPS76201 low-dropout (LDO) regulator has been optimized for use in battery-operated equipment including, but not limited to, the sub 1.2-V DSP core voltage supplies. It features low quiescent current (23 $\mu$ A nominally) and enable inputs to reduce supply currents to 1 $\mu$ A when the regulators are turned off. A typical application circuit is shown in Figure 17. Figure 17. Typical Application Circuit ### external capacitor requirements Although not required, a 0.047- $\mu$ F or larger ceramic input bypass capacitor, connected between IN and GND and located close to the TPS76201, is recommended to improve transient response and noise rejection. A higher-value electrolytic input capacitor may be necessary if large, fast-rise-time load transients are anticipated and the device is located several inches from the power source. Like all low dropout regulators, the TPS76201 requires an output capacitor connected between OUT and GND to stabilize the internal control loop. The minimum recommended capacitance is 4.7 $\mu\text{F}$ . The ESR (equivalent series resistance) of the capacitor should be between 0.3 $\Omega$ and 1.5 $\Omega$ . to ensure stability. Capacitor values larger than 4.7 $\mu\text{F}$ are acceptable, and allow the use of smaller ESR values. Capacitances less than 4.7 $\mu\text{F}$ are not recommended because they require careful selection of ESR to ensure stability. Solid tantalum electrolytic, aluminum electrolytic, and multilayer ceramic capacitors are all suitable, provided they meet the requirements described above. Most of the commercially available 4.7 $\mu\text{F}$ surface-mount solid tantalum capacitors, including devices from Sprague, Kemet, and Nichico, meet the ESR requirements stated above. Multilayer ceramic capacitors may have very small equivalent series resistances and may thus require the addition of a low value series resistor to ensure stability. ### **CAPACITOR SELECTION** | PART NO. | MFR. | VALUE | MAX ESR† | SIZE $(H \times L \times W)^{\ddagger}$ | |------------------|---------|--------|--------------|-----------------------------------------| | T494B475K016AS | KEMET | 4.7 μF | $1.5~\Omega$ | $1.9\times3.5\times2.8$ | | 195D106x0016x2T | SPRAGUE | 10 μF | $1.5~\Omega$ | $1.3\times7.0\times2.7$ | | 695D106x003562T | SPRAGUE | 10 μF | $1.3~\Omega$ | $2.5\times7.6\times2.5$ | | TPSC475K035R0600 | AVX | 4.7 μF | $0.6~\Omega$ | $2.6 \times 6.0 \times 3.2$ | <sup>†</sup> ESR is maximum resistance in Ohms at 100 kHz and T<sub>A</sub> = 25°C. Contact manufacturer for minimum ESR values. <sup>‡</sup> Size is in mm. ### APPLICATION INFORMATION ### output voltage programming The output voltage of the TPS76201 adjustable regulator is programmed using an external resistor divider as shown in Figure 18. The output voltage is calculated using: $$V_{O} = V_{ref} \times \left(1 + \frac{R1}{R2}\right) \tag{1}$$ Where: V<sub>ref</sub> = 0.6663 V typ (the internal reference voltage) Resistors R1 and R2 should be chosen for approximately 10-μA divider current. Lower value resistors can be used but offer no inherent advantage and waste more power. Higher values should be avoided as leakage currents at FB increase the output voltage error. The recommended design procedure is to choose R2 = 66.5 k $\Omega$ to set the divider current at 10 $\mu$ A and then calculate R1 using: $$R1 = \left(\frac{V_{O}}{V_{ref}} - 1\right) \times R2 \tag{2}$$ ### **OUTPUT VOLTAGE** PROGRAMMING GUIDE | OUTPUT<br>VOLTAGE | DIVIDER RESISTANCE $(k\Omega)^{\ddagger}$ | | | |-------------------|-------------------------------------------|------|--| | (V) | R1 | R2 | | | 0.7 | 3.36 | 66.5 | | | 0.9 | 23.2 | 66.5 | | | 1.2 | 53.6 | 66.5 | | | 1.5 | 83.5 | 66.5 | | | 1.8 | 113 | 66.5 | | | 2.5 | 182 | 66.5 | | | 3.3 | 246 | 66.5 | | | 3.6 | 294 | 66.5 | | | 4 | 332 | 66.5 | | | 5 | 432 | 66.5 | | Figure 18. TPS76201 Adjustable LDO Regulator Programming <sup>&</sup>lt;sup>‡</sup> 1% values shown. ### APPLICATION INFORMATION ### power dissipation and junction temperature Specified regulator operation is assured to a junction temperature of $125^{\circ}$ C; the maximum junction temperature should be restricted to $125^{\circ}$ C under normal operating conditions. This restriction limits the power dissipation the regulator can handle in any given application. To ensure the junction temperature is within acceptable limits, calculate the maximum allowable dissipation, $P_{D(max)}$ , and the actual dissipation, $P_{D}$ , which must be less than or equal to $P_{D(max)}$ . The maximum-power-dissipation limit is determined using the following equation: $$P_{D(max)} = \frac{T_J max - T_A}{R_{\theta,JA}}$$ Where: T<sub>J</sub>max is the maximum allowable junction temperature. R<sub>6.IA</sub> is the thermal resistance junction-to-ambient for the package, see the dissipation rating table. $T_A$ is the ambient temperature. The regulator dissipation is calculated using: $$P_{D} = (V_{I} - V_{O}) \times I_{O}$$ Power dissipation resulting from quiescent current is negligible. Excessive power dissipation will trigger the thermal protection circuit. ### regulator protection The TPS76201 PMOS-pass transistor has a built-in back diode that conducts reverse current when the input voltage drops below the output voltage (e.g., during power down). Current is conducted from the output to the input and is not internally limited. If extended reverse voltage operation is anticipated, external limiting might be appropriate. The TPS76201 features internal current limiting and thermal protection. During normal operation, the TPS76201 limits output current to approximately 350 mA. When current limiting engages, the output voltage scales back linearly until the overcurrent condition ends. While current limiting is designed to prevent gross device failure, care should be taken not to exceed the power dissipation ratings of the package. If the temperature of the device exceeds approximately 165°C, thermal-protection circuitry shuts it down. Once the device has cooled down to below approximately 140°C, regulator operation resumes. ### **MECHANICAL DATA** ## DBV (R-PDSO-G5) ### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions include mold flash or protrusion. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Customers are responsible for their applications using TI components. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, license, warranty or endorsement thereof. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations and notices. Representation or reproduction of this information with alteration voids all warranties provided for an associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use. Resale of TI's products or services with <u>statements different from or beyond the parameters</u> stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use. Also see: Standard Terms and Conditions of Sale for Semiconductor Products, www.ti.com/sc/docs/stdterms.htm Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265