- 80-mΩ High-Side MOSFET Switch
- 250 mA Continuous Current per Channel
- Independent Thermal and Short-Circuit Protection With Overcurrent Logic Output
- Operating Range . . . 2.7-V to 5.5-V
- CMOS- and TTL-Compatible Enable Inputs
- 2.5-ms Typical Rise Time
- Undervoltage Lockout
- 10 μA Maximum Standby Supply Current
- Bidirectional Switch
- Available in 8-Pin and 16-Pin SOIC Packages
- Ambient Temperature Range, 0°C to 85°C
- ESD Protection

# description

The TPS2090, TPS2091, and TPS2092 dual and the TPS2095, TPS2096 and TPS2097 quad power-distribution switches are intended for applications where heavy capacitive loads and short circuits are likely to be encountered. The TPS209x devices incorporate 80-m $\Omega$  N-channel



† See Available Options table



† See Available Options table

MOSFET high-side power switches for power-distribution systems that require multiple power switches in a single package. Each switch is controlled by an independent logic enable input. Gate drive is provided by an internal charge pump designed to control the power-switch rise times and fall times to minimize current surges during switching. The charge pump requires no external components and allows operation from supplies as low as 2.7 V.

When the output load exceeds the current-limit threshold or a short is present, the TPS209x limits the output current to a safe level by switching into a constant-current mode, pulling the overcurrent  $(\overline{OCx})$  logic output low. When continuous heavy overloads and short circuits increase the power dissipation in the switch causing the junction temperature to rise, a thermal protection circuit shuts off the switch to prevent damage. Recovery from a thermal shutdown is automatic once the device has cooled sufficiently. Internal circuitry ensures the switch remains off until valid input voltage is present. The TPS209x devices are designed to current limit at 0.5-A load.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### **AVAILABLE OPTIONS**

|             |                                   |             | DUAL P                  | OWER DISTR  | IBUTION SWITCHES               |                                           |                     |
|-------------|-----------------------------------|-------------|-------------------------|-------------|--------------------------------|-------------------------------------------|---------------------|
| т.          |                                   | ENA         | BLE                     |             | RECOMMENDED MAXIMUM CONTINUOUS | TYPICAL SHORT-<br>CIRCUIT CURRENT         | PACKAGED<br>DEVICES |
| TA          | El                                | N1          | EN2                     |             | LOAD CURRENT<br>(A)            | LIMIT AT 25°C<br>(A)                      | SMALL OUTLINE (D)†  |
|             | Active                            | e high      | Active                  | e high      |                                |                                           | TPS2090D            |
| 0°C to 85°C | Active low Active low  Active low |             | Active low              |             | 0.25                           | 0.5                                       | TPS2091D            |
|             |                                   |             | e low                   |             |                                | TPS2092D                                  |                     |
|             |                                   |             | QUAD P                  | OWER DISTR  | RIBUTION SWITCHES              |                                           |                     |
| TA          |                                   | ENA         | BLE                     |             | RECOMMENDED MAXIMUM CONTINUOUS | TYPICAL<br>SHORT-CIRCUIT<br>CURRENT LIMIT | PACKAGED<br>DEVICES |
| I 'A        | EN1                               | EN2         | EN3                     | EN4         | LOAD CURRENT (A)               | AT 25°C<br>(A)                            | SMALL OUTLINE (D)†  |
|             | Active high                       | Active high | Active high             | Active high |                                |                                           | TPS2095D            |
| 0°C to 85°C | Active high                       | Active low  | Active high             | Active low  | 0.25                           | 0.5                                       | TPS2096D            |
|             | Active low                        | Active low  | Active low Active low A |             |                                |                                           | TPS2097D            |

<sup>†</sup> The D package is available taped and reeled. Add an R suffix to device type (e.g., TPS2091DR)

# TPS2092 functional block diagram



<sup>‡</sup> Active high for TPS2090 and TPS2091



<sup>§</sup> Active high for TPS2090

### TPS2097 functional block diagram OCA Thermal **GNDA** Sense EN1‡ Current Driver Limit Charge Pump cs OUT1 IN1 V<sub>CC</sub> Select and UVLO **Power Switch** IN2 OUT2 Charge Pump Current Driver Limit EN2§ Thermal Sense OCB Thermal **GNDB** Sense EN3‡ Current Driver Limit Charge **Pump** † CS IN3 OUT3 V<sub>CC</sub> Select and UVLO **Power Switch** IN4 CS OUT4 Charge Pump Current Driver Limit EN4§ **Thermal** Sense † Current sense ‡ Active high for TPS2095 and TPS2096



§ Active high for TPS2095

# **Terminal Functions**

#### **DUAL POWER-DISTRIBUTION SWITCHES**

|           | TERMINAL |                 |                                                 |     |                                                  |
|-----------|----------|-----------------|-------------------------------------------------|-----|--------------------------------------------------|
| NAME      |          | NO.             |                                                 | 1/0 | DESCRIPTION                                      |
| NAME      | TPS2090  | TPS2091 TPS2092 |                                                 | 1   |                                                  |
| EN1 4     |          | I               | Enable input. Active low turns on power switch. |     |                                                  |
| EN2       |          | 5               | 5                                               | I   | Enable input. Active low turns on power switch.  |
| EN1       | 4        | 4               |                                                 | ı   | Enable input. Active high turns on power switch. |
| EN2       | 5        |                 |                                                 | ı   | Enable input. Active high turns on power switch. |
| GND       | 1        | 1               | 1                                               | ı   | Ground                                           |
| IN1       | 2        | 2               | 2                                               | ı   | N-Channel MOSFET Drain                           |
| IN2       | 3        | 3               | 3                                               | ı   | N-Channel MOSFET Drain                           |
| <u>oc</u> | 8        | 8               | 8                                               | 0   | Overcurrent. Open drain output active low        |
| OUT1      | 7        | 7               | 7                                               | 0   | Power-switch output                              |
| OUT2      | 6        | 6               | 6                                               | 0   | Power-switch output                              |

#### **QUAD POWER-DISTRIBUTION SWITCHES**

|      | TER     | RMINAL  |         |     |                                                                                |     |  |     |  |     |             |
|------|---------|---------|---------|-----|--------------------------------------------------------------------------------|-----|--|-----|--|-----|-------------|
| NAME |         | NO.     |         | NO. |                                                                                | NO. |  | NO. |  | 1/0 | DESCRIPTION |
| NAME | TPS2095 | TPS2096 | TPS2097 |     |                                                                                |     |  |     |  |     |             |
| EN1  |         |         | 4       | ı   | Enable input. Active low turns on power switch.                                |     |  |     |  |     |             |
| EN2  |         | 13      | 13      | 1   | Enable input. Active low turns on power switch.                                |     |  |     |  |     |             |
| EN3  |         |         | 8       | ı   | Enable input. Active low turns on power switch.                                |     |  |     |  |     |             |
| EN4  |         | 9       | 9       | ı   | Enable input. Active low turns on power switch.                                |     |  |     |  |     |             |
| EN1  | 4       | 4       |         | ı   | Enable input. Active high turns on power switch.                               |     |  |     |  |     |             |
| EN2  | 13      |         |         | 1   | Enable input. Active high turns on power switch.                               |     |  |     |  |     |             |
| EN3  | 8       | 8       |         | ı   | Enable input. Active high turns on power switch.                               |     |  |     |  |     |             |
| EN4  | 9       |         |         | I   | Enable input. Active high turns on power switch.                               |     |  |     |  |     |             |
| GNDA | 1       | 1       | 1       |     | Ground for IN1 and IN2 switch and circuitry                                    |     |  |     |  |     |             |
| GNDB | 5       | 5       | 5       |     | Ground for IN3 and IN4 switch and circuitry                                    |     |  |     |  |     |             |
| IN1  | 2       | 2       | 2       | ı   | N-channel MOSFET drain                                                         |     |  |     |  |     |             |
| IN2  | 3       | 3       | 3       | 1   | N-channel MOSFET drain                                                         |     |  |     |  |     |             |
| IN3  | 6       | 6       | 6       | ı   | N-channel MOSFET drain                                                         |     |  |     |  |     |             |
| IN4  | 7       | 7       | 7       | ı   | N-channel MOSFET drain                                                         |     |  |     |  |     |             |
| OCA  | 16      | 16      | 16      | 0   | Overcurrent indicator for switch 1 and switch 2. Active-low open drain output. |     |  |     |  |     |             |
| OCB  | 12      | 12      | 12      | 0   | Overcurrent indicator for switch 3 and switch 4. Active low open drain output  |     |  |     |  |     |             |
| OUT1 | 15      | 15      | 15      | 0   | Power-switch output                                                            |     |  |     |  |     |             |
| OUT2 | 14      | 14      | 14      | 0   | Power-switch output                                                            |     |  |     |  |     |             |
| OUT3 | 11      | 11      | 11      | 0   | Power-switch output                                                            |     |  |     |  |     |             |
| OUT4 | 10      | 10      | 10      | 0   | Power-switch output                                                            |     |  |     |  |     |             |



# detailed description

#### power switch

The power switch is an N-channel MOSFET with a maximum on-state resistance of 135 m $\Omega$  (V<sub>I(IN)</sub> = 5 V). Configured as a high-side switch, the power switch prevents current flow from OUTx to IN and IN to OUTx when disabled. The power switch supplies a minimum of 250 mA per switch.

#### charge pump

An internal charge pump supplies power to the driver circuit and provides the necessary voltage to pull the gate of the MOSFET above the source. The charge pump operates from input voltages as low as 2.7 V and requires very little supply current.

#### driver

The driver controls the gate voltage of the power switch. To limit large current surges and reduce the associated electromagnetic interference (EMI) produced, the driver incorporates circuitry that controls the rise times and fall times of the output voltage. The rise and fall times are typically in the 2-ms to 4-ms range.

#### enable (ENx or ENx)

The logic enable disables the power switch and the bias for the charge pump, driver, and other circuitry to reduce the supply current to less than 10  $\mu$ A when a logic high is present on  $\overline{ENx}$  or a logic low is present on  $\overline{ENx}$  or logic low input on  $\overline{ENx}$  or logic high on  $\overline{ENx}$  restores bias to the drive and control circuits and turns the power on. The enable input is compatible with both TTL and CMOS logic levels.

### overcurrent (OCx)

The  $\overline{OCx}$  open drain output is asserted (active low) when an overcurrent or over temperature condition is encountered. The output will remain asserted until the overcurrent or overtemperature condition is removed.

#### current sense

A sense FET monitors the current supplied to the load. The sense FET measures current more efficiently than conventional resistance methods. When an overload or short circuit is encountered, the current-sense circuitry sends a control signal to the driver. The driver in turn reduces the gate voltage and drives the power FET into its saturation region, which switches the output into a constant current mode and holds the current constant while varying the voltage on the load.

#### thermal sense

The TPS209x implements a dual thermal trip to allow fully independent operation of the power distribution switches. In an overcurrent or short-circuit condition the junction temperature rises. When the die temperature rises to approximately  $140^{\circ}$ C, the internal thermal sense circuitry checks to determine which power switch is in an overcurrent condition and turns off that switch, thus isolating the fault without interrupting operation of the adjacent power switch. Hysteresis is built into the thermal sense, and after the device has cooled approximately 20 degrees, the switch turns back on. The switch continues to cycle off and on until the fault is removed. The  $(\overline{OCx})$  open-drain output is asserted (active low) when overtemperature or overcurrent occurs.

#### undervoltage lockout

A voltage sense circuit monitors the input voltage. When the input voltage is below approximately 2 V, a control signal turns off the power switch.



# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Input voltage range, V <sub>I(IN)</sub> (see Note 1)                     | –0.3 V to 6 V                                        |
|--------------------------------------------------------------------------|------------------------------------------------------|
| Output voltage range, $V_{O(OUTx)}$ (see Note 1)                         | $-0.3 \text{ V to V}_{\text{I(IN)}} + 0.3 \text{ V}$ |
| Input voltage range, $V_{I(ENX)}$ or $V_{I(ENX)}$                        |                                                      |
| Continuous output current, Í <sub>O(OUTx)</sub>                          | internally limited                                   |
| Continuous total power dissipation                                       | See Dissipation Rating Table                         |
| Operating virtual junction temperature range, T <sub>J</sub>             | 0°C to 125°C                                         |
| Storage temperature range, T <sub>stq</sub>                              |                                                      |
| Lead temperature soldering 1,6 mm (1/16 inch) from case for 10 seconds . |                                                      |
| Electrostatic discharge (ESD) protection: Human body model               | 2 kV                                                 |
| Machine model                                                            | 200 V                                                |
| Charged device model (CDM)                                               |                                                      |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All voltages are with respect to GND.

#### **DISSIPATION RATING TABLE**

| PACKAGE | $T_{\mbox{\scriptsize A}} \leq 25^{\circ}\mbox{\scriptsize C}$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|-----------------------------------------------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|
| D-8     | 725 mW                                                                      | 5.8 mW/°C                                      | 464 mW                                | 377 mW                                |
| D-16    | 1123 mW                                                                     | 9 mW/°C                                        | 719 mW                                | 584 mW                                |

# recommended operating conditions

|                                                        | MIN | MAX | UNIT |
|--------------------------------------------------------|-----|-----|------|
| Input voltage, VI(IN)                                  | 2.7 | 5.5 | V    |
| Input voltage, $V_{I}(ENx)$ or $V_{I}(ENx)$            | 0   | 5.5 | V    |
| Continuous output current, IO (per switch)             | 0   | 250 | mA   |
| Operating virtual junction temperature, T <sub>J</sub> | 0   | 125 | °C   |

# electrical characteristics over recommended operating junction temperature range, $V_{I(IN)} = 5.5 \text{ V}$ , $I_{O} = \text{rated current}$ , $V_{I(ENx)} = 0 \text{ V}$ , $V_{I(ENx)} = V_{I(INx)}$ (unless otherwise noted)

#### supply current

| PARAMETER                                                         | T                       | EST CONDITIONS                                                     |                                           | MIN   | TYP | MAX | UNIT |
|-------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------|-------------------------------------------|-------|-----|-----|------|
| Supply current, low-level No Load on OUT $V_{I(ENx)} = V_{I(IN)}$ |                         | T <sub>J</sub> = 25°C                                              |                                           | 0.025 | 1   | μΑ  |      |
| output                                                            | No Load on Oo i         | $V_{I(ENx)} = 0 V$                                                 | $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ |       |     | 10  | μΑ   |
| Supply current,                                                   | No Load on OUT          | $V_{I}(\overline{ENx}) = 0 V,$                                     | T <sub>J</sub> = 25°C                     |       | 85  | 110 |      |
| high-level output                                                 | NO LOAD OIT OUT         | $V_{I(ENx)} = V_{I(IN)}$                                           | $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ |       | 100 |     | μΑ   |
| Leakage current                                                   | OUT connected to ground | $V_{I(ENx)} = V_{I(IN)},$<br>$V_{I(ENx)} = 0 V$                    | -40°C ≤ T <sub>J</sub> ≤ 125°C            |       | 100 |     | μА   |
| Reverse leakage current                                           | INx = high impedance    | $V_{I}(\overline{ENx}) = 0 \text{ V},$<br>$V_{I}(ENx) = V_{I}(IN)$ | T <sub>J</sub> = 125°C                    |       | 0.3 |     | μΑ   |



electrical characteristics over recommended operating junction temperature range,  $V_{I(IN)} = 5.5 \text{ V}$ ,  $I_{O} = \text{rated current}$ ,  $V_{I(ENx)} = 0 \text{ V}$ ,  $V_{I(ENx)} = V_{I(INx)}$  (unless otherwise noted) (continued)

#### power switch

|                | PARAMETER                                     | ТІ                                                | EST CONDITIO            | ns†                     | MIN | TYP | MAX | UNIT    |
|----------------|-----------------------------------------------|---------------------------------------------------|-------------------------|-------------------------|-----|-----|-----|---------|
|                |                                               | $V_{I(IN)} = 5 V$                                 | T <sub>J</sub> = 25°C,  | I <sub>O</sub> = 0.25 A |     | 80  | 100 |         |
|                |                                               | $V_{I(IN)} = 5 V$                                 | T <sub>J</sub> = 85°C,  | $I_O = 0.25 A$          |     | 90  | 120 |         |
| rno( )         | S(on) Static drain-source on-state resistance | $V_{I(IN)} = 5 V$                                 | T <sub>J</sub> = 125°C, | $I_O = 0.25 A$          |     | 100 | 135 | mΩ      |
| rDS(on)        |                                               | $V_{I(IN)} = 3.3 \text{ V},$                      | T <sub>J</sub> = 25°C,  | $I_O = 0.25 A$          |     | 90  | 125 |         |
|                |                                               | $V_{I(IN)} = 3.3 \text{ V},$                      | $T_J = 85^{\circ}C$ ,   | $I_O = 0.25 A$          |     | 110 | 145 |         |
|                |                                               | $V_{I(IN)} = 3.3 \text{ V},$                      | T <sub>J</sub> = 125°C, | $I_O = 0.25 A$          |     | 120 | 165 |         |
|                | Disa time sustant                             | $V_{I(IN)} = 5.5 \text{ V},$<br>$R_{L}=20 \Omega$ | T <sub>J</sub> = 25°C,  | C <sub>L</sub> = 1 μF,  |     | 2.5 |     |         |
| t <sub>r</sub> | Rise time, output                             | $V_{I(IN)} = 2.7 \text{ V},$<br>$R_{L}=20 \Omega$ | T <sub>J</sub> = 25°C,  | C <sub>L</sub> = 1 μF,  |     | 3   |     | ms      |
|                | Fall time output                              | $V_{I(IN)} = 5.5 \text{ V},$<br>$R_{L}=20 \Omega$ | T <sub>J</sub> = 25°C,  | $C_L = 1 \mu F$ ,       |     | 4.4 |     | <b></b> |
| tf             | Fall time, output                             | $V_{I(IN)} = 2.7 \text{ V},$<br>$R_{L}=20 \Omega$ | T <sub>J</sub> = 25°C,  | C <sub>L</sub> = 1 μF,  |     | 2.5 |     | ms      |

<sup>†</sup> Pulse-testing techniques maintain junction temperature close to ambient temperature; thermal effects must be taken into account separately.

# enable input $V_{I(\overline{ENx})}$ or $V_{I(ENx)}$

|      | PARAMETER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | TEST CONDITIONS                                                                                                                             | MIN  | TYP | MAX | UNIT |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|------|
| VIH  | High-level input voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 2.7 V ≤ V <sub>I(IN)</sub> ≤ 5.5 V                                                                                                          | 2    |     |     | V    |
| .,   | Law Investigation (Control of Control of Con | $4.5 \text{ V} \le \text{V}_{\text{I(IN)}} \le 5.5 \text{ V}$                                                                               |      |     | 0.8 | V    |
| VIL  | Low-level input voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2.7 V≤ V <sub>I(IN)</sub> ≤ 4.5 V                                                                                                           |      |     | 0.4 |      |
| lį   | Input current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | $V_{I}(\overline{ENx}) = 0 \text{ V and } V_{I}(ENx) = V_{I}(IN), \text{ or } V_{I}(ENx) = V_{I}(IN) \text{ and } V_{I}(ENx) = 0 \text{ V}$ | -0.5 |     | 0.5 | μΑ   |
| ton  | Turnon time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | $C_L = 100 \mu\text{F},  R_L = 20 \Omega$                                                                                                   |      |     | 20  | ms   |
| toff | Turnoff time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | $C_L = 100 \mu\text{F},  R_L = 20 \Omega$                                                                                                   |      | _   | 40  |      |

#### current limit

|   |     | PARAMETER                    | TEST CONDITIONS†                                                                     | MIN | TYP | MAX | UNIT |
|---|-----|------------------------------|--------------------------------------------------------------------------------------|-----|-----|-----|------|
| Ī | los | Short-circuit output current | V <sub>I(IN)</sub> = 5 V, OUT connected to GND,<br>Device enabled into short circuit | 0.3 | 0.5 | 0.7 | Α    |

<sup>†</sup> Pulse-testing techniques maintain junction temperature close to ambient temperature; thermal effects must be taken into account separately.

### undervoltage lockout

| PARAMETER               | TEST CONDITIONS       | MIN | TYP | MAX | UNIT |
|-------------------------|-----------------------|-----|-----|-----|------|
| Low-level input voltage |                       | 2   |     | 2.5 | V    |
| Hysteresis              | T <sub>J</sub> = 25°C |     | 100 |     | mV   |

# overcurrent OCx

| PARAMETER                      | TEST CONDITIONS                                     | MIN | TYP | MAX | UNIT |
|--------------------------------|-----------------------------------------------------|-----|-----|-----|------|
| Sink current <sup>†</sup>      | V <sub>O</sub> = 5 V                                |     |     | 10  | mA   |
| Output low voltage             | $I_O = 5 \text{ mA}, \qquad V_{OL}(\overline{OCx})$ |     |     | 0.5 | V    |
| Off-state current <sup>†</sup> | $V_O = 5 \text{ V}, \qquad V_O = 3.3 \text{ V}$     |     |     | 1   | μΑ   |

<sup>†</sup> Specified by design, not production tested.



#### PARAMETER MEASUREMENT INFORMATION



**VOLTAGE WAVEFORMS** 

Figure 1. Test Circuit and Voltage Waveforms



Figure 2. Turnon Delay and Rise Time With 0.1- $\mu$ F Load



Figure 3. Turnoff Delay and Fall Time With 0.1- $\mu$ F Load



#### PARAMETER MEASUREMENT INFORMATION



Figure 4. Turnon Delay and Rise Time With 1- $\mu$ F Load



Figure 6. TPS2090, Short-Circuit Current,
Device Enabled Into Short



Figure 5. Turnoff Delay and Fall Time With 1-μF Load



Figure 7. TPS2090, Threshold Trip Current With Ramped Load on Enabled Device

# PARAMETER MEASUREMENT INFORMATION



Figure 8. Ramped Load on Enabled Device



Figure 10. 4- $\Omega$  Load Connected to **Enabled Device** 

Figure 11. 1- $\Omega$  Load Connected to **Enabled Device** 



### **TYPICAL CHARACTERISTICS**









#### TYPICAL CHARACTERISTICS

# SUPPLY CURRENT, OUTPUT ENABLED **JUNCTION TEMPERATURE** 110 I<sub>I</sub>(IN) – Supply Current, Output Enabled – $\mu$ A 100 V<sub>I(IN)</sub> = 5.5 V $V_{I(IN)} = 5 V$ 90 $V_{I(IN)} = 4.5 V$ 80 70 V<sub>I(IN)</sub> = 3.3 V $V_{I(IN)} = 2.7 V$ 60 50 **-40** 25 85 125 T<sub>.</sub>I - Junction Temperature - °C Figure 16

# **JUNCTION TEMPERATURE** 160 I((IN) - Supply Current, Output Disabled - nA 140 V<sub>I(IN)</sub> = 5.5 V 120 $V_{I(IN)} = 5 V$ 100 $V_{I(IN)} = 4.5$ $V_{I(IN)} = 3.3$ 80 60 $V_{I(IN)} = 2.7$ 40 20 -40 125 T<sub>J</sub> – Junction Temperature – °C Figure 17

SUPPLY CURRENT, OUTPUT DISABLED

# STATIC DRAIN-SOURCE ON-STATE RESISTANCE





#### **TYPICAL CHARACTERISTICS**

### SHORT-CIRCUIT OUTPUT CURRENT **JUNCTION TEMPERATURE** 500 I<sub>OS</sub> - Short-Circuit Output Current - mA 490 $V_{I(IN)} = 2.7 V$ 480 $V_{I(IN)} = 3.3 V$ 470 460 $V_{I(IN)} = 4.5V$ $V_{I(IN)} = 5.5V$ 450 $V_{I(IN)} = 5V$ 440 430 420 410 400 -40 25 85 125 T<sub>J</sub> - Junction Temperature - °C Figure 20







#### **APPLICATION INFORMATION**



Figure 24. Typical Application

### power-supply considerations

A 0.01- $\mu F$  to 0.1- $\mu F$  ceramic bypass capacitor between INx and GND, close to the device, is recommended. Placing a high-value electrolytic capacitor on the output pin(s) is recommended when the output load is heavy. This precaution reduces power-supply transients that may cause ringing on the input. Additionally, bypassing the output with a 0.01- $\mu F$  to 0.1- $\mu F$  ceramic capacitor improves the immunity of the device to short-circuit transients.

#### overcurrent

A sense FET is employed to check for overcurrent conditions. Unlike current-sense resistors, sense FETs do not increase the series resistance of the current path. When an overcurrent condition is detected, the device maintains a constant output current and reduces the output voltage accordingly. Complete shutdown occurs only if the fault is present long enough to activate thermal limiting.

Three possible overload conditions can occur. In the first condition, the output has been shorted before the device is enabled or before  $V_{I(IN)}$  has been applied (see Figure 6). The TPS209x senses the short and immediately switches into a constant-current output.

In the second condition, a short or an overload occurs while the device is enabled. At the instant the overload occurs, very high currents may flow for a short time before the current-limit circuit can react (see Figure 10 and 11). After the current-limit circuit has tripped (reached the overcurrent trip threshhold) the device switches into constant-current mode.

In the third condition, the load has been gradually increased beyond the recommended operating current. The current is permitted to rise until the current-limit threshold is reached or until the thermal limit of the device is exceeded (see Figure 8). The TPS209x is capable of delivering current up to the current-limit threshold without damaging the device. Once the threshold has been reached, the device switches into its constant-current mode.

# **OC** response

The  $\overline{OC}$  open-drain output is asserted (active low) when an overcurrent or overtemperature condition is encountered. The output will remain asserted until the overcurrent or overtemperature condition is removed. Connecting a heavy capacitive load to an enabled device can cause momentary false overcurrent reporting from the inrush current flowing through the device, charging the downstream capacitor. The TPS209x devices are designed to reduce false overcurrent reporting. An internal overcurrent transient filter eliminates the need to use external components to remove unwanted pulses. Using low-ESR electrolytic capacitors on the output lowers the inrush current flow through the device during hot-plug events by providing a low impedance energy source, thereby reducing erroneous overcurrent reporting.



#### APPLICATION INFORMATION

# **OC** response (continued)



Figure 25. Typical Circuit for OC Pin

### power dissipation and junction temperature

The low on-resistance on the n-channel MOSFET allows small surface-mount packages, such as SOIC, to pass large currents. The thermal resistances of these packages are high compared to that of power packages; it is good design practice to check power dissipation and junction temperature. Begin by determining the  $r_{DS(on)}$  of the N-channel MOSFET relative to the input voltage and operating temperature. As an initial estimate, use the highest operating ambient temperature of interest and read  $r_{DS(nn)}$  from Figure 18. Using this value, the power dissipation per switch can be calculated by:

$$P_D = r_{DS(on)} \times I^2$$

Multiply this number by the total number of switches being used, to get the total power dissipation coming from the N-channel MOSFETs.

Finally, calculate the junction temperature:

$$T_J = P_D \times R_{\theta JA} + T_A$$

Where:

 $T_A$  = Ambient Temperature °C  $R_{\theta JA}$  = Thermal resistance SOIC = 172°C/W (for 8 pin), 111°C/W (for 16 pin)  $P_D$  = Total power dissipation based on number of switches being used.

Compare the calculated junction temperature with the initial estimate. If they do not agree within a few degrees, repeat the calculation, using the calculated value as the new estimate. Two or three iterations are generally sufficient to get a reasonable answer.

#### thermal protection

Thermal protection prevents damage to the IC when heavy-overload or short-circuit faults are present for extended periods of time. The faults force the TPS209x into constant current mode, which causes the voltage across the high-side switch to increase; under short-circuit conditions, the voltage across the switch is equal to the input voltage. The increased dissipation causes the junction temperature to rise to high levels. The protection circuit senses the junction temperature of the switch and shuts it off. Hysteresis is built into the thermal sense circuit, and after the device has cooled approximately 20 degrees, the switch turns back on. The switch continues to cycle in this manner until the load fault or input power is removed.



#### APPLICATION INFORMATION

#### thermal protection (continued)

The TPS209x implements a dual thermal trip to allow fully independent operation of the power distribution switches. In an overcurrent or short-circuit condition the junction temperature will rise. Once the die temperature rises to approximately  $140^{\circ}$ C, the internal thermal sense circuitry checks which power switch is in an overcurrent condition and turns that power switch off, thus isolating the fault without interrupting operation of the adjacent power switch. Should the die temperature exceed the first thermal trip point of  $140^{\circ}$ C and reach  $160^{\circ}$ C, both switches turn off. The  $\overline{OC}$  open-drain output is asserted (active low) when overtemperature or overcurrent occurs.

#### undervoltage lockout (UVLO)

An undervoltage lockout ensures that the power switch is in the off state at power up. Whenever the input voltage falls below approximately 2 V, the power switch will be quickly turned off. This facilitates the design of hot-insertion systems where it is not possible to turn off the power switch before input power is removed. The UVLO will also keep the switch from being turned on until the power supply has reached at least 2 V, even if the switch is enabled. Upon reinsertion, the power switch will be turned on with a controlled rise time to reduce EMI and voltage overshoots.

# generic hot-plug applications (see Figure 26)

In many applications it may be necessary to remove modules or pc boards while the main unit is still operating. These are considered hot-plug applications. Such implementations require the control of current surges seen by the main power supply and the card being inserted. The most effective way to control these surges is to limit and slowly ramp the current and voltage being applied to the card, similar to the way in which a power supply normally turns on. Due to the controlled rise times and fall times of the TPS209x, these devices can be used to provide a softer start-up to devices being hot-plugged into a powered system. The UVLO feature of the TPS209x also ensures the switch will be off after the card has been removed, and the switch will be off during the next insertion. The UVLO feature insures a soft start with a controlled rise time for every insertion of the card or module.



Figure 26. Typical Hot-Plug Implementation

By placing the TPS209x between the  $V_{CC}$  input and the rest of the circuitry, the input power will reach these devices first after insertion. The typical rise time of the switch is approximately 2.5 ms, providing a slow voltage ramp at the output of the device. This implementation controls system surge currents and provides a hot-plugging mechanism for any device.



# **MECHANICAL DATA**

# D (R-PDSO-G\*\*)

#### 14 PIN SHOWN

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-012

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, license, warranty or endorsement thereof.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations and notices. Representation or reproduction of this information with alteration voids all warranties provided for an associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use.

Resale of TI's products or services with <u>statements different from or beyond the parameters</u> stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use.

Also see: Standard Terms and Conditions of Sale for Semiconductor Products, www.ti.com/sc/docs/stdterms.htm

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265