# PC POWER-SUPPLY SUPERVISORS # **FEATURES** - OVER-VOLTAGE PROTECTION AND LOCKOUT: 12V, 5V, and 3.3V Supplies - OVER-CURRENT PROTECTION AND LOCKOUT: 12V, 5V, and 3.3V Supplies - UNDER-VOLTAGE PROTECTION AND LOCKOUT: 12V Supplies - UNDER-VOLTAGE DETECT: 5V and 3.3V Supplies - FAULT-PROTECTION OUTPUT WITH OPEN-DRAIN OUTPUT STAGE - OPEN-DRAIN, POWER-GOOD OUTPUT SIGNAL: Monitors Power-Good Signal Input 3.3V and 5V Supplies - 300ms POWER-GOOD DELAY - 75ms DELAY: 5V, 3.3V Power-Supply Short-Circuit Turn-On Protection - 2.3ms PSON CONTROL TO FPO TURN-OFF DELAY - 38ms PSON CONTROL DEBOUNCE - WIDE SUPPLY VOLTAGE RANGE: 4.5V to 15V # DESCRIPTION The TPS3514 is a PC switching power-supply system monitor with minimum external components. It provides under-voltage lockout (UVLO), over-voltage (OV), under-voltage (UV), over-current (OC), protection circuits, power-good indicator, and on/off control. UVLO thresholds are 4.45V (on) and 3.65V (off). Over-current protection (OCP) and over-voltage protection (OVP) monitor 3.3V, 5V, and 12V supplies. When an OC or OV condition is detected, the power–good output (PGO) is asserted LOW and the fault protection output (FPO) is latched HIGH. PSON from LOW-to-HIGH resets the latch. The OCP function will be enabled 75ms after PSON goes LOW with PGI HIGH and a debounce of typically 38ms. A built-in 2.3ms delay with 38ms debounce from PSON to FPO output is enabled at turn–off. An external resistor is connected between the RI pin and the GND pin. This will program a precise $I_{(REF)}$ for OCP function. The programmable $I_{(REF)}$ range is from 12.5 $\mu A$ to 62.5 $\mu A$ . Three OCP comparators and the $I_{(REF)}$ section are supplied by VS12. The current draw from the VS12 pin is less than 1mA. The power–good feature monitors PGI, the 3.3V and 5V supplies, and issues a power–good signal when the output is ready. The TPS3514 is characterized for operation from –40°C to 85°C. The TPS3514 is available in DIP-14 and SO-14 packages. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. # PACKAGE/ORDERING INFORMATION | PRODUCT | I DACKAGE LEAD I """" - " I LEMDEDALLIDE I "" | | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QUANTITY | | | |---------|-----------------------------------------------|---|--------------------|--------------------|------------------------------|---------------------|--| | TPS3514 | SO-14 | D | -40°C to +85°C | | TPS3514D | Rails, 50 | | | | | | | TPS3514 | TPS3514DR | Tape and Reel, 2500 | | | | DIP-14 | N | | | TPS3514N | Rails, 25 | | NOTE: (1) For the most current specifications and package information, refer to our web site at www. ti.com. # **ABSOLUTE MAXIMUM RATINGS**(1)(2) | Supply Voltage, V <sub>DD</sub> | 16V | |---------------------------------------------|--------------------------------| | Voltage on PSON, IS5, IS33, PGI | 8V | | Voltage on VS33, VS5 | 16V | | Voltage on FPO | 16V | | PGO | 8V | | All Other Pins | –0.3V to 16V | | Continuous Total Power Dissipation | . See Dissipation Rating Table | | Operating Free-Air Temperature Range, TA | | | Storage Temperature Range, T <sub>stg</sub> | 65°C to 150°C | | Soldering Temperature | 260°C | NOTES: (1) Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "Recommended Operating Conditions" is not implied. Exposure to absolute-maximum—rated conditions for extended periods may affect device reliability. (2) All voltage values are with respect to GND. # ELECTROSTATIC DISCHARGE SENSITIVITY This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # RECOMMENDED OPERATING CONDITIONS At specified temperature range. | PARAMETER | | MIN | MAX | UNITS | |-------------------------------------|--------------------|------|-------------------------------|-------| | Supply Voltage | $V_{DD}$ | 4.5 | 15 | V | | Inputs | ٧ <sub>I</sub> | | | | | PSON, VS5, VS33, IS5, IS33 | | | 7 | V | | VS12, IS12 | | | 15 | V | | PGI | | | $V_{DD} + 0.3V$<br>(max = 7V) | V | | Outputs | ٧o | | | | | FPO | | | 15 | V | | PGO | | | 7 | V | | Sink Current I <sub>C</sub> | )(SINK) | | | | | FPO | | | 20 | mA | | PGO | | | 10 | mA | | Supply Voltage Rising Time | t <sub>R</sub> (1) | 1 | | ms | | OCP Reference Source | I <sub>(REF)</sub> | 12.5 | 62.5 | μΑ | | Operating Free-Air Temperature Ranç | -40 | 85 | °C | | NOTE: (1) $\rm V_{\mbox{\scriptsize DD}}$ rising and falling slew rate must be less than 14V/ms. # **DISSIPATION RATING TABLE** | PA | CKAGE | T <sub>A</sub> < 25°C<br>POWER<br>RATING | DERATING<br>FACTOR<br>ABOVE<br>T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER<br>RATING | T <sub>A</sub> = 85°C<br>POWER<br>RATING | | |----|-------|------------------------------------------|------------------------------------------------------|------------------------------------------|------------------------------------------|--| | | D | 956mW | 7.65mW/°C | 612mW | 497mW | | | | N | 1512mW | 12.1mW/°C | 968mW | 786mW | | ## **OVER-CURRENT PROTECTION** | | MAX<br>OUTPUT CURRENT | OVER-CURRENT<br>PROTECTION TRIP POINT <sup>(1)</sup> | |------|-----------------------|------------------------------------------------------| | 12V | 6A | 9.2A | | 5V | 16A | 24.6A | | 3.3V | 9A | 13.5A | NOTE: (1) Over-current protection trip point can be programmable. # **ELECTRICAL CHARACTERISTICS** Limits apply over operating free-temperature range, $T_A = -40^{\circ}C$ to $+85^{\circ}C$ , unless otherwise noted. | | | TPS3514 | | | | | |---------------------------------------------------------------------------------------------|----------------------------------------------|----------------------|----------------------|--------------------|-------|--| | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | | OVER-VOLTAGE AND OVER-CURRENT I | PROTECTION | | | | | | | Over-Voltage Threshold | | | | | | | | VS33 | | 3.7 | 3.9 | 4.1 | V | | | VS5 | | 5.7 | 6.1 | 6.5 | V | | | VS12 | | 13.2 | 13.8 | 14.4 | V | | | Ratio of Current Sense Sink Current to Currer Sense Setting Pin (RI) Source Current, I(REF) | Resistor at RI = $30k\Omega$ , 0.1% Resistor | 7.6 | 8 | 8.4 | | | | Leakage Current (FPO) | $V_{(FPO)} = 5V$ | | | 5 | μΑ | | | Low-Level Output Voltage (FPO) Vo | ` , | | | 0.7 | V | | | Noise Deglitch Time (OVP) | $V_{DD} = 5V$ | 35 | 73 | 110 | μs | | | Current Source Reference Voltage V(R | ) V <sub>DD</sub> = 5V | 1.1 | 1.15 | 1.2 | V | | | UNDER-VOLTAGE LOCKOUT | | | | | | | | Start Threshold Voltage | | | | 4.45 | V | | | Minimum Operating Voltage After Start-Up | | 3.65 | | | V | | | PGI AND PGO | | | | | | | | Input Threshold VIT(PG | 1) | 1.10 | 1.15 | 1.20 | V | | | Under-Voltage Threshold | <b>'</b> | | | | | | | VS33 | | 2 | 2.2 | 2.4 | V | | | VS5 | | 3.3 | 3.5 | 3.7 | V | | | VS12 | | 8.5 | 9 | 9.5 | V | | | Input Offset Voltage for OCP Comparators | | <b>-</b> 5 | | 5 | mV | | | Leakage Current (PGO) | PGO = 5V | | | 5 | μΑ | | | Low-Level Output Voltage (PGO) Vo | | | | 0.4 | V | | | Short-Circuit Protection Delay 3.3V, 5 | ` , | 49 | 75 | 114 | ms | | | Delay Time t <sub>d(</sub> | 1) | | | | | | | PGI to PGO | V <sub>DD</sub> = 5V | 200 | 300 | 450 | ms | | | PGI to FPO | V <sub>DD</sub> = 5V | 3.2 | 4.8 | 7.2 | ms | | | Noise Deglitch Time | | | | | | | | PGI to PGO | V <sub>DD</sub> = 5V | 88 | 150 | 225 | ms | | | 12V UVP to FPO | V <sub>DD</sub> = 5V | 88 | 150 | 225 | ms | | | PSON CONTROL | | | | | | | | Input Pull-Up Current | I <sub>I</sub> PSON = 0V | | -120 | | μΑ | | | High-Level Input Voltage V <sub>I</sub> | н | 2.4 | | | V | | | Low-Level Input Voltage V | | | | 1.2 | V | | | Debounce Time (PSON) t <sub>(</sub> | | 24 | 38 | 50 | ms | | | Delay Time (PSON to FPO) t <sub>(d)</sub> | 1 L | t <sub>b</sub> + 1.1 | t <sub>b</sub> + 2.3 | t <sub>b</sub> + 4 | ms | | | TOTAL DEVICE | <u> </u> | | | | | | | Supply Current ID | D PSON = 5V | | | 1 | mA | | # **PIN CONFIGURATION** # **PIN ASSIGNMENTS** | PIN | NAME | FUNCTION | |-----|----------|------------------------------------------------------------| | 3 | FPO | Inverted Fault Ptotection output. Open-drain output stage. | | 2 | GND | Ground | | 5 | IS12 | 12V Over-Current Protection Input | | 8 | IS5 | 5V Over-Current Protection Input | | 9 | IS33 | 3.3V Over-Current Protection Input | | 7 | NC | No Internal Connection | | 1 | PGI | Power-Good Input | | 14 | PGO | Power-Good Output. Open-drain output stage. | | 4 | PSON | On/Off Control Input | | 6 | RI | OCP Reference Source | | 13 | $V_{DD}$ | Supply Voltage | | 10 | VS12 | 12V Over-Voltage/Under-Voltage Protection Input | | 11 | VS33 | 3.3V Over-Voltage/Under-Voltage Protection Input | | 12 | VS5 | 5V Over-Voltage/Under-Voltage Protection Input | # **FUNCTION TABLE** | PGI | PSON | UV CONDITION<br>3.3V/5V | OV CONDITIONS | UV CONDITION 12V<br>OC CONDITIONS | FPO(1) | PGO <sup>(2)</sup> | |--------|------|-------------------------|---------------|-----------------------------------|--------|--------------------| | < 0.9V | L | No | No | No | L | L | | < 0.9V | L | No | No | Yes | L | L | | < 0.9V | L | No | Yes | No | Н | L | | < 0.9V | L | No | Yes | Yes | Н | L | | < 0.9V | L | Yes | No | No | L | L | | < 0.9V | L | Yes | No | Yes | L | L | | < 0.9V | L | Yes | Yes | No | Н | L | | < 0.9V | L | Yes | Yes | Yes | Н | L | | > 1.2V | L | No | No | No | L | Н | | > 1.2V | L | No | No | Yes | Н | L | | > 1.2V | L | No | Yes | No | Н | L | | > 1.2V | L | No | Yes | Yes | Н | L | | > 1.2V | L | Yes | No | No | Н | L | | > 1.2V | L | Yes | No | Yes | Н | L | | > 1.2V | L | Yes | Yes | No | Н | L | | > 1.2V | L | Yes | Yes | Yes | Н | L | | Х | Н | х | Х | Х | Н | L | x = Don't Care. NOTES: (1) For FPO, L = Fault is not latched. H = Fault is latched. (2) For PGO, L = Fault. H = No Fault. # **TIMING DIAGRAMS** DIAGRAM 1: AC Turn-On and Over-Voltage Protect. DIAGRAM 2: Over-Current and Under-Voltage Detect/Protect. # **SCHEMATIC** # **TYPICAL CHARACTERISTICS** $T_A = 25^{\circ}$ unless otherwise noted. # **TYPICAL CHARACTERISTICS (Cont.)** $T_A = 25^{\circ}$ unless otherwise noted. # DETAILED DESCRIPTION #### POWER-GOOD AND POWER-GOOD DELAY A PC power supply is commonly designed to provide a power-good signal, which is defined by the computer manufacturers. Power-Good Output (PGO) is a power-good indicator and should be asserted HIGH by the PC power supply to indicate that the 5VDC and 3.3VDC outputs are above the under-voltage threshold limit. At this time, the supply should be able to provide enough power to assure continuous operation within the specification. Conversely, when either the 5VDC or the 3.3VDC output voltages fall below the under-voltage threshold, or when main power has been removed for a sufficiently long time so that power-supply operation is no longer assured, PGO should be deasserted to a LOW state. The power-good, DC enable (PSON), and the 5V/3.3V supply rails are shown in Figure 1. Although there is no requirement to meet specific timing parameters, the following signal timings are recommended: $2\text{ms} \leq t_2 \leq 20\text{ms}, \ 100\text{ms} < t_3 < 2000\text{ms}, \ t_4 > 1\text{ms}, \ t_5 \leq 10\text{ms}$ FIGURE 1: Timing of PSON and PGO. Furthermore, motherboards should be designed to comply with the above recommended timing. If timings other than these are implemented or required, this information should be clearly specified. The TPS3514 family of power-supply supervisors provides a PGO for the 3.3V and 5V supply voltage rails and a separate Power-Good Input (PGI). An internal timer is used to generate a 300ms power-good delay. If the voltage signals at PGI, VS33, and VS5 rise above the under-voltage threshold, the open-drain PGO will go HIGH after a delay of 300ms. When the PGI voltage or any of the 3.3V/5V rail drops below the under-voltage threshold, PGO will be disabled immediately. # POWER-SUPPLY REMOTE ON/OFF (PSON) AND FAULT PROTECT OUTPUT (FPO) Since the latest personal computer generation focuses on easy turn-on and power–saving functions, the PC power supply will require two characteristics. One is a DC power-supply remote on/off function; the other is standby voltage to achieve very low power consumption of the PC system. Thus, requiring the main power supply to be shut down. The power-supply remote on/off (PSON) is an active-LOW signal that turns on all of the main power rails including the 3.3V, 5V, -5V, and -12V power rails. When this signal is held HIGH by the PC motherboard or left open-circuited, the signal of the Fault Protect Output (FPO) also goes HIGH. In this condition, the main power rails should not deliver current and should be held at 0V. When the FPO signal is held HIGH due to an occurring fault condition, the fault status will be latched and the outputs of the main power rails should not deliver current and should be held at 0V. Toggling PSON from LOW to HIGH will reset the fault protection latch. During this fault condition, only the standby power is not affected. When PSON goes from HIGH to LOW or LOW to HIGH, the 38ms debounce block will prevent a glitch on the input from disabling/enabling the FPO output. During the HIGH to LOW transition, the under-voltage function is disabled to prevent turn-on failure. Power should be delivered to the rails only if the PSON signal is held at ground potential, thus, FPO is active LOW. The FPO pin can be connected to 5VDC (or up to 15VDC) through a pull-up resistor. # **UNDER-VOLTAGE PROTECTION (UVP)** The TPS3514 provides Under-Voltage Protection (UVP) for the 12V rail and Under-Voltage Detect (UVD) for the 3.3V and 5V rails. When an under-voltage condition appears at the VS12 input pin for more than 150 $\mu$ s, the FPO output goes HIGH and PGO goes LOW. Also, this fault condition will be latched until PSON is toggled from LOW to HIGH or VDD is removed. # **OVER-CURRENT PROTECTION (OCP)** In bridge, or forward type, off-line switching power supplies, usually designed for medium to large power, the overload protection design needs to be very precise. Most of these types of power supplies sense the output current for an overload condition. The trigger-point needs to be set higher than the maximum load in order to prevent false turn-on. The TPS3514 provides Over-Current Protection (OCP) for the 3.3V, 5V, and 12V rails. When an over-current condition appears at the OCP comparator input pins for more than 73 $\mu$ s, the $\overline{\text{FPO}}$ output goes HIGH and PGO goes LOW. Also, this fault condition will be latched until $\overline{\text{PSON}}$ is toggled from LOW to HIGH or $V_{DD}$ is removed. The resistor connected between the RI pin and the GND pin will create a precise $I_{(REF)}$ for the OCP function. The formula for choosing the RI resistor is $V_{(RI)}/I_{(REF)}$ . The $I_{(REF)}$ range is from 12.5 $\mu$ A to 62.5 $\mu$ A. Three OCP comparators and the $I_{(REF)}$ section are supplied through the V12 pin. Current drawn from the VS12 pin is less than 1mA. Following is an example on calculating OCP for the 12V rail: $$\begin{split} RI &= V_{(RI)}/I_{(REF)} = 1.15 V/20 \mu A = 56 K \Omega \\ I_{(REF)} \bullet C \bullet R_{(IS12)} = R_{(SENSE)} \bullet I_{(OCP\_TRIP)} \\ I_{(OCP\_TRIP)} &= 20 \mu A \bullet 8 \bullet 560 \Omega/0.01 \Omega = 9.2 A \\ C &= Current \ Ratio \ (typically = 8) \end{split}$$ # **OVER-VOLTAGE PROTECTION (OVP)** The Over-Voltage Protection (OVP) of the TPS3514 monitors 3.3V, 5V, and 12V. When an over-voltage condition appears at one of the 3.3V, 5V, or 12V input pins for more than $73\mu s$ , the $\overline{FPO}$ output goes HIGH and PGO goes LOW. Also, this fault condition will be latched until $\overline{PSON}$ is toggled from LOW-to-HIGH or $V_{DD}$ is removed. During fault conditions, most power supplies have the potential to deliver higher output voltages than those normally specified or required. In unprotected equipment, it is possible for output voltages to be high enough to cause internal or external damage of the system. To protect the system under these abnormal conditions, it is common practice to provide over-voltage protection within the power supply. # **PACKAGE DRAWINGS** MSOI002B - JANUARY 1995 - REVISED SEPTEMBER 2001 # D (R-PDSO-G\*\*) # PLASTIC SMALL-OUTLINE PACKAGE ## **8 PINS SHOWN** - NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-012 # **PACKAGE DRAWINGS (Cont.)** MPDI002B - JANUARY 1995 - REVISED FEBRUARY 2000 PLASTIC DUAL-IN-LINE PACKAGE # N (R-PDIP-T\*\*) ## **16 PINS SHOWN** 16 NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 (20-pin package is shorter than MS-001). 9 0.260 (6,60) 0.240 (6,10) #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2002, Texas Instruments Incorporated