SLVS241A - MARCH 2000 - REVISED JANUARY 2001 - 1.5-A Low-Dropout Voltage Regulator - Available in 1.5-V, 1.8-V, 2.5-V, 3.3-V, Fixed **Output and Adjustable Versions** - Open Drain Power-Good (PG) Status Output (TPS751xxQ) - Open Drain Power-On Reset With 100-ms Delay (TPS753xxQ) - Dropout Voltage Typically 160 mV at 1.5 A (TPS75133Q) - Ultralow 75 µA Typical Quiescent Current - **Fast Transient Response** - 2% Tolerance Over Specified Conditions For Fixed-Output Versions - 20-Pin TSSOP (PWP) PowerPAD™ Package - **Thermal Shutdown Protection** NC - No internal connection †PG is on the TPS751xx and RESET is on the TPS753xx #### description The TPS753xxQ and TPS751xxQ are low dropout regulators with integrated power-on reset and power-good (PG) functions respectively. These devices are capable of supplying 1.5 A of output current with a dropout of 160 mV (TPS75133Q, TPS75333Q). Quiescent current is 75 μA at full load and drops down to 1 μA when the device is disabled. TPS751xxQ and TPS753xxQ are designed to have fast transient response for larger load current changes. #### TPS75x33Q **DROPOUT VOLTAGE** Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments. SLVS241A - MARCH 2000 - REVISED JANUARY 2001 #### description (continued) Because the PMOS device behaves as a low-value resistor, the dropout voltage is very low (typically 160 mV at an output current of 1.5 A for the TPS75x33Q) and is directly proportional to the output current. Additionally, since the PMOS pass element is a voltage-driven device, the quiescent current is very low and independent of output loading (typically 75 $\mu$ A over the full range of output current, 1 mA to 1.5 A). These two key specifications yield a significant improvement in operating life for battery-powered systems. The device is enabled when $\overline{EN}$ is connected to a low level voltage. This LDO family also features a sleep mode; applying a TTL high signal to $\overline{EN}$ (enable) shuts down the regulator, reducing the quiescent current to less than 1 $\mu A$ at $T_{,l} = 25^{\circ} C$ . For the TPS751xxQ, the power-good terminal (PG) is an active high, open drain output, which can be used to implement a power-on reset or a low-battery indicator. The RESET (SVS, POR, or power on reset) output of the TPS753xxQ initiates a reset in microcomputer and microprocessor systems in the event of an undervoltage condition. An internal comparator in the TPS753xxQ monitors the output voltage of the regulator to detect an undervoltage condition on the regulated output voltage. When the output reaches 95% of its regulated voltage, RESET goes to a high-impedance state after a 100-ms delay. RESET goes to a logic-low state when the regulated output voltage is pulled below 95% (i.e., over load condition) of its regulated voltage. The TPS751xxQ or TPS753xxQ is offered in 1.5-V, 1.8-V, 2.5-V and 3.3-V fixed-voltage versions and in an adjustable version (programmable over the range of 1.5 V to 5 V). Output voltage tolerance is specified as a maximum of 2% over line, load, and temperature ranges. The TPS751xxQ and TPS753xxQ families are available in 20-pin TSSOP (PWP) packages. #### **AVAILABLE OPTIONS** | т. | OUTPUT VOLTAGE | TSSOP (PWP) | | | |----------------|-------------------------|--------------|--------------|--| | Тл | (TYP) | PG | RESET | | | | 3.3 V | TPS75133QPWP | TPS75333QPWP | | | −40°C to 125°C | 2.5 V | TPS75125QPWP | TPS75325QPWP | | | | 1.8 V | TPS75118QPWP | TPS75318QPWP | | | | 1.5 V | TPS75115QPWP | TPS75315QPWP | | | | Adjustable 1.5 V to 5 V | TPS75101QPWP | TPS75301QPWP | | NOTE: The TPS75x01 is programmable using an external resistor divider (see application information). The PWP package is available taped and reeled. Add an R suffix to the device type (e.g., TPS75201QPWPR) to indicate tape and reel. <sup>†</sup> See application information section for capacitor selection details. Figure 1. Typical Application Configuration (For Fixed Output Options) SLVS241A - MARCH 2000 - REVISED JANUARY 2001 #### functional block diagram—adjustable version #### functional block diagram—fixed-voltage version SLVS241A - MARCH 2000 - REVISED JANUARY 2001 #### **Terminal Functions (TPS751xxQ)** | TERMI | NAL | 1/0 | DESCRIPTION | |--------------|----------------------------------|-----|------------------------------------------------------------------------------| | NAME | NO. | 1/0 | DESCRIPTION | | EN | 5 | I | Enable Input | | FB/SENSE | 7 | I | Feedback input voltage for adjustable device (sense input for fixed options) | | GND | 17 | | Regulator Ground | | GND/HEATSINK | 1, 10, 11, 20 | | Ground/heatsink | | IN | 3, 4 | I | Input voltage | | NC | 2, 12, 13, 14,<br>15, 16, 18, 19 | | No connection | | OUTPUT | 8, 9 | 0 | Regulated output voltage | | PG | 6 | 0 | Power good output | #### Terminal Functions (TPS753xxQ) | TERMI | NAL | 1/0 | DESCRIPTION | |--------------|----------------------------------|-----|------------------------------------------------------------------------------| | NAME | NO. | I/O | DESCRIPTION | | EN | 5 | 1 | Enable Input | | FB/SENSE | 7 | - 1 | Feedback input voltage for adjustable device (sense input for fixed options) | | GND | 17 | | Regulator Ground | | GND/HEATSINK | 1, 10, 11, 20 | | Ground/heatsink | | IN | 3, 4 | I | Input voltage | | NC | 2, 12, 13, 14,<br>15, 16, 18, 19 | | No connection | | OUTPUT | 8, 9 | 0 | Regulated output voltage | | RESET | 6 | 0 | Reset output | SLVS241A - MARCH 2000 - REVISED JANUARY 2001 #### TPS753xxQ RESET timing diagram NOTES: A. V<sub>res</sub> is the minimum input voltage for a valid RESET. The symbol V<sub>res</sub> is not currently listed within EIA or JEDEC standards for semiconductor symbology. B. VIT –Trip voltage is typically 5% lower than the output voltage (95% $V_O$ ) $V_{IT-}$ to $V_{IT+}$ is the hysteresis voltage. SLVS241A - MARCH 2000 - REVISED JANUARY 2001 #### TPS751xxQ PG timing diagram NOTES: A. Vpg is the minimum input voltage for a valid PG. The symbol Vpg is not currently listed within EIA or JEDEC standards for semiconductor symbology. B. VIT – Trip voltage is typically 17% lower than the output voltage (83% $V_O$ ) $V_{IT-}$ to $V_{IT+}$ is the hysteresis voltage. SLVS241A - MARCH 2000 - REVISED JANUARY 2001 #### absolute maximum ratings over operating junction temperature range (unless otherwise noted)† | Input voltage range <sup>‡</sup> , V <sub>I</sub> | 0.3 V to 5.5 V | |----------------------------------------------------------------|-------------------------------| | Voltage range at EN | | | Maximum PG voltage (TPS751xxQ) | | | Maximum RESET voltage (TPS753xxQ) | | | Peak output current | Internally limited | | Continuous total power dissipation | See dissipation rating tables | | Output voltage, VO (OUTPUT, FB) | | | Operating virtual junction temperature range, T <sub>.j.</sub> | 40°C to 125°C | | Storage temperature range, T <sub>stg</sub> | | | ESD rating, HBM | | | | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### **DISSIPATION RATING TABLE 1 – FREE-AIR TEMPERATURES** | PACKAGE | AIR FLOW<br>(CFM) | T <sub>A</sub> < 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | |---------|-------------------|---------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------| | PWP§ | 0 | 2.9 W | 23.5 mW/°C | 1.9 W | 1.5 W | | PMP3 | 300 | 4.3 W | 34.6 mW/°C | 2.8 W | 2.2 W | | DWD¶ | 0 | 3 W | 23.8 mW/°C | 1.9 W | 1.5 W | | PWP¶ | 300 | 7.2 W | 57.9 mW/°C | 4.6 W | 3.8 W | <sup>§</sup> This parameter is measured with the recommended copper heat sink pattern on a 1-layer PCB, 5-in × 5-in PCB, 1 oz. copper, 2-in × 2-in coverage (4 in<sup>2</sup>). #### recommended operating conditions | | MIN | MAX | UNIT | |--------------------------------------------------------|-----|-----|------| | Input voltage, V <sub>I</sub> # | 2.7 | 5 | V | | Output voltage range, VO | 1.5 | 5 | V | | Output current, IO | 0 | 1.5 | Α | | Operating virtual junction temperature, T <sub>J</sub> | -40 | 125 | °C | <sup>#</sup> To calculate the minimum input voltage for your maximum output current, use the following equation: $V_{I(min)} = V_{O(max)} + V_{DO(max load)}$ <sup>‡</sup> All voltage values are with respect to network terminal ground. <sup>¶</sup> This parameter is measured with the recommended copper heat sink pattern on a 8-layer PCB, 1.5-in × 2-in PCB, 1 oz. copper with layers 1, 2, 4, 5, 7, and 8 at 5% coverage (0.9 in<sup>2</sup>) and layers 3 and 6 at 100% coverage (6 in<sup>2</sup>). For more information, refer to TI technical brief SLMA002. SLVS241A - MARCH 2000 - REVISED JANUARY 2001 ### electrical characteristics over recommended operating junction temperature range (T $_J$ = -40°C to 125°C), $V_I$ = $V_{O(typ)}$ + 1 V, $I_O$ = 1 mA, $\overline{EN}$ = 0 V, $C_o$ = 47 $\mu F$ (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | | |--------------------------------------------|---------------------------------------------------------------------------------------|---------------------------------------|-----------------------------------------------------------|-----------------------------------------------------|---------------------|------|---------------------|-------| | | Ac | Adjustable | $1.5 \text{ V} \le \text{V}_{\text{O}} \le 5 \text{ V},$ | T <sub>J</sub> = 25°C | | ٧o | | | | | | Voltage | $1.5 \text{ V} \leq \text{V}_{\text{O}} \leq 5 \text{ V}$ | | 0.98 V <sub>O</sub> | | 1.02 V <sub>O</sub> | | | | | 1.5 V Output | T <sub>J</sub> = 25°C, | $2.7 \text{ V} < \text{V}_{1N} < 5 \text{ V}$ | | 1.5 | | | | | | 1.5 v Output | 2.7 V < V <sub>IN</sub> < 5 V | | 1.470 | | 1.530 | | | Output voltage | | 1.8 V Output | $T_J = 25^{\circ}C$ , | 2.8 V < V <sub>IN</sub> < 5 V | | 1.8 | | v | | (see Notes 1 a | nd 3) | 1.8 v Output | 2.8 V < V <sub>IN</sub> < 5 V | | 1.764 | | 1.836 | v | | | | 2.5 V Output | T <sub>J</sub> = 25°C, | $3.5 \text{ V} < \text{V}_{1N} < 5 \text{ V}$ | | 2.5 | | | | | | 2.5 v Output | 3.5 V < V <sub>IN</sub> < 5 V | | 2.450 | | 2.550 | | | | | 3.3 V Output | T <sub>J</sub> = 25°C, | $4.3 \text{ V} < \text{V}_{1N} < 5 \text{ V}$ | | 3.3 | | | | | | 3.5 v Output | 4.3 V < V <sub>IN</sub> < 5 V | | 3.234 | | 3.366 | | | Ouiescent curr | ent (GND current) | (see Note 2) | $T_J = 25^{\circ}C$ , | See Note 3 | | 75 | | μΑ | | Quicocciii cuii | ent (GND canent) | (SCC NOIC 2) | See Note 3 | | | | 125 | μΑ | | Output voltage (see Notes 1 a | line regulation ( $\Delta V$ nd 2) | o/Vo ) | V <sub>O</sub> + 1 V < V <sub>I</sub> ≤ 5 V, | $T_J = 25^{\circ}C$ | | 0.01 | | %/V | | | Output voltage line regulation (ΔV <sub>O</sub> /V <sub>O</sub> ) (see Notes 1 and 2) | | V <sub>O</sub> + 1 V < V <sub>I</sub> < 5 V | | | 0.1 | 76/ V | | | Load regulation (see Note 3) | | | | | 1 | | mV | | | Output noise v | Output noise voltage | | BW = 300 Hz to 50 kF $C_O = 100 \mu F$ , | Hz, V <sub>O</sub> = 1.5 V<br>T <sub>J</sub> = 25°C | | 60 | | μVrms | | Output current | Limit | | VO = 0 V | | | 3.3 | 4.5 | Α | | Thermal shutde | own junction tempe | rature | | | | 150 | | °C | | Charadhu a uman | | | EN = V <sub>I,</sub> | T <sub>J</sub> = 25°C, | | 1 | | μΑ | | Standby currer | ıt | | EN = V <sub>I</sub> | | | | 10 | μΑ | | FB input currer | nt | TPS75x01Q | FB = 1.5 V | | -1 | | 1 | μΑ | | High level enal | ole input voltage | | | | 2 | | | V | | Low level enab | Low level enable input voltage | | | | | | 0.7 | V | | Power supply ripple rejection (see Note 2) | | f = 100 Hz,<br>T <sub>J</sub> = 25°C, | $C_O = 100 \mu F$ ,<br>See Note 1, $I_O = 1.5 A$ | | 63 | | dB | | | PG | Minimum input voltage for valid PG | | I <sub>O(PG)</sub> = 300μA, | V <sub>(PG)</sub> ≤ 0.8 V | | 1 | 1.3 | ٧ | | | Trip threshold volt | tage | V <sub>O</sub> decreasing | | 80 | | 86 | %Vo | | (TPS751xxQ) | Hysteresis voltage | е | Measured at VO | | | 0.5 | | %VO | | | Output low voltage | | V <sub>I</sub> = 2.7 V, | I <sub>O(PG)</sub> = 1mA | | 0.15 | 0.4 | V | | | Leakage current | | V <sub>(PG)</sub> = 5 V | - (/ | | | 1 | μΑ | | | <u> </u> | | ,. J | | | | | · | NOTES: 1. Minimum IN operating voltage is 2.7 V or V<sub>O(typ)</sub> + 1 V, whichever is greater. Maximum IN voltage 5 V. 2. If V<sub>O</sub> ≤ 1.8 V then V<sub>imin</sub> = 2.7 V, V<sub>imax</sub> = 5 V: Line Reg. (mV) = $$(\%/V) \times \frac{V_O(V_{imax} - 2.7 \text{ V})}{100} \times 1000$$ If $V_O \ge$ 2.5 V then $V_{imin} = V_O + 1$ V, $V_{imax} = 5$ V: Line Reg. (mV) = $$(\%/V) \times \frac{V_O(V_{imax} - (V_O + 1 V))}{100} \times 1000$$ 3. $I_O = 1 \text{ mA to } 1.5 \text{ A}$ SLVS241A - MARCH 2000 - REVISED JANUARY 2001 ### electrical characteristics over recommended operating junction temperature range (T $_J$ = -40°C to 125°C), V $_I$ = V $_{O(typ)}$ + 1 V, I $_O$ = 1 mA, $\overline{EN}$ = 0 V, C $_O$ = 47 $\mu F$ (unless otherwise noted) (continued) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------|-----|------|-----|------| | | Minimum input voltage for valid RESET | $IO(RESET) = 300 \mu A$ , $V(RESET) \le 0.8 V$ | | 1.1 | 1.3 | V | | | Trip threshold voltage | V <sub>O</sub> decreasing | 92 | | 98 | %Vo | | Reset | Hysteresis voltage | Measured at VO | | 0.5 | | %Vo | | (TPS753xxQ) | Output low voltage | I <sub>O(RESET)</sub> = 1 mA | | 0.15 | 0.4 | V | | | Leakage current | V <sub>(RESET)</sub> = 5.5 V | | | 1 | μΑ | | | RESET time-out delay | | | 100 | | ms | | Input ourroat (F | ENI) | EN = V <sub>I</sub> | -1 | | 1 | μΑ | | Input current (E | =IN) | EN = 0 V | -1 | 0 | 1 | μΑ | | High level EN i | nput voltage | | 2 | | | V | | Low level EN input voltage | | | | | 0.7 | V | | Dropout voltage, (3.3 V output) (see Note 4) | | $I_{O} = 1.5 \text{ A},$ $V_{I} = 3.2 \text{ V},$ $T_{J} = 25^{\circ}\text{C}$ | | 160 | · | mV | | | | I <sub>O</sub> = 1.5 A, V <sub>I</sub> = 3.2 V | | • | 300 | | NOTE 4: IN voltage equals V<sub>O</sub>(Typ) – 100 mV; TPS75x15Q, TPS75x18Q and TPS75x25Q dropout voltage limited by input voltage range limitations (i.e., TPS75x33Q input voltage needs to drop to 3.2 V for purpose of this test). #### **Table of Graphs** | | | | FIGURE | |----------------|------------------------------------|-------------------------|--------| | ٧o | Output valtage | vs Output current | 2, 3 | | | Output voltage | vs Junction temperature | 4, 5 | | | Ground current | vs Junction temperature | 6 | | | Power supply ripple rejection | vs Frequency | 7 | | | Output spectral noise density | vs Frequency | 8 | | Z <sub>o</sub> | Output impedance | vs Frequency | 9 | | | Dronoutvaltore | vs Input voltage | 10 | | VDO | Dropout voltage | vs Junction temperature | 11 | | | Input voltage (min) | vs Output voltage | 12 | | | Line transient response | | 13, 15 | | | Load transient response | | 14, 16 | | ۷o | Output voltage | vs Time | 17 | | | Equivalent series resistance (ESR) | vs Output current | 19, 20 | #### TYPICAL CHARACTERISTICS TPS75x33Q Figure 18. Test Circuit for Typical Regions of Stability (Figures 19 and 20) (Fixed Output Options) <sup>†</sup> Equivalent series resistance (ESR) refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to Co. SLVS241A - MARCH 2000 - REVISED JANUARY 2001 #### **APPLICATION INFORMATION** The TPS751xxQ or TPS753xxQ family includes four fixed-output voltage regulators (1.5 V, 1.8 V, 2.5 V and 3.3 V), and an adjustable regulator, the TPS75x01Q (adjustable from 1.5 V to 5 V). #### minimum load requirements The TPS751xxQ and TPS753xxQ families are stable even at no load; no minimum load is required for operation. #### pin functions #### enable (EN) The $\overline{EN}$ terminal is an input which enables or shuts down the device. If $\overline{EN}$ is a logic high, the device will be in shutdown mode. When $\overline{EN}$ goes to logic low, then the device will be enabled. #### power-good (PG) (TPS751xxQ) The PG terminal is an open drain, active high output that indicates the status of $V_O$ (output of the LDO). When $V_O$ reaches 83% of the regulated voltage, PG will go to a high impedance state. It will go to a low-impedance state when $V_O$ falls below 83% (i.e. over load condition) of the regulated voltage. The open drain output of the PG terminal requires a pullup resistor #### sense (SENSE) The SENSE terminal of the fixed-output options must be connected to the regulator output, and the connection should be as short as possible. Internally, SENSE connects to a high-impedance wide-bandwidth amplifier through a resistor-divider network and noise pickup feeds through to the regulator output. It is essential to route the SENSE connection in such a way to minimize/avoid noise pickup. Adding RC networks between the SENSE terminal and $V_{\rm O}$ to filter noise is not recommended because it may cause the regulator to oscillate. #### feedback (FB) FB is an input terminal used for the adjustable-output options and must be connected to an external feedback resistor divider. The FB connection should be as short as possible. It is essential to route it in such a way to minimize/avoid noise pickup. Adding RC networks between FB terminal and V<sub>O</sub> to filter noise is not recommended because it may cause the regulator to oscillate. #### reset (RESET) (TPS753xxQ) The RESET terminal is an open drain, active low output that indicates the status of $V_O$ . When $V_O$ reaches 95% of the regulated voltage, RESET will go to a low-impedance state after a 100-ms delay. RESET will go to a high-impedance state when $V_O$ is below 95% of the regulated voltage. The open-drain output of the RESET terminal requires a pullup resistor. #### **GND/HEATSINK** All GND/HEATSINK terminals are connected directly to the mount pad for thermal-enhanced operation. These terminals could be connected to GND or left floating. #### input capacitor For a typical application, an input bypass capacitor $(0.22 \, \mu F - 1 \, \mu F)$ is recommended for device stability. This capacitor should be as close to the input pins as possible. For fast transient condition where droop at the input of the LDO may occur due to high inrush current, it is recommended to place a larger capacitor at the input as well. The size of this capacitor is dependant on the output current and response time of the main power supply, as well as the distance to the load (LDO). SLVS241A - MARCH 2000 - REVISED JANUARY 2001 #### APPLICATION INFORMATION #### output capacitor As with most LDO regulators, the TPS751xxQ and TPS753xxQ require an output capacitor connected between OUT and GND to stabilize the internal control loop. The minimum recommended capacitance value is 47 $\mu$ F and the ESR (equivalent series resistance) must be between 100 m $\Omega$ and 10 $\Omega$ . Solid tantalum electrolytic, aluminum electrolytic, and multilayer ceramic capacitors are all suitable, provided they meet the requirements described in this section. Larger capacitors provide a wider range of stability and better load transient response. This information, along with the ESR graphs, is included to assist in selection of suitable capacitance for the user's application. When necessary to achieve low height requirements along with high output current and/or high load capacitance, several higher ESR capacitors can be used in parallel to meet these guidelines. #### **ESR** and transient response LDOs typically require an external output capacitor for stability. In fast transient response applications, capacitors are used to support the load current while LDO amplifier is responding. In most applications, one capacitor is used to support both functions. Besides its capacitance, every capacitor also contains parasitic impedances. These parasitic impedances are resistive as well as inductive. The resistive impedance is called equivalent series resistance (ESR), and the inductive impedance is called equivalent series inductance (ESL). The equivalent schematic diagram of any capacitor can therefore be drawn as shown in Figure 21. Figure 21. - ESR and ESL SLVS241A - MARCH 2000 - REVISED JANUARY 2001 #### **APPLICATION INFORMATION** In most cases one can neglect the effect of inductive impedance ESL. Therefore, the following application focuses mainly on the parasitic resistance ESR. Figure 22 shows the output capacitor and its parasitic impedances in a typical LDO output stage. Figure 22. LDO Output Stage With Parasitic Resistances ESR and ESL In steady state (dc state condition), the load current is supplied by the LDO (solid arrow) and the voltage across the capacitor is the same as the output voltage ( $V(C_O) = V_O$ ). This means no current is flowing into the $C_O$ branch. If $I_O$ suddenly increases (transient condition), the following occurs: - The LDO is not able to supply the sudden current need due to its response time (t<sub>1</sub> in Figure 23). Therefore, capacitor C<sub>O</sub> provides the current for the new load condition (dashed arrow). C<sub>O</sub> now acts like a battery with an internal resistance, ESR. Depending on the current demand at the output, a voltage drop will occur at R<sub>ESR</sub>. This voltage is shown as V<sub>ESR</sub> in Figure 22. - When C<sub>O</sub> is conducting current to the load, initial voltage at the load will be V<sub>O</sub> = V(C<sub>O</sub>) V<sub>ESR</sub>. Due to the discharge of C<sub>O</sub>, the output voltage V<sub>O</sub> will drop continuously until the response time t<sub>1</sub> of the LDO is reached and the LDO will resume supplying the load. From this point, the output voltage starts rising again until it reaches the regulated voltage. This period is shown as t<sub>2</sub> in Figure 23. Figure 23 also shows the impact of different ESRs on the output voltage. The left brackets show different levels of ESRs where number 1 displays the lowest and number 3 displays the highest ESR. From above, the following conclusions can be drawn: - The higher the ESR, the larger the droop at the beginning of load transient. - The smaller the output capacitor, the faster the discharge time and the bigger the voltage droop during the LDO response period. #### **APPLICATION INFORMATION** #### conclusion To minimize the transient output droop, capacitors must have a low ESR and be large enough to support the minimum output voltage requirement. Figure 23. Correlation of Different ESRs and Their Influence to the Regulation of $V_{\rm O}$ at a Load Step From Low-to-High Output Current #### **APPLICATION INFORMATION** #### programming the TPS75x01Q adjustable LDO regulator The output voltage of the TPS75x01Q adjustable regulator is programmed using an external resistor divider as shown in Figure 24. The output voltage is calculated using: $$V_{O} = V_{ref} \times \left(1 + \frac{R1}{R2}\right) \tag{1}$$ Where: V<sub>ref</sub> = 1.1834 V typ (the internal reference voltage) Resistors R1 and R2 should be chosen for approximately 40- $\mu$ A divider current. Lower value resistors can be used but offer no inherent advantage and waste more power. Higher values should be avoided as leakage currents at FB increase the output voltage error. The recommended design procedure is to choose R2 = 30.1 k $\Omega$ to set the divider current at 40 $\mu$ A and then calculate R1 using: $$R1 = \left(\frac{V_{O}}{V_{ref}} - 1\right) \times R2 \tag{2}$$ ### OUTPUT VOLTAGE PROGRAMMING GUIDE | OUTPUT<br>VOLTAGE | R1 | R2 | UNIT | |-------------------|------|------|------| | 2.5 V | 33.2 | 30.1 | kΩ | | 3.3 V | 53.6 | 30.1 | kΩ | | 3.6 V | 61.9 | 30.1 | kΩ | NOTE: To reduce noise and prevent oscillation, R1 and R2 need to be as close as possible to the FB/SENSE terminal. Figure 24. TPS75x01Q Adjustable LDO Regulator Programming SLVS241A - MARCH 2000 - REVISED JANUARY 2001 #### **APPLICATION INFORMATION** #### regulator protection The TPS751xxQ or TPS753xxQ PMOS-pass transistor has a built-in back diode that conducts reverse currents when the input voltage drops below the output voltage (e.g., during power down). Current is conducted from the output to the input and is not internally limited. When extended reverse voltage is anticipated, external limiting may be appropriate. The TPS751xxQ or TPS753xxQ also features internal current limiting and thermal protection. During normal operation, the TPS751xxQ or TPS753xxQ limits output current to approximately 3.3 A. When current limiting engages, the output voltage scales back linearly until the overcurrent condition ends. While current limiting is designed to prevent gross device failure, care should be taken not to exceed the power dissipation ratings of the package. If the temperature of the device exceeds 150°C(typ), thermal-protection circuitry shuts it down. Once the device has cooled below 130°C(typ), regulator operation resumes. #### power dissipation and junction temperature Specified regulator operation is assured to a junction temperature of $125^{\circ}$ C; the maximum junction temperature should be restricted to $125^{\circ}$ C under normal operating conditions. This restriction limits the power dissipation the regulator can handle in any given application. To ensure the junction temperature is within acceptable limits, calculate the maximum allowable dissipation, $P_{D(max)}$ , and the actual dissipation, $P_{D}$ , which must be less than or equal to $P_{D(max)}$ . The maximum-power-dissipation limit is determined using the following equation: $$P_{D(max)} = \frac{T_{J}max - T_{A}}{R_{\theta, JA}}$$ (3) Where: T<sub>J</sub>max is the maximum allowable junction temperature $R_{\theta JA}$ is the thermal resistance junction-to-ambient for the package, i.e., 34.6°C/W for the 20-terminal PWP with no airflow (see Table 1). $T_A$ is the ambient temperature. The regulator dissipation is calculated using: $$P_{D} = (V_{I} - V_{O}) \times I_{O} \tag{4}$$ Power dissipation resulting from quiescent current is negligible. Excessive power dissipation will trigger the thermal protection circuit. #### THERMAL INFORMATION #### thermally enhanced TSSOP-20 (PWP – PowerPad™) The thermally enhanced PWP package is based on the 20-pin TSSOP, but includes a thermal pad [see Figure 25(c)] to provide an effective thermal contact between the IC and the PWB. Traditionally, surface mount and power have been mutually exclusive terms. A variety of scaled-down TO220-type packages have leads formed as gull wings to make them applicable for surface-mount applications. These packages, however, suffer from several shortcomings: they do not address the very low profile requirements (<2 mm) of many of today's advanced systems, and they do not offer a pin-count high enough to accommodate increasing integration. On the other hand, traditional low-power surface-mount packages require power-dissipation derating that severely limits the usable range of many high-performance analog circuits. The PWP package (thermally enhanced TSSOP) combines fine-pitch surface-mount technology with thermal performance comparable to much larger power packages. The PWP package is designed to optimize the heat transfer to the PWB. Because of the very small size and limited mass of a TSSOP package, thermal enhancement is achieved by improving the thermal conduction paths that remove heat from the component. The thermal pad is formed using a lead-frame design (patent pending) and manufacturing technique to provide the user with direct connection to the heat-generating IC. When this pad is soldered or otherwise coupled to an external heat dissipator, high power dissipation in the ultrathin, fine-pitch, surface-mount package can be reliably achieved. Figure 25. Views of Thermally Enhanced PWP Package Because the conduction path has been enhanced, power-dissipation capability is determined by the thermal considerations in the PWB design. For example, simply adding a localized copper plane (heat-sink surface), which is coupled to the thermal pad, enables the PWP package to dissipate 2.5 W in free air (reference Figure 27(a), 8 cm² of copper heat sink and natural convection). Increasing the heat-sink size increases the power dissipation range for the component. The power dissipation limit can be further improved by adding airflow to a PWB/IC assembly (see Figures 26 and 27). The line drawn at 0.3 cm² in Figures 26 and 27 indicates performance at the minimum recommended heat-sink size, illustrated in Figure 29. #### THERMAL INFORMATION #### thermally enhanced TSSOP-20 (PWP – PowerPad™) (continued) The thermal pad is directly connected to the substrate of the IC, which for the TPS751xxQPWP and TPS753XXQPWP series is a secondary electrical connection to device ground. The heat-sink surface that is added to the PWP can be a ground plane or left electrically isolated. In TO220-type surface-mount packages, the thermal connection is also the primary electrical connection for a given terminal which is not always ground. The PWP package provides up to 16 independent leads that can be used as inputs and outputs (Note: leads 1, 10, 11, and 20 are internally connected to the thermal pad and the IC substrate). #### THERMAL INFORMATION #### thermally enhanced TSSOP-20 (PWP – PowerPad™) (continued) Figure 27. Power Ratings of the PWP Package at Ambient Temperatures of 25°C, 55°C, and 105°C #### THERMAL INFORMATION #### thermally enhanced TSSOP-20 (PWP – PowerPad™) (continued) Figure 28 is an example of a thermally enhanced PWB layout for use with the new PWP package. This board configuration was used in the thermal experiments that generated the power ratings shown in Figure 26 and Figure 27. As discussed earlier, copper has been added on the PWB to conduct heat away from the device. $R_{\theta JA}$ for this assembly is illustrated in Figure 26 as a function of heat-sink area. A family of curves is included to illustrate the effect of airflow introduced into the system. Board thickness 62 mils Board size 3.2 in. × 3.2 in. Board material FR4 Copper trace/heat sink Exposed pad mounting 63/67 tin/lead solder Figure 28. PWB Layout (Including Copper Heatsink Area) for Thermally Enhanced PWP Package From Figure 26, $R_{\theta JA}$ for a PWB assembly can be determined and used to calculate the maximum power-dissipation limit for the component/PWB assembly, with the equation: $$P_{D(max)} = \frac{T_{J}max - T_{A}}{R_{\theta JA(system)}}$$ (5) Where: $T_J$ max is the maximum specified junction temperature (150°C absolute maximum limit, 125°C recommended operating limit) and $T_A$ is the ambient temperature. $P_{D(max)}$ should then be applied to the internal power dissipated by the TPS75133QPWP regulator. The equation for calculating total internal power dissipation of the TPS75133QPWP is: $$P_{D(total)} = (V_I - V_O) \times I_O + V_I \times I_O$$ (6) Since the quiescent current of the TPS75133QPWP is very low, the second term is negligible, further simplifying the equation to: $$P_{D(total)} = (V_I - V_O) \times I_O$$ (7) For the case where $T_A = 55^{\circ}\text{C}$ , airflow = 200 ft/min, copper heat-sink area = 4 cm<sup>2</sup>, the maximum power-dissipation limit can be calculated. First, from Figure 26, we find the system $R_{\theta JA}$ is 50°C/W; therefore, the maximum power-dissipation limit is: $$P_{D(max)} = \frac{T_{J}^{max} - T_{A}}{R_{\theta, JA(system)}} = \frac{125^{\circ}C - 55^{\circ}C}{50^{\circ}C/W} = 1.4 \text{ W}$$ (8) #### THERMAL INFORMATION #### thermally enhanced TSSOP-20 (PWP – PowerPad™) (continued) If the system implements a TPS75133QPWP regulator, where $V_I = 5 \text{ V}$ and $I_O = 800 \text{ mA}$ , the internal power dissipation is: $$P_{D(total)} = (V_I - V_O) \times I_O = (5 - 3.3) \times 0.8 = 1.36 \text{ W}$$ (9) Comparing $P_{D(total)}$ with $P_{D(max)}$ reveals that the power dissipation in this example does not exceed the calculated limit. When it does, one of two corrective actions should be made: raising the power-dissipation limit by increasing the airflow or the heat-sink area, or lowering the internal power dissipation of the regulator by reducing the input voltage or the load current. In either case, the above calculations should be repeated with the new system parameters. #### mounting information The primary requirement is to complete the thermal contact between the thermal pad and the PWB metal. The thermal pad is a solderable surface and is fully intended to be soldered at the time the component is mounted. Although voiding in the thermal-pad solder-connection is not desirable, up to 50% voiding is acceptable. The data included in Figures 26 and 27 is for soldered connections with voiding between 20% and 50%. The thermal analysis shows no significant difference resulting from the variation in voiding percentage. Figure 29 shows the solder-mask land pattern for the PWP package. The minimum recommended heat-sink area is also illustrated. This is simply a copper plane under the body extent of the package, including metal routed under terminals 1, 10, 11, and 20. Figure 29. PWP Package Land Pattern SLVS241A - MARCH 2000 - REVISED JANUARY 2001 #### **MECHANICAL DATA** #### PWP (R-PDSO-G\*\*) #### PowerPAD™ PLASTIC SMALL-OUTLINE PACKAGE #### **20-PIN SHOWN** NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusions. - D. The package thermal performance may be enhanced by bonding the thermal pad to an external thermal plane. This pad is electrically and thermally connected to the backside of the die and possibly selected leads. - E. Falls within JEDEC MO-153 PowerPAD is a trademark of Texas Instruments. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Customers are responsible for their applications using TI components. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, license, warranty or endorsement thereof. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations and notices. Representation or reproduction of this information with alteration voids all warranties provided for an associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use. Resale of TI's products or services with <u>statements different from or beyond the parameters</u> stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use. Also see: Standard Terms and Conditions of Sale for Semiconductor Products, www.ti.com/sc/docs/stdterms.htm Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265