# DUAL-SLOT PC CARD POWER-INTERFACE SWITCH FOR SERIAL PCMCIA CONTROLLERS SLVS206B - JULY 1999 - REVISED JUNE 2000 #### Fully Integrated xVCC and xVPP Switching **DB PACKAGE** (TOP VIEW) xVPP Programmed Independent of xVCC 3.3-V, 5-V, and/or 12-V Power Distribution 5V 🗆 10 **Ⅲ** 5V 24 2 23 $\square$ NC Low $r_{DS(on)}$ (60-m $\Omega$ xVCC Switch Typical) DATA I 3 22 T MODE **Short Circuit and Thermal Protection** CLOCK I 4 21 ☐ NC 150-µA (Maximum) Quiescent Current LATCH [ 5 20 **IJ** 12∨ RESET 6 ■ BVPP 19 Standby Mode: 50-mA Current Limit (Typ) 7 □ BVCC 12V 🗆 18 12-V Supply Can Be Disabled AVPP $\square$ **BVCC** 17 3.3-V Low-Voltage Mode AVCC □ STBY 9 16 Meets PC Card™ Standards AVCC □ oxdotnormallow10 15 GND □ 3.3V 11 14 **TTL-Logic Compatible Inputs** RESET 12 13 **Break-Before-Make Switching Internal Power-On Reset** † The TPS2214 is identical to the TPS2216 in all respects # description except packaging and pin assignments. NC - No internal connection The TPS2214 PC Card power-interface switch provides an integrated power-management solution for two PC Cards. All of the discrete power MOSFETs, a logic section, current limiting, and thermal protection for PC Card control are combined on a single integrated circuit. This device allows the distribution of 3.3-V, 5-V, and/or 12-V power to the card. The current-limiting feature eliminates the need for fuses. Current-limit reporting can help the user isolate a system fault. The TPS2214 features a 3.3-V low-voltage mode that allows for 3.3-V switching without the need for 5-V power. This feature facilitates low-power system designs such as sleep modes where only 3.3 V is available. This device also has the ability to program the xVPP outputs independent of the xVCC outputs. A standby mode that changes all output-current limits to 50 mA (typical) has been incorporated. End-equipment applications for the TPS2214 include: notebook computers, desktop computers, personal digital assistants (PDAs), digital cameras, and bar-code scanners. #### **AVAILABLE OPTIONS** | | PACKAGED DEVICES† | |----------------|----------------------------| | ТЈ | PLASTIC SMALL OUTLINE (DB) | | -40°C to 125°C | TPS2214DB(R) | <sup>†</sup>The DB package is available in tubes and left-end taped and reeled. Add R suffix to device type (e.g., TPS2214DBR) for taped and reeled. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PC Card is a trademark of PCMCIA (Personal Computer Memory Card International Association) # **TPS2214** DUAL-SLOT PC CARD POWER-INTERFACE SWITCH FOR SERIAL PCMCIA CONTROLLERS SLVS206B - JULY 1999 - REVISED JUNE 2000 # **Terminal Functions** | TERMINAL I/O | | | DECODINE | |---------------|----------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 1 " | DESCRIPTION | | 3.3V | 13,14 | ı | 3.3-V input for card power and/or chip power if 5 V is not present | | 5V | 1, 2, 24 | ı | 5-V input for card power and/or chip power | | 12V | 7, 20 | ı | 12-V V <sub>pp</sub> input card power | | AVCC | 9, 10 | 0 | VCC output: 3.3-V, 5-V, GND or high impedance to card | | AVPP | 8 | 0 | VPP output: 3.3-V, 5-V, 12-V, GND or high impedance to card | | BVCC | 17, 18 | 0 | VCC output: 3.3-V, 5-V, GND or high impedance to card | | BVPP | 19 | 0 | VPP output: 3.3-V, 5-V, 12-V, GND or high impedance to card | | GND | 11 | | Ground | | MODE | 22 | ı | TPS2206 operation when floating or pulled low; must be pulled high externally for TPS2214 operation. MODE is internally pulled low with a 150-k $\Omega$ pulldown resistor. | | <del>OC</del> | 15 | 0 | Logic-level output that goes low when an overcurrent or overtemperature condition exists. | | RESET | 6 | ı | Logic-level reset input active high. Do not connect if $\overline{\text{RESET}}$ pin is used. RESET is internally pulled low with a 150-k $\Omega$ pulldown resistor. | | RESET | 12 | ı | Logic-level reset input active low. Do not connect if RESET pin is used. The pin is internally pulled high with a 150-k $\Omega$ pullup resistor. | | STBY | 16 | ı | Logic-level active low input sets the TPS2214 to standby mode and sets all current limits to 50 mA. The pin is internally pulled high with a $150$ -k $\Omega$ pullup resistor. | | CLOCK | 4 | ı | Logic-level clock for serial data word | | DATA | 3 | ı | Logic-level serial data word | | LATCH | 5 | ı | Logic-level latch for serial data word | | NC | 21, 23 | | No internal connection | # functional block diagram † Both 12V pins must be connected together. # TPS2214 DUAL-SLOT PC CARD POWER-INTERFACE SWITCH FOR SERIAL PCMCIA CONTROLLERS SLVS206B - JULY 1999 - REVISED JUNE 2000 # absolute maximum ratings over operating virtual free-air temperature (unless otherwise noted)† | Input voltage range for card power: V <sub>I(3.3V)</sub> | –0.3 V to 6 V | |--------------------------------------------------------------|--------------------| | V <sub>I(5V)</sub> | –0.3 V to 6 V | | V <sub>I(12V)</sub> | 0.3 V to 14 V | | Logic input voltage | | | Output voltage range: V <sub>O(xVCC)</sub> | 0.3 V to 6 V | | | 0.3 V to 14 V | | Continuous total power dissipation | | | Output current: I <sub>O(xVCC)</sub> | Internally limited | | l <sub>O(xVPP)</sub> | Internally limited | | Operating virtual junction temperature range, T <sub>J</sub> | | | Storage temperature range, T <sub>stq</sub> | –55°C to 150°C | | Lead temperature 1,6 mm (1/16 inch) from case for 10 second | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### **DISSIPATION RATING TABLE** | PACKAGE | $T_A \le 25^{\circ}C$ POWER RATING | DERATING FACTOR <sup>‡</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | |---------|------------------------------------|-------------------------------------------------------------|---------------------------------------|---------------------------------------| | DB | 890 mW | 8.90 mW/°C | 489 mW | 356 mW | <sup>&</sup>lt;sup>‡</sup>These devices are mounted on an JEDEC low-k board (2 oz. traces on surface), 1-W power applied. # recommended operating conditions | | | MIN | MAX | UNIT | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------|------|------| | | V <sub>I</sub> (3.3V) | 2.7 | 5.25 | V | | Input voltage, V <sub>I</sub> | V <sub>I(5V)</sub> | 2.7 | 5.25 | V | | Output current, IO Clock frequency Pulse duration | V <sub>I(12V)</sub> | 2.7 | 13.5 | V | | Output current, IO $\frac{\text{IO(VCC) at T}_{A} = 70^{\circ}\text{C}}{\text{IO(VPP) at T}_{A} = 70^{\circ}\text{C}}$ Clock frequency $\frac{\text{Data}}{\text{Latch}}$ Data hold time§ $\frac{\text{Data setup time}}{\text{Data setup time}}$ | $I_{O(VCC)}$ at $T_A = 70^{\circ}C$ | | 1 | Α | | | | 200 | mA | | | Clock frequency | | | 2.5 | MHz | | | Data | 200 | | | | Pulse duration | Latch | 250 | | ns | | Pulse duration | Clock | 100 | | | | Data hold time§ | | 100 | | ns | | Data setup time§ | | 100 | | ns | | Latch delay time§ | | 100 | | ns | | Clock delay time§ | | 250 | | ns | | Operating virtual jun | ction temperature, T <sub>J</sub> | -40 | 125 | °C | | | | <del></del> | | | <sup>§</sup> Refer to Figures 2 and 3. electrical characteristics, $T_J$ = 25°C, $V_{I(5V)}$ = 5 V, $V_{I(3.3V)}$ = 3.3 V, $V_{I(12V)}$ = 12 V, $\overline{STBY}$ floating, all outputs unloaded (unless otherwise noted) # power switch | | PAR | AMETER | | | TEST CONDITION | ONS | MIN | TYP | MAX | UNIT | | | | |------|--------------------------|----------------------------------------------------------------|-----------------------|-----------------------------------------------------------|------------------------------------------------|---------------------------|-----|-------|-----|----------|--|--|--| | | | | | T <sub>J</sub> = 25°C, | I <sub>O</sub> = 1 A | | | 60 | 85 | | | | | | | | 3.3 V to xVCC, with | n one | T <sub>J</sub> = 125°C, | I <sub>O</sub> = 1 A | | | 90 | 120 | | | | | | | | switch on | | T <sub>J</sub> = 25°C, | $V_{I(5V)} = 0,$ | I <sub>O</sub> = 1 A | | 65 | 85 | | | | | | | | | | T <sub>J</sub> = 125°C, | $V_{I(5V)} = 0,$ | I <sub>O</sub> = 1 A | | 90 | 130 | | | | | | | | 5 V to xVCC, with o | one | T <sub>J</sub> = 25°C, | I <sub>O</sub> = 1 A | | | 60 | 85 | | | | | | | | switch on | | T <sub>J</sub> = 125°C, | I <sub>O</sub> = 1 A | | | 90 | 120 | 0 | | | | | | | | | T <sub>J</sub> = 25°C, | I <sub>O</sub> = 1 A each | | | 65 | 105 | mΩ | | | | | | | 3.3 V to xVCC, with | n two | T <sub>J</sub> = 125°C, | I <sub>O</sub> = 1 A each | | | 95 | 140 | | | | | | | Switch | switches on | | T <sub>J</sub> = 25°C, | $V_{I(5V)} = 0,$ | IO = 1 A each | | 70 | 105 | | | | | | | resistance† | | | T <sub>J</sub> = 125°C, | $V_{I(5V)} = 0,$ | I <sub>O</sub> = 1 A each | | 100 | 140 | | | | | | | | 5 V to xVCC, with t | :wo | T <sub>J</sub> = 25°C, | I <sub>O</sub> = 1 A each | | | 70 | 105 | | | | | | | | switches on | | T <sub>J</sub> = 125°C, | I <sub>O</sub> = 1 A each | | | 100 | 140 | | | | | | | | 2.2.1//5.1//4.2.1/ to 1/ | VDD | T <sub>J</sub> = 25°C, | I <sub>O</sub> = 50 mA | | | 0.7 | 1 | | | | | | | | 3.3 V/5 V/12 V to x | VFF | T <sub>J</sub> = 125°C, | $I_O = 50 \text{ mA}$ | | | 1.4 | 2.5 | | | | | | | | 3.3 V/5 V to xVCC | | $T_J = 25^{\circ}C$ , | $\overline{STBY} = low,$ | $I_O = 30 \text{ mA}$ | | 1.4 | 2 | Ω | | | | | | | 3.3 V/3 V 10 XVCC | | T <sub>J</sub> = 125°C, | $\overline{STBY} = low,$ | $I_O = 30 \text{ mA}$ | | 2 | 3 | 22 | | | | | | | 3.3 V/5 V/12 V to xVPP | | T <sub>J</sub> = 25°C, | STBY = low, | $I_O = 30 \text{ mA}$ | | 5 | 7 | | | | | | | 3.3 7/3 7/12 7 10 | | | $T_J = 125^{\circ}C$ , | STBY = low, | IO = 30 mA | | 10 | 16 | | | | | | | Clamp low | V <sub>O(x</sub> VCC) | | IO(xVCC) at 1 | 10 mA, After res | et | | 0.275 | 0.8 | V | | | | | | voltage | V <sub>O(x</sub> VPP) | | IO(xVPP) at 10 mA, After reset | | | | 0.275 | 0.8 | • | | | | | | | t IO(xVCC) High-impedance state IO(xVPP) High-impedance state | | T <sub>J</sub> = 25°C | | | | 1 | 10 | | | | | | likg | Leakage current | | | T <sub>J</sub> = 125°C | | | | 2 | 50 | μΑ | | | | | ikg | Loanago oarron | | | T <sub>J</sub> = 25°C | | | | 1 | 10 | μι | | | | | | | | | T <sub>J</sub> = 125°C | | | | 2 | 50 | | | | | | | | I <sub>O</sub> (xVCC) | | T <sub>J</sub> = 85°C, output powered into a short to GND | | 1 | | 2.2 | Α | | | | | | | Short-circuit | IO(xVPP) | | Ty = 00 C, output powered into a short to CND | | 250 | | 500 | mA | | | | | | los | output current<br>limit† | Standby mode IO() | (VCC) | T <sub>J</sub> = 85°C, | | | 35 | 50 | | 65 | | | | | | mine. | Standby mode I <sub>O()</sub> | (VPP) | STBY = 0 V | Output powered into a short to GND, STBY = 0 V | | 30 | 50 | 60 | mA | | | | | | Current limit | xVCC switch | | 400 0 1 | | | | 100 | | | | | | | | response time‡ | xVPP switch | | 100-m $\Omega$ short | CIrcuit | Ì | | 16 | | μs | | | | | | | | I <sub>I(3.3V)</sub> | | | | | 0.01 | 2 | | | | | | | | | I <sub>I(5V)</sub> | V <sub>O(xVCC)</sub> = | $V_{O(xVPP)} = 5$ | / | | 100 | 120 | μΑ | | | | | | | Normal operation and in reset | I <sub>I(12V)</sub> | 1 ` ′ | , , | Î | | 6 | 10 | | | | | | | | mode | I <sub>I</sub> (3.3V) | $V_{I(5V)} = 0,$ | | | | 100 | 120 | | | | | | ΙĮ | Input current§ | | I <sub>I(5V)</sub> | $V_{O(xVCC)} =$ | 3.3 V, | ĺ | | 0 | | μΑ | | | | | | | | I <sub>I(12V)</sub> | VO(xVPP) = | 12 V | | | 22 | 30 | | | | | | | | | I <sub>I(3.3V)</sub> | | | | | | 1 | | | | | | | | Shutdown mode | I <sub>I(5V)</sub> | VO(xVCC) = 1 | Hi-Z, V <sub>O(x</sub> vpf | p) = Hi-Z | | | 1 | μΑ | | | | | | | | I <sub>I(12V)</sub> | | 1 ` ′ ′ | | | | 1 | <u> </u> | | | | | | Thermal | Trip point, T <sub>J</sub> | | | | | | 155 | | °C | | | | | | shutdown <sup>‡</sup> | Hysteresis | | 1 | | Î | | 10 | | | | | | <sup>†</sup> Pulse-testing techniques maintain junction temperature close to ambient temperature (250-µs-wide pulse, less than 0.5% duty cycle); thermal effects must be taken into account separately. NOTE: $V_{I(3.3V)}$ or $V_{I(5V)}$ must be biased for switches to function. <sup>‡</sup> Specified by design, not tested in production. <sup>§</sup> Input currents do not include logic input currents (presented in electrical characteristics for logic section); clock is inactive. # TPS2214 DUAL-SLOT PC CARD POWER-INTERFACE SWITCH FOR SERIAL PCMCIA CONTROLLERS SLVS206B - JULY 1999 - REVISED JUNE 2000 # logic section (CLOCK, DATA, LATCH, MODE, RESET, RESET, STBY, OC) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|---------------------------------|-------------------------------------------------------------|---------------------------|-----|-----|----------| | | | $V_{I(RESET)} = 5 \text{ V or } V_{I(RESET)} = 0 \text{ V}$ | | 30 | 50 | | | | II(RESET) or II(RESET)† | $V_{I(RESET)} = 0 \text{ V or } V_{I(RESET)} = 5 \text{ V}$ | | | 1 | | | | luare per t | V <sub>I</sub> (MODE) = 5 V | | 30 | 50 | | | Logic input current | I(MODE) <sup>†</sup> | VI(MODE) = 0 V | | | 1 | μΑ | | | 1 <del></del> t | V <sub>I</sub> (STBY) = 5 V | | | 1 | | | | I(STBY) <sup>†</sup> | V <sub>I</sub> (STBY) = 0 V | | 30 | 50 | | | | I(CLOCK) or I(DATA) or I(LATCH) | | | | 1 | | | Logic input high leve | | V <sub>I(5V)</sub> = 5 V | 2 | | | <b>V</b> | | Logic input high leve | 1 | V <sub>I(5V)</sub> = 0 V | 2 | | | V | | Logic input low level | | | | | 0.8 | V | | Logic output high level, OC | | $V_{I(5V)} = 5 \text{ V}, \qquad I_{O} = 1 \text{ mA}$ | V <sub>I(5V)</sub> -0.4 | | | <b>V</b> | | Logic output nigh lev | ei, OC | $V_{I(5V)} = 0 \text{ V}, \qquad I_{O} = 1 \text{ mA}$ | V <sub>I(3.3V)</sub> -0.4 | | | V | | Logic output low leve | el, <del>OC</del> | I <sub>O</sub> = 1 mA | | | 0.4 | V | <sup>†</sup> RESET and MODE have internal 150-k $\Omega$ pulldown resistors; RESET and STBY have internal 150-k $\Omega$ pullup resistors. # switching characteristics | | PARAMETER† | LOAD CONDITION <sup>†</sup> | TEST CONDITION | 18† | MIN TYP | MAX | UNIT | |-----------------|-----------------------------------|---------------------------------------------------------------|----------------------------------------------------------------|----------------------|-----------------------|-----|------| | | | $C_{L(xVCC)} = 0.1 \mu F,$<br>$C_{L(xVPP)} = 0.1 \mu F,$ | VO(xVCC) | | 1 | | | | | t <sub>r</sub> Output rise times‡ | $I_{O(xVCC)} = 0\$,$ $I_{O(xVPP)} = 0\$$ | V <sub>O(x</sub> VPP) | | 0.8 | ms | | | t <sub>r</sub> | Output lise times+ | $C_{L(xVCC)} = 150 \mu F,$<br>$C_{L(xVPP)} = 10 \mu F,$ | VO(xVCC) | | 1.2 | | 1113 | | | | $I_{O(xVCC)} = 1 A,$<br>$I_{O(xVPP)} = 50 \text{ mA}$ | VO(xVPP) | | 2.5 | | | | | | $C_{L(xVCC)} = 0.1 \mu F,$<br>$C_{L(xVPP)} = 0.1 \mu F,$ | VO(xVCC) | | 0.01 | | | | tf | Output fall times‡ | $I_{O(xVCC)} = 0\$,$ $I_{O(xVPP)} = 0\$$ | VO(xVPP) | | 0.01 | | ms | | " | Output fail times+ | $C_{L(xVCC)} = 150 \mu F,$<br>$C_{L(xVPP)} = 10 \mu F,$ | VO(xVCC) | | 3 | | 1110 | | | | $I_{O(xVCC)} = 1 \text{ A},$<br>$I_{O(xVPP)} = 50 \text{ mA}$ | V <sub>O(x</sub> VPP) | | 8 | | | | | | Latch↑ to xVPP (12 V) | tpd(on) | 3 | | | | | | | | Editivité XVIII (12 V) | tpd(off) | 25 | | | | | | | Latch↑ to xVPP (5 V) | <sup>t</sup> pd(on) | 0.6 | | | | | | | Later to XVIII (5 V) | tpd(off) | 8.5 | | | | | | C <sub>L(xVCC)</sub> = 0.1 μF, | Latch $\uparrow$ to xVPP (3.3 V),<br>V <sub>I(5V)</sub> = 5 V | tpd(on) | 0.6 | | | | | | | | <sup>t</sup> pd(off) | 9 | | | | | | $C_{L(xVPP)} = 0.1 \mu F$ | Latch↑ to xVPP (3.3 V), | <sup>t</sup> pd(on) | off) 9 on) 1.4 off) 9 | | | | | | $I_{O(xVCC)} = 0\$,$<br>$I_{O(xVPP)} = 0\$$ | $V_{I(5V)} = 0 V$ | tpd(off) | 9 | | | | | | | Latch↑ to xVCC (5 V) | tpd(on) | 0.3 | | | | | | | | tpd(off) | 15 | | | | | | | Latch $\uparrow$ to xVCC (3.3 V),<br>V <sub>I</sub> (5V) = 5 V | tpd(on) | 0.2 | | | | | | | | tpd(off) | 15 | | | | | | | Latch↑ to xVCC (3.3 V), | tpd(on) | 0.4 | | | | <b> .</b> . | Propagation delay‡ | | V <sub>I(5V)</sub> = 0 V | tpd(off) | 15 | | ma | | <sup>t</sup> pd | Propagation delay+ | | 1 ( 1 Å ( ) VDD (40 ) 0 | tpd(on) | 4.5 | | ms | | | | | Latch↑ to xVPP (12 V) | tpd(off) | 13 | | | | | | | L-1-1-1 (DD (5.)) | tpd(on) | 3.3 | | | | | | | Latch↑ to xVPP (5 V) | tpd(off) | 8 | | | | | | | Latch↑ to xVPP (3.3 V), | t <sub>pd(on)</sub> | 3 | | | | | | C | $V_{I(5V)} = 5 V$ | tpd(off) | 9 | | | | | | $C_{L(xVCC)} = 150 \mu F,$<br>$C_{L(xVPP)} = 10 \mu F,$ | Latch↑ to xVPP (3.3 V), | tpd(on) | 3 | | | | | | $I_{O(xVCC)} = 1 A,$ | V <sub>I(5V)</sub> = 0 V | tpd(off) | 9 | | | | | | $I_{O(xVPP)} = 50 \text{ mA}$ | | tpd(on) | 1 | | | | | | | Latch↑ to xVCC (5 V) | tpd(off) | 12 | | | | | | | Latch↑ to xVCC (3.3 V), | tpd(on) | 0.6 | | | | | | | $V_{I(5V)} = 5 V$ | tpd(off) | 12 | | | | | | | Latch↑ to xVCC (3.3 V), | t <sub>pd(on)</sub> | 1 | | | | | | | $V_{I(5V)} = 0 V$ | tpd(off) | 12 | | | <sup>†</sup> Refer to Parameter Measurement Information $<sup>\</sup>S$ No card inserted, assumes 0.1- $\mu F$ recommended output capacitor (see Figure 34). <sup>‡</sup> Specified by design: not tested in production. # PARAMETER MEASUREMENT INFORMATION Figure 1. Test Circuits and Voltage Waveforms **VOLTAGE WAVEFORMS** #### PARAMETER MEASUREMENT INFORMATION NOTE: Data is clocked in on the positive edge of the clock. The positive edge of the latch signal should occur before the next positive edge of the clock. For definition of D0 to D10, see the control logic table. Figure 2. Serial-Interface Timing for Independent xVPP Switching When MODE = 5 V or 3.3 V NOTE: Data is clocked in on the positive edge of the clock. The positive edge of the latch signal should occur before the next positive edge of the clock. For definition of D0 to D8, see the control logic table. Figure 3. Serial-Interface Timing When MODE = 0 V or Floating # Table of Timing Diagrams<sup>†</sup> | | FIGURE | |-------------------------------------------------------------------------------------|--------| | Short-circuit current response, short applied to powered-on 5-V xVCC switch output | 4 | | Short-circuit current response, short applied to powered-on 12-V xVPP switch output | 5 | | OC response with ramped load on 5-V xVCC switch output | 6 | | OC response with ramped load on 12-V xVPP switch output | 7 | † Timing tests are conducted at free-air temperature, $V_{I(5V)} = 5$ V, $V_{I(3.3V)} = 3.3$ V, $V_{I(12V)} = 12$ V, $C_L = 0.1$ $\mu F$ on each output, $\overline{STBY}$ floating. # PARAMETER MEASUREMENT INFORMATION Figure 4. Short-Circuit Response, Short Applied to Powered-On 5-V xVCC-Switch Output Figure 5. Short-Circuit Response, Short Applied to Powered-On 12-V xVPP-Switch Output Figure 6. OC Response With Ramped Load on 5-V xVCC-Switch Output Figure 7. OC Response With Ramped Load on 12-V xVPP-Switch Output # **Table of Graphs** | | | | FIGURE | |-----------------------------------------------------------|------------------------------------------------------------------------------------|-------------------------|--------| | tpd(on) | Turnon propagation delay time, 3.3-V xVCC switch | vs Load capacitance | 8 | | tpd(off) | Turnoff propagation delay time, 3.3-V xVCC switch | vs Load capacitance | 9 | | tpd(on) | Turnon propagation delay time, 5-V xVCC switch | vs Load capacitance | 10 | | tpd(off) | Turnoff propagation delay time, 5-V xVCC switch | vs Load capacitance | 11 | | tpd(on) | Turnon propagation delay time, 12-V xVPP switch | vs Load capacitance | 12 | | tpd(off) | Turnoff propagation delay time, 12-V xVPP switch | vs Load capacitance | 13 | | t <sub>r</sub> | Rise time, 3.3-V xVCC switch | vs Load capacitance | 14 | | t <sub>f</sub> | Fall time, 3.3-V xVCC switch | vs Load capacitance | 15 | | t <sub>r</sub> | Rise time, 5-V xVCC switch | vs Load capacitance | 16 | | t <sub>f</sub> | Fall time, 5-V xVCC switch | vs Load capacitance | 17 | | t <sub>r</sub> | Rise time, 12-V xVPP switch | vs Load capacitance | 18 | | t <sub>f</sub> | Fall time, 12-V xVPP switch | vs Load capacitance | 19 | | | Input current at V <sub>O(xVCC)</sub> = V <sub>O(xVPP)</sub> =3.3 V | vs Junction temperature | 20 | | f | Input current at $V_{O(xVCC)} = V_{O(xVPP)} = 5 \text{ V}$ | vs Junction temperature | 21 | | | Input current at VO(xVCC) = 5 V, VO(xVPP) =12 V | vs Junction temperature | 22 | | | Static drain-source on-state resistance, 3.3-V xVCC switch (V <sub>I(5V)</sub> =0) | vs Junction temperature | 23 | | | Static drain-source on-state resistance, 3.3-V xVCC switch | vs Junction temperature | 24 | | tpd(off) tpd(on) tpd(off) tpd(on) tpd(off) tr tf tr tf tr | Static drain-source on-state resistance, 5-V xVCC switch | vs Junction temperature | 25 | | | Static drain-source on-state resistance, 12-V xVPP switch | vs Junction temperature | 26 | | | dc input-to-output voltage (drop), 3.3-V xVCC switch (V <sub>I(5V)</sub> =0) | vs Load current | 27 | | V <sub>IO</sub> (xVCC) | dc input-to-output voltage (drop), 3.3-V xVCC switch | vs Load current | 28 | | | dc input-to-output voltage (drop), 5-V xVCC switch | vs Load current | 29 | | V <sub>IO(xVPP)</sub> | dc input-to-output voltage (drop), 12-V xVPP switch | vs Load current | 30 | | , , , , , , , , , , , , , , , , , , , | Short-circuit current limit, 3.3-V xVCC switch | vs Junction temperature | 31 | | los | Short-circuit current limit, 5-V xVCC switch | vs Junction temperature | 32 | | | Short-circuit current limit, 12-V xVPP switch | vs Junction temperature | 33 | NOTE: Electrical characteristics tests are conducted at $V_{I(5V)} = 5 \text{ V}$ , $V_{I(3.3V)} = 3.3 \text{ V}$ , $V_{I(12V)} = 12 \text{ V}$ , $C_L = 0.1 \mu F$ on each output, $\overline{STBY}$ floating (unless otherwise noted on Figures). RISE TIME, 12-V xVPP SWITCH vs LOAD CAPACITANCE Figure 18 \_\_\_\_\_ INPUT CURRENT AT $V_{O(xVCC)} = V_{O(xVPP)} = 5 \text{ V}$ vs Figure 21 # STATIC DRAIN-SOURCE ON-STATE RESISTANCE, 3.3-V xVCC SWITCH #### TYPICAL CHARACTERISTICS # STATIC DRAIN-SOURCE ON-STATE RESISTANCE, 3.3-V xVCC SWITCH # STATIC DRAIN-SOURCE ON-STATE RESISTANCE, 5-V xVCC SWITCH ## STATIC DRAIN-SOURCE ON-STATE RESISTANCE, 12-V xVPP SWITCH # dc INPUT-TO-OUTPUT VOLTAGE (DROP), 3.3-V xVCC SWITCH # SHORT-CIRCUIT CURRENT LIMIT, 3.3-V xVCC SWITCH #### TYPICAL CHARACTERISTICS ## **APPLICATION INFORMATION** #### overview PC Cards were initially introduced as a means to add EEPROM (flash memory) to portable computers with limited onboard memory. The idea of add-in cards quickly took hold; modems, wireless LANs, Global Positioning Satellite System (GPS), multimedia, and hard-disk versions were soon available. As the number of PC Card applications grew, the engineering community quickly recognized the need for a standard to ensure compatibility across platforms. To this end, the PCMCIA (Personal Computer Memory Card International Association), comprising members from leading computer, software, PC Card, and semiconductor manufacturers, was established. One key goal was to realize the plug-and-play concept. Cards and hosts from different vendors should be compatible or able to communicate with one another transparently. # PC Card power specification System compatibility also means power compatibility. The most current set of specifications (PC Card Standard) set forth by the PCMCIA committee states that power is to be transferred between the host and the card through eight of the 68 terminals of the PC Card connector. This power interface consists of two $V_{CC}$ , two $V_{pp}$ , and four ground terminals. Multiple $V_{CC}$ and ground terminals minimize connector terminal and line resistance. The two $V_{pp}$ terminals were originally specified as separate signals, but are commonly tied together in the host to form a single node to minimize voltage losses. Card primary power is supplied through the $V_{CC}$ terminals; flash-memory programming and erase voltage is supplied through the $V_{pp}$ terminals. ## **APPLICATION INFORMATION** # designing for voltage regulation The current PCMCIA specification for output voltage regulation, $V_{O(reg)}$ , of the 5-V output is 5% (250 mV). In a typical PC power-system design, the power supply has an output-voltage regulation, $V_{PS(reg)}$ , of 2% (100 mV). Also, a voltage drop from the power supply to the PC Card will result from resistive losses, $V_{PCB}$ , in the PCB traces and the PCMCIA connector. A typical design would limit the total of these resistive losses to less than 1% (50 mV) of the output voltage. Therefore, the allowable voltage drop, $V_{DS}$ , for the TPS2214 would be the PCMCIA voltage regulation less the power supply regulation and less the PCB and connector resistive drops: $$V_{DS} = V_{O(reg)} - V_{PS(reg)} - V_{PCB}$$ Typically, this would leave 100 mV for the allowable voltage drop across the 5-V switch. The specification for output voltage regulation of the 3.3-V output is 300 mV; so, using the same equation by deducting the voltage drop percentages (2%) for power-supply regulation and PCB resistive loss (1%), the allowable voltage drop for the 3.3-V switch is 200 mV. The voltage drop is the output current multiplied by the switch resistance of the TPS2214. Therefore, the maximum output current, I<sub>O</sub> max, that can be delivered to the PC Card in regulation is the allowable voltage drop across the IC, divided by the output-switch resistance. $$I_{O}$$ max = $\frac{V_{DS}}{r_{DS(on)}}$ The xVCC outputs can deliver 1 A continuously at 5 V and 3.3 V within regulation over the operating temperature range. The xVPP outputs of the IC can deliver 200 mA continuously. #### overcurrent and overtemperature protection PC Cards are inherently subject to damage that can result from mishandling. Host systems require protection against short-circuited cards that could lead to power-supply or PCB trace damage. Even systems robust enough to withstand a short circuit would still undergo rapid battery discharge into the damaged PC Card, resulting in the rather sudden and unacceptable loss of system power. Most hosts include fuses for protection. However, the reliability of fused systems is poor, as blown fuses require troubleshooting and repair, usually by the manufacturer. The TPS2214 takes a two-pronged approach to overcurrent protection, which is designed to activate if an output is shorted or when an overcurrent condition is present when switches are powered up. First, instead of fuses, sense FETs monitor each of the xVCC and xVPP power outputs. Unlike sense resistors or polyfuses, these FETs do not add to the series resistance of the switch; therefore voltage and power losses are reduced. Overcurrent sensing is applied to each output separately. Excessive current generates an error signal that limits the output current of only the affected output, preventing damage to the host. Each xVCC output overcurrent limits from 1 A to 2.2 A, typically around 1.6 A; the xVPP outputs limit from 250 mA to 500 mA, typically around 375 mA. Second, when an overcurrent condition is detected, the TPS2214 asserts an active low $\overline{OC}$ signal that can be monitored by the microprocessor or controller to initiate diagnostics and/or send the user a warning message. In the event that an overcurrent condition persists, causing the IC to exceed its maximum junction temperature, thermal-protection circuitry activates. This shuts down all power outputs until the device cools to within a safe operating region, which is ensured by a thermal shutdown hysteresis. # TPS2214 DUAL-SLOT PC CARD POWER-INTERFACE SWITCH FOR SERIAL PCMCIA CONTROLLERS SLVS206B - JULY 1999 - REVISED JUNE 2000 #### APPLICATION INFORMATION # 12-V supply not required Many PC Card switches use the externally supplied 12 V to power gate drive and other chip functions; this requires that power be present at all times. The TPS2214 offers considerable power savings by using an internal charge pump to generate the required higher gate drive voltages from the 5-V or 3.3-V power supplies. Therefore, the external 12-V supply can be disabled except when needed for flash-memory functions, thereby extending battery lifetime. Additional power savings are realized by the IC during shutdown mode, in which quiescent current drops to a maximum of 1 $\mu$ A. #### 3.3-V low-voltage mode The TPS2214 will operate in 3.3-V low-voltage mode when 3.3 V is the only available input voltage ( $V_{I(5V)} = 0$ , $V_{I(12V)} = 0$ ). This feature allows host and PC Cards to be operated in low-power 3.3-V-only modes such as sleep modes. Note that in this operation mode, the IC will derive its bias current from the 3.3-V input pin and can only provide 3.3 V to the outputs. ## voltage transitioning requirement PC Cards are migrating from 5 V to 3.3 V to minimize power consumption, optimize board space, and increase logic speeds. The TPS2214 meets all combinations of power delivery as currently defined in the PCMCIA standard. The latest protocol accommodates mixed 3.3-V/5-V systems by first powering the card with 5 V, then polling it to determine its 3.3-V compatibility. The PCMCIA specification requires that the capacitors on 3.3-V-compatible cards be discharged to below 0.8 V before applying 3.3-V power. This action ensures that sensitive 3.3-V circuitry is not subjected to any residual 5-V charge and functions as a power reset. PC Card specification requires that $V_{CC}$ be discharged within 100 ms. PC Card resistance can not be relied on to provide a discharge path for voltages stored on PC Card capacitance because of possible high-impedance isolation by power-management schemes. The TPS2214 includes discharge transistors on all xVCC and xVPP outputs to meet the specification requirement. #### shutdown mode In the shutdown mode, which can be controlled by bit D8 of the input serial DATA word, each of the xVCC and xVPP outputs is forced to a high-impedance state. In this mode, the chip quiescent current is limited to 1 $\mu$ A or less to conserve battery power. ## standby mode The TPS2214 can be put in standby mode by pulling $\overline{STBY}$ low to conserve power during low-power <u>operation</u>. In this mode, all of the power outputs (xVCC and xVPP) will have a nominal current limit of 50 mA. $\overline{STBY}$ has an internal 150-k $\Omega$ pullup resistor. The output-switch status of the device must be set, allowing the output capacitors to charge, prior to enabling the standby mode. Changing the setting of the output switches with the device in standby mode may cause an overcurrent response to be generated. #### mode The mode pin programs the switches in either TPS2214 or TPS2206 mode. An internal 150-k $\Omega$ pulldown resistor is connected to the pin. Floating or pulling the mode pin low sets the switches in TPS2206 mode; pulling the mode pin high sets the switches in TPS2214 mode. In TPS2206 mode, xVPP outputs are dependent on xVCC outputs. In TPS2214 mode, xVPP is programmed independent of xVCC. Refer to TPS2214 control-logic tables for more information. #### APPLICATION INFORMATION # power supply considerations The TPS2214 has multiple pins for each of its 3.3-V and 5-V power inputs and for the switched xVCC outputs. Any individual pin can conduct the rated input or output current. Unless all pins are connected in parallel, the series resistance is higher than that specified, resulting in increased voltage drops and less power. It is recommended that all input and output power pins be paralleled for optimum operation. Because the two 12-V pins are not internally connected, they must be tied together externally. To increase the noise immunity of the TPS2214, the power-supply inputs should be bypassed with a $1-\mu F$ electrolytic or tantalum capacitor paralleled by a $0.047-\mu F$ to $0.1-\mu F$ ceramic capacitor. It is strongly recommended that the switched outputs be bypassed with a $0.1-\mu F$ (or larger) ceramic capacitor; doing so improves the immunity of the IC to electrostatic discharge (ESD). Care should be taken to minimize the inductance of PCB traces between the IC and the load. High switching currents can produce large negative voltage transients, which forward biases substrate diodes, resulting in unpredictable performance. Similarly, no pin should be taken, or allowed to fall, below -0.3 V. # **RESET and RESET inputs** To ensure that cards are in a known state after power brownouts or system initialization, the PC Cards should be reset at the same time as the host by applying low impedance paths from xVCC and xVPP terminals to ground. A low-impedance output state allows discharging of residual voltage remaining on PC Card filter capacitance, permitting the system (host and PC Cards) to be powered up concurrently. The active-high RESET or active low RESET input will close internal switches S1, S4, S7, and S11 with all other switches left open. The TPS2214 remains in the low-impedance output state until the signal is deasserted and further data is clocked in and latched. The input serial data can not be latched during Reset mode. RESET and RESET are provided for direct compatibility with systems that use either an active-low or active-high reset voltage supervisor. The RESET pin has an internal 150-k $\Omega$ pulldown resistor and the RESET pin has an internal 150-k $\Omega$ pullup resistor. The device will be reset automatically when powered up. #### calculating junction temperature The switch resistance, $r_{DS(on)}$ , is dependent on the junction temperature, $T_J$ , of the die. The junction temperature is dependent on both $r_{DS(on)}$ and the current through the switch. To calculate $T_J$ , first find $r_{DS(on)}$ from Figures 23 through 26, using an initial temperature estimate about 50°C above ambient. Then calculate the power dissipation for each switch, using the formula: $$\mathsf{P}_\mathsf{D} = \mathsf{r}_\mathsf{DS(on)} \times \mathsf{I}^2$$ Next, sum the power dissipation of all switches and calculate the junction temperature: $$T_{J} = \left(\sum P_{D} \times R_{\theta JA}\right) + T_{A}$$ Where: $R_{\theta,JA}$ is the inverse of the derating factor given in the dissipation rating table. Compare the calculated junction temperature with the initial temperature estimate. If the temperatures are not within a few degrees of each other, recalculate using the calculated temperature as the initial estimate. # logic inputs and outputs The serial interface consists of DATA, CLOCK, and LATCH leads. The data is clocked in on the positive edge of the clock (see Figures 2 and 3). The 11-bit (D0–D10) serial data word is loaded during the positive edge of the latch signal. The positive edge of the latch signal should occur before the next positive edge of the clock occurs. # TPS2214 DUAL-SLOT PC CARD POWER-INTERFACE SWITCH FOR SERIAL PCMCIA CONTROLLERS SLVS206B - JULY 1999 - REVISED JUNE 2000 #### APPLICATION INFORMATION # logic inputs and outputs (continued) The TPS2214 serial interfaces are compatible with serial-interface PCMCIA controllers and current PCMCIA and Japan Electronic Industry Development Association (JEIDA) standards. An overcurrent output $(\overline{OC})$ is provided to indicate an overcurrent or overtemperature condition in any of the xVCC and xVPP outputs as previously discussed. # **TPS2214 control logic** # TPS2214 mode (MODE pulled high) #### **xVPP** | | AVPP ( | CONTROL SIG | SNALS | OUTPUT | BVPP CONTROL SIGNALS | | | | OUTPUT | |-----------|--------|-------------|-------|--------|----------------------|----|----|-----|--------| | D8 (SHDN) | D0 | D1 | D9 | V_AVPP | D8 (SHDN) | D4 | D5 | D10 | V_BVPP | | 1 | 0 | 0 | Х | 0 V | 1 | 0 | 0 | Х | 0 V | | 1 | 0 | 1 | 0 | 3.3 V | 1 | 0 | 1 | 0 | 3.3 V | | 1 | 0 | 1 | 1 | 5 V | 1 | 0 | 1 | 1 | 5 V | | 1 | 1 | 0 | Х | 12 V | 1 | 1 | 0 | Х | 12 V | | 1 | 1 | 1 | Х | Hi-Z | 1 | 1 | 1 | Х | Hi-Z | | 0 | Х | Х | Х | Hi-Z | 0 | Х | Х | Х | Hi-Z | # **xVCC** | | AVCC CONTR | OL SIGNALS | OUTPUT | OUTPUT BVCC CONTROL SIGNALS | | | | BVCC CONTROL SIGNALS | | | OUTPUT | |-----------|------------|------------|--------|-----------------------------|----|----|--------|----------------------|--|--|--------| | D8 (SHDN) | D3 | D2 | V_AVCC | D8 (SHDN) | D6 | D7 | V_BVCC | | | | | | 1 | 0 | 0 | 0 V | 1 | 0 | 0 | 0 V | | | | | | 1 | 0 | 1 | 3.3 V | 1 | 0 | 1 | 3.3 V | | | | | | 1 | 1 | 0 | 5 V | 1 | 1 | 0 | 5 V | | | | | | 1 | 1 | 1 | 0 V | 1 | 1 | 1 | 0 V | | | | | | 0 | X | Х | Hi-Z | 0 | Х | Х | Hi-Z | | | | | # TPS2206 mode (MODE floating or pulled low) # **xVPP** | | AVPP CONTROL SIGNALS | | OUTPUT | BVPP CONTROL SIGNALS | | | OUTPUT | |-----------|----------------------|----|--------|----------------------|----|----|--------| | D8 (SHDN) | D0 | D1 | V_AVPP | D8 (SHDN) | D4 | D5 | V_BVPP | | 1 | 0 | 0 | 0 V | 1 | 0 | 0 | 0 V | | 1 | 0 | 1 | V_AVCC | 1 | 0 | 1 | V_BVCC | | 1 | 1 | 0 | 12 V | 1 | 1 | 0 | 12 V | | 1 | 1 | 1 | Hi-Z | 1 | 1 | 1 | Hi-Z | | 0 | Х | X | Hi-Z | 0 | Х | X | Hi-Z | # **xVCC** | D8 (SHDN) | AVCC CONTROL SIGNALS | | OUTPUT | BVCC CONTROL SIGNALS | | | OUTPUT | |-----------|----------------------|----|--------|----------------------|----|----|--------| | | D3 | D2 | V_AVCC | D8 (SHDN) | D6 | D7 | V_BVCC | | 1 | 0 | 0 | 0 V | 1 | 0 | 0 | 0 V | | 1 | 0 | 1 | 3.3 V | 1 | 0 | 1 | 3.3 V | | 1 | 1 | 0 | 5 V | 1 | 1 | 0 | 5 V | | 1 | 1 | 1 | 0 V | 1 | 1 | 1 | 0 V | | 0 | Х | Х | Hi-Z | 0 | Х | Х | Hi-Z | #### APPLICATION INFORMATION # **ESD** protections (see Figure 34) All TPS2214 inputs and outputs incorporate ESD-protection circuitry designed to withstand a 2-kV human-body-model discharge as defined in MIL-STD-883C, Method 3015. The xVCC and xVPP outputs can be exposed to potentially higher discharges from the external environment through the PC Card connector. Bypassing the outputs with 0.1-μF capacitors protects the devices from discharges up to 10 kV. <sup>†</sup> Maximum recommended output capacitance for xVCC is 220 $\mu$ F and for xVPP is 10 $\mu$ F without $\overline{OC}$ glitch when switches are powered on. Figure 34. Detailed Interconnections and Capacitor Recommendations ## **APPLICATION INFORMATION** # 12-V flash memory supply The TPS6734 is a fixed 12-V output boost converter capable of delivering 120 mA from inputs as low as 2.7 V. The device is pin-for-pin compatible with the MAX734 regulator and offers the following advantages: lower supply current, wider operating input-voltage range, and higher output currents. As shown in Figure 35, the only external components required are: an inductor, a Schottky rectifier, an output filter capacitor, an input filter capacitor, and a small capacitor for loop compensation. The entire converter occupies less than 0.7 in $^2$ of PCB space when implemented with surface-mount components. An enable input is provided to shut the converter down and reduce the supply current to 3 $\mu$ A when 12 V is not needed. The TPS6734 is a 170-kHz current-mode PWM (pulse-width modulation) controller with an n-channel MOSFET power switch. Gate drive for the switch is derived from the 12-V output after start-up to minimize the die area needed to realize the $0.7-\Omega$ MOSFET and improve efficiency at input voltages below 5 V. Soft start is accomplished with the addition of one small capacitor. A 1.22-V reference (pin 2) is brought out for external use. For additional information, see the TPS6734 data sheet (SLVS127). NOTE A: The enable terminal can be tied to a general-purpose I/O terminal on the PCMCIA controller or tied high. Figure 35. TPS2214 with TPS6734 12-V, 120-mA Supply #### **MECHANICAL DATA** # DB (R-PDSO-G\*\*) # PLASTIC SMALL-OUTLINE PACKAGE **28 PIN SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-150 #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Customers are responsible for their applications using TI components. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, license, warranty or endorsement thereof. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations and notices. Representation or reproduction of this information with alteration voids all warranties provided for an associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use. Resale of TI's products or services with <u>statements different from or beyond the parameters</u> stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use. Also see: Standard Terms and Conditions of Sale for Semiconductor Products, www.ti.com/sc/docs/stdterms.htm Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265