- CMOS/EEPROM/EPROM Technologies on a Single Device - Mask-ROM Devices for High-Volume Production - One-Time-Programmable (OTP) EPROM Devices for Low-Volume Production - Reprogrammable EPROM Devices for Prototyping Purposes - Internal System Memory Configurations - On-Chip Program Memory Versions - ROM: 24K, 32K, or 48K Bytes - EPROM: 32K or 48K Bytes - Data EEPROM: 256 Bytes - Static RAM: 1K or 3.5K Bytes - External Memory/Peripheral Wait States - Precoded External Chip-Select Outputs in Microcomputer Mode - Flexible Operating Features - Low-Power Modes: STANDBY and HALT - Commercial, Industrial, and Automotive Temperature Ranges - Clock Options - Divide-by-4 (0.5 MHz 5 MHz SYSCLK) - Divide-by-1 (2 MHz 5 MHz SYSCLK) PLL - Supply Voltage (V<sub>CC</sub>): 5 V $\pm$ 10% - Eight-Channel 8-Bit Analog-to-Digital Converter 1 (ADC1) - Three 16-Bit General Purpose Timers - Software Configurable as Three 16-Bit Event Counters, or Three 16-Bit Pulse Accumulators, or Five 16-Bit Input Capture Functions, or Six Compare Registers, or Three Self-Contained PWM Functions - One Timer Has an 8-Bit Prescaler, Providing a 24-Bit Real-Time Timer - On-Chip 24-Bit Watchdog Timer - EPROM/OTP: Standard Watchdog - Mask-ROM Devices: Hard Watchdog, Simple Counter, or Standard Watchdog - Serial Communications Interface (SCI1) - Asynchronous and Isosynchronous<sup>†</sup> Modes - Full Duplex, Double-Buffered RX and TX - Two Multiprocessor Communication Formats ### FN/FZ PACKAGE (TOP VIEW) - Serial Peripheral Interface (SPI) - Variable-Length High-Speed Shift Register - Synchronous Master/Slave Operation - Flexible Interrupt Handling - Two S/W Programmable Interrupt Levels - Global- and Individual-Interrupt Masking - Programmable Rising- or Falling-Edge Detect - TMS370 Series Compatibility - Register-to-Register Architecture - 256 General-Purpose Registers - 14 Powerful Addressing Modes - Instructions Upwardly Compatible With All TMS370 Devices - CMOS/Package/TTL-Compatible I/O Pins - 46 Bidirectional Pins, 9 Input Pins - 68-Pin Plastic and Ceramic Leaded Chip Carrier Packages - All Peripheral Function Pins Are Software Configurable for Digital I/O - Workstation/PC-Based Development System - C Compiler and C Source Debugger - Real-Time In-Circuit Emulation - Extensive Breakpoint/Trace Capability - Software Performance Analysis - Multi-Window User Interface - Microcontroller Programmer Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. † Isosynchronous = Isochronous # **Pin Descriptions** | | PIN | | | | | | |------------------------------------------------------|-------------------------------------------------------|----------------------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | ALTERNATE<br>FUNCTION | PLCC<br>(68) | I/O† | DESCRIPTION <sup>‡</sup> | | | | A0<br>A1<br>A2<br>A3<br>A4<br>A5<br>A6<br>A7 | DATA0 DATA1 DATA2 DATA3 DATA4 DATA5 DATA6 DATA7 | 17<br>18<br>19<br>20<br>21<br>22<br>23<br>24 | I/O | Single-chip mode: Port A is a general-purpose bidirectional I/O port. Expansion mode: Port A can be individually programmed as the external bidirectional data bus (DATA0 – DATA7). | | | | B0<br>B1<br>B2<br>B3<br>B4<br>B5<br>B6<br>B7 | ADDR0 ADDR1 ADDR2 ADDR3 ADDR4 ADDR5 ADDR6 ADDR7 | 65<br>66<br>67<br>68<br>1<br>2<br>3 | I/O | Single-chip mode: Port B is a general-purpose bidirectional I/O port. Expansion mode: Port B can be individually programmed as the low-order address output bus (ADDR0-ADDR7). | | | | C0<br>C1<br>C2<br>C3<br>C4<br>C5<br>C6<br>C7 | ADDR8 ADDR9 ADDR10 ADDR11 ADDR12 ADDR13 ADDR14 ADDR15 | 5<br>7<br>8<br>10<br>11<br>12<br>13 | 1/0 | Single-chip mode: Port C is a general-purpose bidirectional I/O port. Expansion mode: Port C can be individually programmed as the high-order address output bus (ADDR8–ADDR15). | | | | INT1<br>INT2<br>INT3 | NMI<br>—<br>— | 52<br>51<br>50 | <br> /0<br> /0 | External (nonmaskable or maskable) interrupt/general-purpose input pin External maskable interrupt input/general-purpose bidirectional pin External maskable interrupt input/general-purpose bidirectional pin | | | | AN0<br>AN1<br>AN2<br>AN3<br>AN4<br>AN5<br>AN6<br>AN7 | E0<br>E1<br>E2<br>E3<br>E4<br>E5<br>E6 | 36<br>37<br>38<br>39<br>40<br>41<br>42<br>43 | I | ADC1 analog input (AN0 – AN7) or positive reference pins (AN1 – AN7) Port E can be programmed individually as general-purpose input pins if not used as ADC1 analog input or positive reference input. | | | | V <sub>CC3</sub><br>V <sub>SS3</sub> | | 34<br>35 | | ADC1 positive-supply voltage and optional positive-reference input pin ADC1 ground reference pin | | | | RESET | | 53 | I/O | System reset bidirectional pin. RESET, as an input, initializes the microcontroller; as open-drain output, RESET indicates an internal failure was detected by the watchdog or oscillator fault circuit. | | | | МС | | 6 | ı | Mode control (MC) pin. MC enables EEPROM write-protection override (WPO) mode, also EPROM Vpp. | | | | XTAL2/CLKIN<br>XTAL1 | | 31<br>32 | I<br>О | Internal oscillator crystal input/external clock source input<br>Internal oscillator output for crystal | | | | V <sub>CC1</sub> | | 33, 61 | | Positive supply voltage | | | | V <sub>CC2</sub> | | 15, 63 | | Positive supply voltage | | | <sup>†</sup> I = input, O = output <sup>‡</sup> Ports A, B, C, and D can be configured only as general-purpose I/O pins. Also, port D3 can be configured as SYSCLK. TMS370Cx6x # **Pin Descriptions (Continued)** | | PIN | | | | DESCRIPTION <sup>‡</sup> | | | |-----------------------------------|------------------------------|--------------------|----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | | RNATE<br>CTION | PLCC<br>(68) | I/O† | | | | | V <sub>SS1</sub> | | | 9 | | Ground reference for digital logic | | | | V <sub>SS2</sub> | | | 16,62 | | Ground reference for digital I/O logic | | | | | FUNCTION<br>A B | | | | Single-chip mode: Port D is a general-purpose bidirectional I/O port. Each of the port D pins can be configured individually as a general-purpose I/O pin, primary memory control signal (function A), or secondary memory control signal (function B). All chip selects are independent and can be used for memory-bank switching. See Table 1 for function A memory accesses. | | | | D3 | SYSCLK | SYSCLK | 58 | | I/O pin A, B: Internal clock signal is 1/1 (PLL) or 1/4 XTAL2/CLKIN frequency | | | | D4 | R/W | R/W | 57 | | I/O pin A, B: Read/write output pin | | | | D5 | CSPF | _ | 56 | 1/0 | I/O pin A: Chip select peripheral output for peripheral file goes low during memory accesses I/O pin B: Reserved | | | | D6 | CSH1 | EDS | 55 | 170 | I/O pin A: Chip select half output 1 goes low during memory accesses I/O pin B: External data strobe output goes low during memory accesses from external memory and has the same timings as the five chip selects. | | | | D7 | CSE1 | WAIT | 54 | | I/O pin A: Chip select eighth output goes low during memory accesses. I/O pin B: Wait-input pin extends bus signals. | | | | SCITXD<br>SCIRXD<br>SCICLK | SC | 01<br> 02<br> 03 | 30<br>29<br>28 | I/O | SCI transmit data output pin/general-purpose bidirectional pin§ SCI receive data input pin/general-purpose bidirectional pin SCI bidirectional serial clock pin/general-purpose bidirectional pin | | | | T1IC/CR<br>T1PWM<br>T1EVT | T1 | 101<br>102<br>103 | 46<br>45<br>44 | I/O | Timer1 input capture/counter reset input pin/general-purpose bidirectional pin Timer1 pulse width modulation (PWM) output pin/general-purpose bidirectional pin Timer1 external event input pin/general-purpose bidirectional pin | | | | T2AIC1/CR<br>T2AIC2/PWM<br>T2AEVT | T2AIO1<br>M T2AIO2<br>T2AIO3 | | /M T2AIO2 26 | | 26 | I/O | Timer2A input capture 1/counter-reset input pin/general-purpose bidirectional pin Timer2A input capture 2/PWM output pin/general-purpose bidirectional pin Timer2A external event input pin/general-purpose bidirectional pin | | T2BIC1/CR<br>T2BIC2/PWM<br>T2BEVT | /I T2BIO2 | | 64<br>60<br>59 | I/O | Timer2B input capture 1/counter-reset input pin/general-purpose bidirectional pin Timer2B input capture 2/PWM output pin/general-purpose bidirectional pin Timer2B external event input pin/general-purpose bidirectional pin | | | | SPISOMI<br>SPISIMO<br>SPICLK | SPI | IO1<br>IO2<br>IO3 | 49<br>48<br>47 | I/O | SPI slave output pin, master input pin/general-purpose bidirectional pin SPI slave input pin, master output pin/general-purpose bidirectional pin SPI bidirectional serial clock pin/general-purpose bidirectional pin | | | $<sup>\</sup>uparrow$ I = input, O = output Table 1. Function A Memory-Access Locations for 'x6x Devices | FUNCTION A 'X67 | | 'X68 | 'X69 | |-----------------|---------------------------|---------------------------|--------------------------| | CSE1 | A000h – BFFFh (8K bytes) | A000h – BFFFh (8K bytes) | E000h – EFFFh (4K bytes) | | CSH1 | C000h – FFFFh (16K bytes) | C000h – FFFFh (16K bytes) | F000h – FFFFh (4K bytes) | | CSPF | 10C0h – 10FFh (64 bytes) | 10C0h – 10FFh (64 bytes) | 10C0h – 10FFh (64 bytes) | <sup>‡</sup> Ports A, B, C, and D can be configured only as general-purpose I/O pins. Port D3 also can be configured as SYSCLK. § The three-pin configuration SCI is referred to as SCI1. ### functional block diagram ## description The TMS370C067, TMS370C068, TMS370C069, TMS370C768, TMS370C769, SE370C768, and SE370C769 devices are members of the TMS370 family of single-chip 8-bit microcontrollers. Unless otherwise noted, the term TMS370Cx6x refers to these devices. The TMS370 family provides cost-effective real-time control through integration of advanced peripheral function modules and various on-chip memory configurations. The TMS370Cx6x family of devices is implemented using high-performance silicon-gate CMOS EPROM and EEPROM technologies. The low-operating power, wide-operating temperature range, and noise immunity of CMOS technology, coupled with the high performance and extensive on-chip peripheral functions, make the TMS370Cx6x devices attractive in system designs for automotive electronics, industrial motor control, computer peripheral control, telecommunications, and consumer application. All TMS370Cx6x devices contain the following on-chip peripheral modules: - 8-channel, 8-bit analog-to-digital converter 1 (ADC1) - Serial communications interface 1 (SCI1) - Serial peripheral interface (SPI) TMS370Cx6x # description (continued) - One 24-bit general-purpose watchdog timer - Three 16-bit general-purpose timers (one with an 8-bit prescaler) Table 2 provides a memory configuration overview of the TMS370Cx6x devices. **Table 2. Memory Configurations** | DEVICE | PROGRAM<br>MEMORY<br>(BYTES) | | OFF-CHIP<br>MEMORY<br>EXP. (BYTES) | DATA MEMORY<br>(BYTES) | | OPERATING<br>MODES | | PACKAGES<br>68-PIN PLCC/CLCC | |-------------|------------------------------|-------|------------------------------------|------------------------|--------|--------------------|--------------|------------------------------| | | ROM | EPROM | EXP. (BTTES) | RAM | EEPROM | μ <b>C</b> † | μ <b>Ρ</b> † | | | TMS370C067A | 24K | _ | 24K | 1K | 256 | V | V | FN - PLCC | | TMS370C068A | 32K | _ | 24K | 1K | 256 | √ | V | FN – PLCC | | TMS370C069A | 48K‡ | _ | 8K | 3.5K | 256 | V | V | FN - PLCC | | TMS370C768A | _ | 32K | 24K | 1K | 256 | V | $\sqrt{}$ | FN - PLCC | | TMS370C769A | _ | 48K‡ | 8K | 3.5K | 256 | V | $\sqrt{}$ | FN - PLCC | | SE370C768A§ | _ | 32K | 24K | 1K | 256 | V | V | FZ – CLCC | | SE370C769A§ | _ | 48K‡ | 8K | 3.5K | 256 | V | V | FZ – CLCC | <sup>†</sup> μC – Microcomputer mode The suffix letter (A) appended to the device names shown in the device column of Table 2 indicates the configuration of the device. ROM or EPROM devices have different configurations as indicated in Table 3. ROM devices with the suffix letter A are configured through a programmable contact during manufacture. **Table 3. Suffix Letter Configuration** | DEVICE¶ | WATCHDOG TIMER | CLOCK | LOW-POWER MODE | | |---------|----------------|-----------------------------------|---------------------|--| | EPROM A | Standard | Divide-by-4 (Standard oscillator) | Enabled | | | | Standard | | | | | ROM A | Hard | Divide-by-4 or Divide-by-1 (PLL) | Enabled or disabled | | | | Simple | | | | <sup>¶</sup>Refer to the "device numbering conventions" section for device nomenclature and the "device part numbers" section for ordering. The mask-programmable ROM in the associated TMS370C06x devices is replaced in the TMS370C76x with 32K or 48K bytes of EPROM while all the other available memory and on-chip peripherals are identical. One-time-programmable (OTP) (TMS370C768 and TMS370C769) and reprogrammable devices (SE370C768 and SE370C769) are available. TMS370C768 and TMS370C769 are OTP devices that are available in plastic packages. This microcomputer is effective to use for immediate production updates for other members of the TMS370Cx6x family or for low-volume production runs when the mask charge or cycle time for low-cost mask-ROM devices is not practical. The SE370C768 and SE370C769 have windowed ceramic packages to allow reprogramming of the program EPROM memory during the development/prototyping phase of design. The SE370C768 and SE370C769 devices allow quick updates to breadboards and prototype systems while iterating initial designs. μP – Microprocessor mode <sup>‡,</sup>x69 can only operate up to 3 MHz SYSCLK. <sup>§</sup> System evaluators and development tools are for use only in a prototype environment, and their reliability has not been characterized. # TMS370Cx6x 8-BIT MICROCONTROLLER SPNS033C - SEPTEMBER 1995 - REVISED FEBRUARY 1997 ### description (continued) The TMS370Cx6x family provides two low-power modes (STANDBY and HALT) for applications where low-power consumption is critical. Both modes stop all central processing unit (CPU) activity (i.e., no instructions are executed). In the STANDBY mode, the internal oscillator and the general-purpose timer remain active. In the HALT mode, all device activity is stopped. The device retains all RAM data and peripheral configuration bits throughout both low-power modes. The TMS370Cx6x features advanced register-to-register architecture that allows direct arithmetic and logical operations without requiring an accumulator (for example, ADD R24, R47; add the contents of register 24 to the contents of register 47 and store the result in register 47). The TMS370Cx6x family is fully instruction-set compatible, allowing easy transition between members of the TMS370 8-bit microcontroller family. The SPI and the two operational modes of the SCI1 allow three methods of serial communications. The SCI1 allows standard RS-232-C communications interface between other common data transmission equipment, while the SPI gives high-speed communications between simpler shift-register type devices, such as display drivers, ADC1, phase-locked loop (PLL), I/O expansion, or other microcontrollers in the system. For large memory applications, the TMS370Cx6x family provides an external bus with non-multiplexed address and data. Precoded memory chip-select outputs can be enabled, which allows minimum-chip-count system implementations. Wait-state support facilitates performance matching among the CPU, external memory, and the peripherals. All pins associated with memory expansion interface are individually software configurable for general purpose digital input/output (I/O) pins when operating in the microcomputer mode. The TMS370Cx6x family provides the system designer with an economical, efficient solution to real-time control applications. The TMS370 family compact development tool (CDT™) solves the challenge of efficiently developing the software and hardware required to design the TMS370Cx6x into an ever-increasing number of complex applications. The application source code can be written in assembly and C language, and the output code can be generated by the linker. The TMS370 family CDT development tool can communicate through a standard RS-232-C interface with an existing personal computer. This allows the use of the personal computer editors and software utilities already familiar to the designer. The TMS370 family CDT emphasizes extensive use of menus and screen windowing so that a system designer with minimal training can begin developing software. Precise real-time in-circuit emulation and extensive symbolic debug and analysis tools ensure efficient software and hardware implementation as well as reduced time-to-market cycle. The TMS370Cx6x family together with the TMS370 family CDT370, starter kit, software tools, the SE370C76x reprogrammable devices, comprehensive product documentation, and customer support provide a complete solution to the needs of the system designer. CDT is a trademark of Texas Instruments Incorporated. TMS370Cx6x #### modes The TMS370Cx6x has four operating modes, two basic modes with each mode having two memory configurations. The basic operating modes are the microcomputer and microprocessor modes, which are selected by the voltage level applied to the dedicated MC pin two cycles before RESET goes inactive. The two memory configurations then are selected through software programming of the internal system configuration registers. The four operating modes are the microcomputer single chip, microcomputer with external expansion, microprocessor without internal program memory, and microprocessor with internal program memory. These modes are described in the following list. - Microcomputer single chip mode: - Operates as a self-contained microcomputer with all memory and peripherals on-chip - Maximizes the general-purpose I/O capability for real-time control applications - Microcomputer with external expansion mode: - Supports bus expansion to external memory or peripherals, while all on-chip memory (RAM, ROM, EPROM, and data EEPROM) remains active - Configures digital I/O ports (ports A, B, C, and D) through software, under control of the associated port control, to become external memory as follows: - Port A: 8-bit data memory - Port B and Port C: 16-bit address memory - Port D: 5-bit control memory (pin not used as function A or B can be configured as I/O) - Utilizes the pins available (not used for address, data, or control memory) as general-purpose input/output by programming them individually - Lowers the system cost by not requiring an external address/data latch (address memory and data memory are nonmultiplexed) - Reduces external interface decode logic by using the precoded chip select outputs that provide direct memory/peripheral chip select or chip enable functions - Function A maps up to 24K bytes of external memory into the address space by using \(\overline{\text{CSE1}}\) and \(\overline{\text{CSH1}}\) as memory-bank selects under software control. - Function B maps up to 24K bytes of external memory into the address space by using EDS under software control. - Microprocessor without internal program memory mode: - Ports A, B, C, and D (these ports are not programmable) become the address, data, and control buses for interface to external memory and peripherals. - On-chip RAM and data EEPROM remain active, while the on-chip ROM or EPROM is disabled. - Program area and the reset, interrupt, and trap vectors are located in off-chip memory locations. - Microprocessor with internal program memory mode: - Configured as the microprocessor without internal program memory mode with respect to the external bus interface - Application program in external memory enables the internal program ROM or EPROM to be active in the system. (Writing a zero to the MEMORY DISABLED control bit (SCCR1.2) of the SCCR1 control register accomplishes this.) # TMS370Cx6x 8-BIT MICROCONTROLLER SPNS033C - SEPTEMBER 1995 - REVISED FEBRUARY 1997 ## memory/peripheral wait operation The TMS370Cx6x enhances interface flexibility by providing WAIT-state support, decoupling the cycle time of the CPU from the read/write access of the external memory or peripherals. External devices can extend the read/write accesses indefinitely by placing an active low on the WAIT input pin. The CPU continues to wait as long as WAIT remains active. Programmable automatic wait-state generation also is provided by the TMS370Cx6x on-chip bus controller. Following a hardware reset, the TMS370Cx6x is configured to add one wait state to all external bus transactions and memory and peripheral accesses, thus making every external access a minimum of three system clock cycles. The designer can disable the automatic wait-state generation if the AUTOWAIT DISABLE bit in SCCR1 is set to 1. Also, all accesses to the upper four frames of the peripheral file can be extended independently to four system clock cycles if the PF AUTO WAIT bit in SCCR0 is set to one. Programmable wait states can be used in conjunction with the external WAIT pin. In applications where the external device read/write access can interface with the TMS370Cx6x CPU using one wait state, the automatic wait-state generation can eliminate external WAIT interface logic, lowering system cost. #### CPU The CPU used on TMS370Cx6x devices is the high-performance 8-bit TMS370 CPU module. The 'x6x implements an efficient register-to-register architecture that eliminates the conventional accumulator bottleneck. The complete 'x6x instruction set is summarized in Table 22. Figure 1 illustrates the CPU registers and memory blocks. <sup>†</sup> Reserved means the address space is reserved for future expansion. Figure 1. Programmer's Model ### **CPU** (continued) The 'x6x CPU architecture provides the following components: - CPU registers: - A stack pointer that points to the last entry in the memory stack - A status register that monitors the operation of the instructions and contains the global-interrupt-enable bits - A program counter (PC) that points to the memory location of the next instruction to be executed - A memory map that includes : - 1K- or 3.5K-byte general-purpose RAM that can be used for data-memory storage, program instructions, general-purpose register, or the stack (can be located only in the first 256 bytes) - A peripheral file that provides access to all internal peripheral modules, system-wide control functions, and EEPROM/EPROM programming control - 256-byte EEPROM module that provides in-circuit programmability and data retention in power-off conditions - 24K-, 32K-, or 48K-byte ROM or 32K-, or 48K-byte EPROM program memory #### stack pointer (SP) The SP is an 8-bit CPU register. The stack operates as a last-in, first-out, read/write memory. The stack is used typically to store the return address on subroutine calls as well as the status-register contents during interrupt sequences. The SP points to the last entry or to the top of the stack. The SP increments automatically before data is pushed onto the stack and decrements after data is popped from the stack. The stack can be located only in the first 256 bytes of the on-chip RAM memory. #### status register (ST) The ST monitors the operation of the instructions and contains the global-interrupt-enable bits. The ST includes four status bits (condition flags) and two interrupt-enable bits: - The four status bits indicate the outcome of the previous instruction; conditional instructions (for example, the conditional-jump instructions) use these status bits to determine program flow. - The two interrupt-enable bits control the two interrupt levels. The ST register, status bit notation, and status bit definitions are shown in Table 4. #### **Table 4. Status Registers** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|----------|----------| | С | N | Z | V | IE2 | IE1 | Reserved | Reserved | | RW-0 | RW-0 | RW-0 | RW-0 | RW-0 | RW-0 | | | R = read, W = write, 0 = value after reset # **CPU** (continued) ## program counter (PC) The contents of the PC point to the memory location of the next instruction to be executed. The PC consists of two 8-bit registers in the CPU: the program counter high (PCH) and program counter low (PCL). These registers contain the most-significant byte (MSbyte) and least-significant byte (LSbyte) of a 16-bit address. The contents of the reset vector (7FFEh, 7FFFh) are loaded into the program counter during reset. The PCH (MSbyte of the PC) is loaded with the contents of memory location 7FFEh, and the PCL (LSbyte of the PC) is loaded with the contents of memory location 7FFFh. Figure 2 shows this operation using an example value of 6000h as the contents of memory locations 7FFEh and 7FFFh (reset vector). Figure 2. Program Counter After Reset #### memory map The TMS370Cx6x architecture is based on the Von Neuman architecture, where the program memory and data memory share a common address space. All peripheral input/output is memory mapped in this same common address space. In the expansion mode, external memory peripherals are also memory-mapped into this common address. As shown in Figure 3, the TMS370Cx6x provides a 16 bit-address range to access internal or external RAM, ROM, data EEPROM, EPROM input/output pins, peripheral functions, and system-interrupt vectors. The peripheral file contains all input/output port control, on- and off-chip peripheral status and control, EPROM, EEPROM programming, and system-wide control functions. The peripheral file consists of 256 contiguous addresses located from 1000h to 10FFh. The 256 contiguous addresses are logically divided into 16 peripheral file frames of 16 bytes each. Each on-chip peripheral is assigned to a separate frame through which peripheral control and data information is passed. The TMS370Cx6x has its on-chip peripherals and system control assigned to peripheral file frames 1 through 8, addresses 1010h through 108Fh. #### memory map (continued) <sup>†</sup> Reserved = the address space is reserved for future expansion. Figure 3. TMS370Cx6x Memory Map <sup>‡</sup> Not available (N/A) = address space is unavailable in the mode illustrated. <sup>§</sup> Precoded chip select outputs available on external expansion bus. <sup>¶</sup>Microprocessor mode is designed for ROM-less devices. ROM and EPROM devices also can be used in this mode, but all on-chip memory is ignored. TMS370Cx6x # RAM/register file (RF) Locations within RAM address space can serve as either register file or general-purpose read/write memory, program memory, or stack instructions. The TMS370Cx67 and TMS370Cx68 devices contain 1K bytes of internal RAM, mapped beginning at location 0000h and continuing through location 03FFh, which is shown in Table 5 along with 'x69 devices. **Table 5. RAM Memory Map** | | 'x67 and 'x68 | 'x69 | |---------------|---------------|---------------| | RAM Size | 1K Bytes | 3.5K Bytes | | Memory Mapped | 0000h – 03FFh | 0000h – 0DFFh | The first 256 bytes of RAM (0000h – 00FFh) are register files, R0 through R255 (see Figure 1). The first two registers, R0 and R1, are also called register A and B, respectively. Some instructions implicitly use register A or B; for example, the instruction LDSP (load SP) assumes that the value to be loaded into the stack pointer is contained in register B. Registers A and B are the only registers cleared on reset. #### peripheral file (PF) The TMS370Cx6x control registers contain all the registers necessary to operate the system and peripheral modules on the device. The instruction set includes some instructions that access the PF directly. These instructions designate the register by the number of the PF relative to 1000h, preceded by P0 for a hexadecimal designator or by P for a decimal designator. For example, the system control register 0 (SCCR0) is located at address 1010h; its peripheral file hexadecimal designator is P010, and its decimal designator is P16. Table 6 lists the TMS370Cx6x peripheral files. Table 6. TMS370Cx6x Peripheral File Address Map | ADDRESS RANGE | PERIPHERAL FILE DESIGNATOR | DESCRIPTION | |---------------|----------------------------|--------------------------------------------| | 1000h-100Fh | P000-P00F | Reserved for factory test | | 1010h-101Fh | P010-P01F | System and EEPROM/EPROM control registers | | 1020h-102Fh | P020-P02F | Digital I/O port control registers | | 1030h-103Fh | P030-P03F | Serial peripheral interface registers | | 1040h-104Fh | P040-P04F | Timer 1 registers | | 1050h-105Fh | P050-P05F | Serial communication interface 1 registers | | 1060h-106Fh | P060-P06F | Timer 2A registers | | 1070h-107Fh | P070-P07F | Analog-to-digital converter 1 registers | | 1080h-108Fh | P080-P08F | Timer 2B registers | | 1090h-10BFh | P090-P0BF | Reserved | | 10C0h-10FFh | P0C0-P0FF | External peripheral control | #### data EEPROM The TMS370Cx6x devices contain 256 bytes of data EEPROM, and the memory is mapped beginning at location 1F00h and continuing through location 1FFFh. Writing to the data EEPROM module is controlled by the data-EEPROM control register (DEECTL) and the write-protection register (WPR). Programming algorithm examples are available in the *TMS370 Family User's Guide* (literature number SPNU127) or the *TMS370 Data Manual* (SPNS014B). The data EEPROM features include the following: #### Programming: Bit, byte, and block write/erase modes ## data EEPROM (continued) - Internal charge pump circuitry. No external EEPROM programming voltage supply is needed. - Control register: Data EEPROM programming is controlled by the data EEPROM control register (DEECTL) located in the PF frame beginning at location P01A. - In-circuit programming capability: There is no need to remove the device to program it. - Write-protection: Writes to the data EEPROM are disabled during the following conditions: - Reset: All programming of the data EEPROM module is halted. - Write protection active: there is one write-protect bit per 32-byte EEPROM block. - Low-power mode operation - Write protection can be overridden by applying 12 V to MC. Table 7 shows the memory map of the control registers. Table 7. Data EEPROM and Program EPROM Control Registers Memory Map | ADDRESS | SYMBOL | NAME† | |-----------|--------|-----------------------------------------------| | P014 | EPCTLH | Program EPROM control register – high array | | P015-P016 | | Reserved | | P017 | INT1 | External interrupt 1 control register | | P018 | INT2 | External interrupt 2 control register | | P019 | INT3 | External interrupt 3 control register | | P01A | DEECTL | Data EEPROM control register | | P01B | | Reserved | | P01C | EPCTLM | Program EPROM control register – middle array | | P01D | | Reserved | | P01E | EPCTLL | Program EPROM control register – low array | <sup>†</sup> For the 24K- and 32K-byte EPROM device, the program memory is controlled by P01C and P01E; for the 48K-byte EPROM device, the program memory is controlled by P014, P01C, and P01E. #### program EPROM The '370C767 program EPROM consists of 24K bytes that are made up of one 16K-byte array and one 8K-byte array of EPROM; the 16K-byte array is located at address locations 2000h through 5FFFh, and the 8K-byte array is located at address locations 6000h through 7FFFh. The '370C768 program EPROM consists of 32K bytes that are made up of two 16K-byte arrays of EPROM; the first 16K-byte array is located at address locations 2000h through 5FFFh, and the second 16K-byte array is located at address locations 6000h through 9FFFh. The '370C769 program EPROM consists of 48K bytes that are made up of three 16K-byte arrays of EPROM; the first 16K-byte array is located at address locations 2000h through 5FFFh, the second 16K-byte array is located at address locations 6000h through 9FFFh, the third 16K-byte array is located at address locations A000h through DFFFh as shown in Table 8. TMS370Cx6x #### program EPROM (continued) **Table 8. EPROM Memory Map** | | '767 | | '7( | 68 | '769 | | | |------------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------| | EPROM<br>size | 24K Bytes | | 32K Bytes | | 48K Bytes | | | | Memory | 16K | 8K | First 16K | Second 16K | First 16K | Second 16K | Third 16K | | mapped | 2000h-5FFFh | 6000h–7FFFh | 2000h-5FFFh | 6000h-9FFFh | 2000h-5FFFh | 6000h-9FFFh | A000h-DFFFh | | Contol registers | EPCTLL | EPCTLM | EPCTLL | EPCTLM | EPCTLL | EPCTLM | EPCTLH | | | P01E | P01C | P01E | P01C | P01E | P01C | P014 | The EPROM memory map in Table 8 expresses the following: - For the 24K-byte EPROM, the 16K-byte array is controlled by EPCTLL register, located at 101Eh (P01E); the 8K-byte array is controlled by EPCTLM register, located at 101Ch (P01C). - For the 32K-byte EPROM, the first 16-byte array is controlled by EPCTLL register, located at 101Eh (P01E); the second 16K-byte array is controlled by EPCTLM register, located at 101Ch (P01C). - For the 48K-bytes EPROM, the first 16K-byte array is controlled by EPCTLL register, located at 101Eh (P01E); the second 16K-byte array is controlled by EPCTLM register, located at 101Ch (P01C); the third 16K-byte array is controlled by EPCTLH register, located at 1014h (P014). Reading the program-EPROM modules is identical to reading other internal memory. During programming, the EPROM is controlled by the EPCTL. The program EPROM modules' features include: #### Programming - In-circuit programming capability if V<sub>PP</sub> is applied to MC - Control register: Program EPROM programming is controlled by the program EPROM control registers (EPCTLL, EPCTLM, and EPCTLH) located in the PF frame as shown in Table 7. - Programming one EPROM module while executing the other - Write protection: Writes to the program EPROM are disabled under the following conditions: - Reset: All programming to the EPROM module is halted. - Low-power modes - 13 V not applied to MC ### program ROM The program ROM consists of 24K, 32K or 48K bytes of mask-programmable ROM. The program ROM is used for permanent storage of data or instructions. Programming of the mask ROM is performed at the time of device fabrication. Table 9 shows the program ROM memory map. Table 9. ROM Memory Map† | | '067 | '068 | '069 | |---------------|---------------|---------------|---------------| | ROM Size | 24K Bytes | 32K Bytes | 48K Bytes | | Memory Mapped | 2000h – 7FFFh | 2000h – 9FFFh | 2000h – DFFFh | <sup>†</sup> Memory addresses 7FE0h through 7FEBh are reserved for Texas Instruments Incorporated. Memory addresses 7FBEh through 7FBFh and 7FECh through 7FFFh are reserved for interrupts and reset vectors. Trap vectors, used with TRAP0 through TRAP15 instructions, are located at addresses 7FC0h and 7FCFh. #### system reset The system-reset operation ensures an orderly start-up sequence for the TMS370Cx6x CPU-based device. There are up to three different actions that can cause a system reset to the device. Two of these actions are internally generated, while one (RESET) is controlled externally. These actions are as follows: - Watchdog (WD) timer. A watchdog-generated reset occurs if an improper value is written to the WD key register, or if the re-initialization does not occur before the watchdog timer timeout. See the TMS370 Family User's Guide (literature number SPNU127) or the TMS370 Family Data Manual (literature number SPNS014B) for more information. - Oscillator reset. Reset occurs when the oscillator operates outside the recommended operating range. See the TMS370 Family User's Guide (literature number SPNU127) or the TMS370 Family Data Manual (literature number SPNS014B) for more information. - External RESET Pin. A low level signal can trigger an external reset. To ensure a reset, the external signal should be held low for one SYSCLK cycle. Signals of less than one SYSCLK can generate a reset. See the TMS370 Family User's Guide (literature number SPNU127) or the TMS370 Family Data Manual (literature number SPNS014B) for more information. Once a reset source is activated, the external $\overline{\text{RESET}}$ pin is driven (active) low for a minimum of eight SYSCLK cycles. This allows the 'x6x device to reset external system components. Additionally, if a cold start ( $V_{CC}$ is off for several hundred milliseconds) condition or oscillator failure occurs or $\overline{\text{RESET}}$ pin is held low, then the reset logic holds the device in a reset state for as long as these actions are active. After a reset, the program can check the oscillator fault flag (OSC FLT FLAG, SCCR0.4), the cold start flag (COLD START, SCCR0.7) and the watchdog reset (WD OVRFL INT FLAG, T1CTL2.5) to determine the source of the reset. A reset does not clear these flags. Table 10 lists the reset sources. | REGISTER | ADDRESS | PF | BIT NO. | CONTROL BIT | SOURCE OF RESET | |----------|---------|------|---------|-------------------|-------------------------| | SCCR0 | 1010h | P010 | 7 | COLD START | Cold (power-up) | | SCCR0 | 1010h | P010 | 4 | OSC FLT FLAG | Oscillator out of range | | T1CTL2 | 104Ah | P04A | 5 | WD OVRFL INT FLAG | Watchdog timer timeout | **Table 10. Reset Sources** Once a reset is activated, the following sequence of events occurs: - 1. The CPU registers are initialized: ST = 00h, SP = 01h (reset state). - 2. Registers A and B are initialized to 00h (no other RAM is changed). - The contents of the LSbyte of the reset vector (07FFh) are read and stored in the PCL. - 4. The contents of the MSbyte of the reset vector (07FEh) are read and stored in the PCH. - 5. Program execution begins with an opcode fetch from the address pointed to by the PC. The reset sequence takes 20 SYSCLK cycles from the time the reset pulse is released until the first opcode fetch. During a reset, RAM contents (except for registers A and B) remain unchanged, and the module control register bits are initialized to their reset state. During RESET, the two basic operating modes which are the microcomputer and microprocessor modes can be selected by applying the desired voltage level to the dedicated MC pin two cycles before RESET goes inactive. See the mode section for operating modes description. SPNS033C - SEPTEMBER 1995 - REVISED FEBRUARY 1997 ## interrupts The TMS370 family software programmable interrupt structure permits flexible on-chip and external interrupt configurations to meet real-time interrupt-driven application requirements. The hardware interrupt structure incorporates two priority levels as shown in Figure 4. Interrupt level 1 has a higher priority than interrupt level 2. The two priority levels can be independently masked by the global-interrupt mask bits (IE1 and IE2) of the status register. Each system interrupt is independently configured to either the high- or low-priority chain by the application program during system initialization. Within each interrupt chain, the interrupt priority is fixed by the position of the system interrupt. However, since each system interrupt is selectively configured on either the high-or-low priority interrupt chain, the application program can elevate any system interrupt to the highest priority. Arbitration between the two priority levels is performed within the CPU. Arbitration within each of the priority chains is performed within the peripheral modules to support interrupt expansion for future modules. Pending interrupts are serviced upon completion of current instruction execution, depending on their interrupt mask and priority conditions. The TMS370Cx6x has ten hardware system interrupts (plus RESET) as shown in Table 11. Each system interrupt has a dedicated vector located in program memory through which control is passed to the interrupt service routines. A system interrupt can have multiple interrupt sources (e.g., SCI RXINT has two interrupt sources). All of the interrupt sources are individually maskable by local interrupt-enable control bits in the associated PF. Each interrupt source FLAG bit is individually readable for software polling or to determine which interrupt source generated the associated system interrupt. Interrupt control block diagram is illustrated in Figure 4. ### interrupts (continued) Figure 4. Interrupt Control Seven of the system interrupts are generated by on-chip peripheral functions, and three external interrupts are supported. Software configuration of the external interrupts is performed through the INT1, INT2, and INT3 control registers in PF frame 1. Each external interrupt is individually software configurable for input polarity (rising or falling edge) for ease of system interface. External interrupt INT1 is software configurable as either a maskable or non-maskable interrupt. When INT1 is configured as nonmaskable, it cannot be masked by the individual- or global-enable-mask bits. Recall that the INT1 NMI bit is protected during non-privileged operation and therefore should be configured during the initialization sequence following reset. To maximize pin flexibility, external interrupts INT2 and INT3 can be software configured as general-purpose input/output pins if the interrupt function is not required (INT1 can be similarly configured as an input pin). Table 11 shows the interrupt-vector sources, corresponding addresses, and hardware priorities. ## interrupts (continued) **Table 11. Hardware-System Interrupts** | INTERRUPT SOURCE | INTERRUPT FLAG | SYSTEM<br>INTERRUPT | VECTOR<br>ADDRESS | PRIORITY | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|---------------------|-------------------|----------| | External RESET COLD START Watchdog overflow WD OVRFL INT FLAG OSC FLT FLAG | | RESET‡ | 7FFEh, 7FFFh | 1 | | External INT1 | INT1 FLAG | INT1 <sup>‡</sup> | 7FFCh, 7FFDh | 2 | | External INT2 | INT2 FLAG | INT2‡ | 7FFAh, 7FFBh | 3 | | External INT3 | INT3 FLAG | INT3 <sup>‡</sup> | 7FF8h, 7FF9h | 4 | | SPI RX/TX complete | SPI INT FLAG | SPIINT | 7FF6h, 7FF7h | 5 | | Timer 1 overflow Timer 1 compare 1 Timer 1 compare 2 Timer 1 external edge Timer 1 input capture 1 Watchdog overflow | T1 OVRFL INT FLAG T1C1 INT FLAG T1C2 INT FLAG T1EDGE INT FLAG T1IC1 INT FLAG WD OVRFL INT FLAG | T1INT§ | 7FF4h, 7FF5h | 6 | | SCI RX data register full<br>SCI RX break detect | RXRDY FLAG<br>BRKDT FLAG | RXINT‡ | 7FF2h,7FF3h | 7 | | SCI TX data register empty | TXRDY FLAG | TXINT | 7FF0h, 7FF1h | 8 | | Timer 2A overflow Timer 2A compare 1 Timer 2A compare 2 Timer 2A external edge Timer 2A input capture 1 Timer 2A input capture 2 | T2A OVRFL INT FLAG T2AC1 INT FLAG T2AC2 INT FLAG T2AEDGE INT FLAG T2AIC1 INT FLAG T2AIC2 INT FLAG | T2AINT | 7FEEh, 7FEFh | 9 | | ADC1 conversion complete | AD INT FLAG | ADINT | 7FECh, 7FEDh | 10 | | imer 2B overflow imer 2B compare 1 imer 2B compare 2 imer 2B compare 2 imer 2B external edge imer 2B input capture 1 imer 2B input capture 2 imer 2B input capture 2 T2BIC2 INT FLAG T2BIC1 INT FLAG | | T2BINT | 7FBEh, 7FBFh | 11 | <sup>†</sup> Relative priority within an interrupt level #### privileged operation and EEPROM write-protection override The TMS370Cx6x family has significant flexibility to enable the designer to software-configure the system and peripherals to meet the requirements of a broad variety of applications. The nonprivileged mode of operation ensures the integrity of the system configuration, once it is defined for an application. Following a hardware reset, the TMS370Cx6x operates in the privileged mode, where all peripheral file registers have unrestricted read/write access, and the application program configures the system during the initialization sequence following reset. As the last step of system initialization, the PRIVILEGE DISABLE bit (SCCR2.0) should be set to 1 to enter the nonprivileged mode, disabling write operations to specific configuration control bits within the peripheral file. Table 12 lists the system configuration bits that are write-protected during the nonprivileged mode and must be configured by software prior to exiting the privileged mode. <sup>‡</sup> Release microcontroller from STANDBY and HALT low-power modes <sup>§</sup> Release microcontroller from STANDBY low-power mode ## privileged operation and EEPROM write-protection override (continued) **Table 12. Privileged Bits** | REGIS | TER† | CONTROL BIT | | | | | |--------|----------------------------------------------------------|-------------------------------------------------------------------------|--|--|--|--| | NAME | LOCATION | CONTROL BIT | | | | | | SCCRO | P010.5<br>P010.6 | PF AUTOWAIT<br>OSC POWER | | | | | | SCCR1 | P011.2<br>P011.4 | MEMORY DISABLE<br>AUTOWAIT DISABLE | | | | | | SCCR2 | P012.0<br>P012.1<br>P012.3<br>P012.4<br>P012.6<br>P012.7 | PRIVILEGE DISABLE INT1 NMI CPU STEST BUS STEST PWRDWN/IDLE HALT/STANDBY | | | | | | SPIPRI | P03F.5<br>P03F.6<br>P03F.7 | SPI ESPEN<br>SPI PRIORITY<br>SPI STEST | | | | | | SCIPRI | P05F.4<br>P05F.5<br>P05F.6<br>P05F.7 | SCI ESPEN<br>SCIRX PRIORITY<br>SCITX PRIORITY<br>SCI STEST | | | | | | T1PRI | P04F.6<br>P04F.7 | T1 PRIORITY<br>T1 STEST | | | | | | T2APRI | P06F.6<br>P06F.7 | T2A PRIORITY<br>T2A STEST | | | | | | ADPRI | P07F.5<br>P07F.6<br>P07F.7 | AD ESPEN<br>AD PRIORITY<br>AD STEST | | | | | | T2BPRI | P08F.6<br>P08F.7 | T2B PRIORITY<br>T2B STEST | | | | | <sup>&</sup>lt;sup>†</sup> The privileged bits are shown in a bold typeface in Table 14. The write-protect override (WPO) mode provides an external hardware method of overriding the write-protection registers of data EEPROM on the TMS370Cx6x. The WPO mode is entered by applying a 12-V input to MC after RESET input goes high (logic 1). The high voltage on MC during the WPO mode is not the programming voltage for the data EEPROM or program EPROM. All EEPROM programming voltages are generated on-chip. The WPO mode provides hardware system-level capability to modify the content of the data EEPROM while the device remains in the application but only while requiring a 12-V external input on the MC pin (normally not available in the end application except in a service or diagnostic environment). #### low-power and IDLE modes The TMS370Cx6x devices have two low-power modes (STANDBY and HALT) and an IDLE mode. For mask-ROM devices, low-power modes can be disabled permanently through a programmable contact at the time when the mask is manufactured. The STANDBY and HALT low-power modes significantly reduce power consumption by reducing or stopping the activity of the various on-chip peripherals when processing is not required. Each of the low-power modes is entered by executing the IDLE instruction when the PWRDWN/IDLE bit in SCCR2 has been set to 1. The HALT/STANDBY bit in SCCR2 controls which low-power mode is entered. #### low-power and IDLE modes (continued) In the STANDBY mode (HALT/STANDBY = 0), all CPU activity and most peripheral module activity is stopped; however, the oscillator, internal clocks, timer 1, and the receive start-bit detection circuit of the serial communications interface remain active. System processing is suspended until a qualified interrupt (hardware RESET, external interrupt on INT1, INT2, INT3, timer 1 interrupt, or low level on the receive pin of the serial communications interface) is detected. In the HALT mode (HALT/STANDBY = 1), the TMS370Cx6x is placed in its lowest power-consumption mode. The oscillator and internal clocks are stopped, causing all internal activity to be halted. System activity is suspended until a qualified interrupt (hardware RESET, external interrupt on the INT1, INT2, INT3, or low level on the receive pin of the serial communications interface) is detected. The low-power mode selection bits are summarized in Table 13. Table 13. Low-Power/Idle Control Bits X = don't care When low-power modes are disabled through a programmable contact in the mask-ROM devices, writing to the SCCR2.6–7 bits is ignored. In addition, if an idle instruction executes when low-power modes are disabled through a programmable contact, the device always enters the IDLE mode. To provide a method of always exiting low-power modes for mask-ROM devices, INT1 is automatically enabled as a nonmaskable interrupt (NMI) during low-power modes when the hard watchdog mode is selected. This means that the NMI always is generated, regardless of the interrupt-enable flags. The following information is preserved throughout both the STANDBY and HALT modes: RAM (register file), CPU registers (stack pointer, program counter, and status register), I/O pin direction and output data, and status registers of all on-chip peripheral functions. Since all CPU instruction processing is stopped during the STANDBY and HALT modes, the clocking of the watchdog timer is inhibited. #### clock modules The 'x6x family provides two clock options which are referred to as divide-by-1 (PLL) and divide-by-4 (standard oscillator). Both the divide-by-1 and divide-by-4 options are configurable during the manufacturing process of a TMS370 microcontroller. The 'x6x ROM-masked devices offer both options to meet system engineering requirements. Only one of the two clock options is allowed on each ROM device. An EPROM has only the divide-by-1. The divide-by-1 clock module option provides the capability for reduced electromagnetic interference (EMI) with no added cost. The divide-by-1 provides a 1-to-1 match between the external resonator frequency and the internal system clock (SYSCLK) frequency. The divide-by-4 produces a SYSCLK which is one-fourth the frequency of the external resonator. Inside the divide-by-1 module, the frequency of the external resonator is multiplied by four. The clock module then divides the resulting signal by four to provide the four-phased internal system clock signals. The resulting SYSCLK is equal to the resonator frequency. The frequencies are formulated as follows: #### clock modules (continued) Divide-by-4 option : SYSCLK = $\frac{\text{external resonator frequency}}{4} = \frac{\text{CLKIN}}{4}$ Divide-by-1 option : SYSCLK = $\frac{\text{external resonator frequency} \times 4}{4} = \text{CLKIN}$ The main advantage of choosing a divide-by-1 oscillator is the improved EMI performance. The harmonics of low-speed resonators extend through less of the emissions spectrum than the harmonics of faster resonators. The divide-by-1 provides the capability of reducing the resonator speed by four times, and this results in a steeper decay of emissions produced by the oscillator. ### system configuration registers Table 14 contains system configuration and control functions and registers for controlling EEPROM programming. The privileged bits are shown in bold typeface and shaded. Table 14. Peripheral File Frame 1: System Configuration Registers | | | | | | | - | | • | - | | |--------------------|------------------|------------------|-----------------|---------------------|------------------|-------------------|------------------|----------------------|--------|--| | PF | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | REG | | | P010 | COLD<br>START | OSC<br>POWER | PF AUTO<br>WAIT | OSC FLT<br>FLAG | MC PIN<br>WPO | MC PIN<br>DATA | - | μΡ/μC<br>MODE | SCCR0 | | | P011 | - | _ | - | AUTOWAIT<br>DISABLE | - | MEMORY<br>DISABLE | - | _ | SCCR1 | | | P012 | HALT/<br>STANDBY | PWRDWN/<br>IDLE | | BUS<br>STEST | CPU<br>STEST | | INT1<br>NMI | PRIVILEGE<br>DISABLE | SCCR2 | | | P013 | | | | Res | erved | | | | | | | P014 | BUSY | VPPS | _ | _ | _ | _ | W0 | EXE | EPCTLH | | | P015<br>to<br>P016 | Reserved | | | | | | | | | | | P017 | INT1<br>FLAG | INT1<br>PIN DATA | _ | _ | _ | INT1<br>POLARITY | INT1<br>PRIORITY | INT1<br>ENABLE | INT1 | | | P018 | INT2<br>FLAG | INT2<br>PIN DATA | _ | INT2<br>DATA DIR | INT2<br>DATA OUT | INT2<br>POLARITY | INT2<br>PRIORITY | INT2<br>ENABLE | INT2 | | | P019 | INT3<br>FLAG | INT3<br>PIN DATA | _ | INT3<br>DATA DIR | INT3<br>DATA OUT | INT3<br>POLARITY | INT3<br>PRIORITY | INT3<br>ENABLE | INT3 | | | P01A | BUSY | _ | _ | _ | _ | AP | W1W0 | EXE | DEECTL | | | P01B | Reserved | | | | | | | | | | | P01C | BUSY | VPPS | _ | _ | _ | _ | W0 | EXE | EPCTLM | | | P01D | Reserved | | | | | | | | | | | P01E | BUSY | VPPS | | | | | W0 | EXE | EPCTLL | | | P01F | Reserved | | | | | | | | | | TMS370Cx6x ## digital port control Peripheral file frame 2 contains the digital I/O pin configuration and control registers. Table 15 lists the specific addresses, registers, and control bits within this peripheral file frame. Table 15. Peripheral File Frame 2: Digital Port Control Registers | PF | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | REG | | | | |------|------------------------------------------------|-------|------------------|--------------|---------------|-------|-------|-------|--------|--|--|--| | P020 | | | | Rese | erved | | | | APORT1 | | | | | P021 | Port A Control Register 2 | | | | | | | | | | | | | P022 | Port A Data | | | | | | | | | | | | | P023 | Port A Direction | | | | | | | | | | | | | P024 | Reserved | | | | | | | | | | | | | P025 | Port B Control Register 2 | | | | | | | | | | | | | P026 | Port B Data | | | | | | | | | | | | | P027 | Port B Direction | | | | | | | | | | | | | P028 | Reserved | | | | | | | | | | | | | P029 | | | | Port C Contr | ol Register 2 | | | | CPORT2 | | | | | P02A | | | | Port C | Data | | | | CDATA | | | | | P02B | | | | Port C [ | Direction | | | | CDIR | | | | | P02C | Port D Control Register 1 — — — — | | | | | | | | | | | | | P02D | Port D Control Register 2 <sup>†</sup> — — — — | | | | | | | | | | | | | P02E | Port D Data — — — — | | | | | | | | DDATA | | | | | P02F | | F | Port D Direction | n | | _ | _ | _ | DDIR | | | | <sup>&</sup>lt;sup>†</sup> To configure pin D3 as SYSCLK, set port D control register 2 = 08h. **Table 16. Port Configuration Register Setup** | | | INPUT | OUTPUT | FUNCTION A | FUNCTION B<br>(μP MODE) | | | | |--------------------------------------------------|-----------------------|----------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|--|--|--| | PORT | PIN | XPORT1 = 0‡<br>XPORT2 = 0<br>XDATA = y<br>XDIR = 0 | XPORT1 = 0 <sup>‡</sup><br>XPORT2 = 0<br>XDATA = q<br>XDIR = 1 | XPORT1 = 0 <sup>‡</sup><br>XPORT2 = 1<br>XDATA = x<br>XDIR = x | XPORT1 = 1 <sup>‡</sup><br>XPORT2 = 1<br>XDATA = x<br>XDIR = x | | | | | А | 0-7 | Data In y | Data Out q | Data Bus | Reserved | | | | | В | 0-7 Data In y | B 0-7 Data In y Data Out q | Data Out q | Low ADDR | Reserved<br>Reserved | | | | | С | 0-7 | Data In y | Data Out q | Hi ADDR | | | | | | D | 3<br>4<br>5<br>6<br>7 | Data In y | Data Out q | SYSCLK<br>R/W<br>CSPF<br>CSH1<br>CSE1 | SYSCLK<br>R/W<br>—<br>EDS<br>WAIT | | | | | XPORT1 = 1<br>XPORT2 =0<br>XDATA = x<br>XDIR = x | | | | | | | | | <sup>‡</sup>DPORT only #### timer 1 module The programmable timer 1 (T1) module of the TMS370Cx6x provides the designer with the enhanced timer resources required to perform real-time system control. The T1 module contains the general-purpose timer and the watchdog (WD) timer. The two independent 16-bit timers (T1 and WD) allow program selection of input clock sources (real-time, external-event, or pulse-accumulate) with multiple 16-bit registers (input-capture and compare) for special timer function control. The T1 module includes three external device pins that can be used for multiple counter functions (operation mode dependent) or used as general-purpose I/O pins. The T1 module is shown in Figure 5. Figure 5. Timer 1 Block Diagram - Three T1 I/O pins - T1IC/CR: Timer 1 input capture/counter reset input pin, or general-purpose bidirectional I/O pin - T1PWM: Timer 1 pulse-width-modulation (PWM) output pin, or general-purpose bidirectional I/O pin - T1EVT: Timer 1 event input pin, or general-purpose bidirectional I/O pin - Two operation modes: - Dual-compare mode: Provides PWM signal - Capture/compare mode: Provides input capture pin - One 16-bit general-purpose resettable counter - One 16-bit compare register with associated compare logic - One 16-bit capture/compare register, which, depending on the mode of operation, operates as either capture or compare register - One 16-bit watchdog counter can be used as an event counter, a pulse accumulator, or an interval timer if watchdog feature is not needed. - Prescaler/clock sources that determine one of eight clock sources for general-purpose timer - Selectable edge-detection circuitry that, depending on the mode of operation, senses active transitions on the input capture pins (T1IC/CR) - Interrupts that can be generated on the occurrence of: - A capture - A compare equal - A counter overflow - An external edge detection - Sixteen T1 module control registers: Located in the PF frame beginning at address P040 Table 17 shows the T1 module control register memory map. Table 17. Timer 1 Module Register Memory Map | PF | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | REG | | |------|----------------------------------------------|---------------------------------------------|-------------------|---------------------|--------------------|---------------------|---------------------|---------------------|--------|--| | | Modes: Dua | I-Compare an | d Capture/Co | mpare | | | | | | | | P040 | Bit 15 | | | T1 Counte | er MSbyte | | | Bit 8 | T1CNTR | | | P041 | Bit 7 | | | T1 Count | er LSbyte | | | Bit 0 | | | | P042 | Bit 15 | | | Compare Reg | gister MSbyte | | | Bit 8 | T1C | | | P043 | Bit 7 Compare Register LSbyte Bit 0 | | | | | | | | | | | P044 | Bit 15 Capture/Compare Register MSbyte Bit 8 | | | | | | | | | | | P045 | Bit 7 | | Ca | pture/Compare | Register LSby | rte . | | Bit 0 | | | | P046 | Bit 15 | | | Watchdog Co | unter MSbyte | | | Bit 8 | WDCNTR | | | P047 | Bit 7 | | | Watchdog Co | unter LSbyte | | | Bit 0 | | | | P048 | Bit 15 | | | Watchdog | Reset Key | | | Bit 0 | WDRST | | | P049 | WD OVRFL<br>TAP SEL† | I INIDITE I INIDITE I INIDITE I I INIDITE I | | T1 INPUT<br>SELECT0 | T1CTL1 | | | | | | | P04A | WD OVRFL<br>RST ENA <sup>†</sup> | | | | | | | T1 SW<br>RESET | T1CTL2 | | | | Mode: Dual- | Compare | | | | | | | | | | P04B | T1EDGE<br>INT FLAG | T1C2<br>INT FLAG | T1C1<br>INT FLAG | 1 | - | T1EDGE<br>INT ENA | T1C2<br>INT ENA | T1C1<br>INT ENA | T1CTL3 | | | P04C | T1<br>MODE = 0 | T1C1<br>OUT ENA | T1C2<br>OUT ENA | T1C1<br>RST ENA | T1CR<br>OUT ENA | T1EDGE<br>POLARITY | T1CR<br>RST ENA | T1EDGE<br>DET ENA | T1CTL4 | | | | Mode: Captu | ıre/Compare | | | | | | | | | | P04B | T1EDGE<br>INT FLAG | - | T1C1<br>INT FLAG | 1 | 1 | T1EDGE<br>INT ENA | _ | T1C1<br>INT ENA | T1CTL3 | | | P04C | T1<br>MODE = 1 | | | | | | | | T1CTL4 | | | | Modes: Dua | I-Compare an | d Capture/Co | mpare | | | | | | | | P04D | _ | _ | _ | _ | T1EVT<br>DATA IN | T1EVT<br>DATA OUT | T1EVT<br>FUNCTION | T1EVT<br>DATA DIR | T1PC1 | | | P04E | T1PWM<br>DATA IN | T1PWM<br>DATA OUT | T1PWM<br>FUNCTION | T1PWM<br>DATA DIR | T1IC/CR<br>DATA IN | T1IC/CR<br>DATA OUT | T1IC/CR<br>FUNCTION | T1IC/CR<br>DATA DIR | T1PC2 | | | P04F | T1 STEST | T1<br>PRIORITY | _ | _ | _ | _ | _ | _ | T1PRI | | <sup>†</sup> Once the WD OVRFL RST ENA bit is set, these bits cannot be changed until a reset; this applies only to the standard watchdog and to simple counter. In the hard watchdog, these bits can be modified at any time; the WD INPUT SELECT2 bits are ignored. The timer 1 capture/compare mode block diagram is illustrated in Figure 6. The annotations in Figure 6 identify the register and the bit(s) in the peripheral frame. For example, the actual address of T1CTL2.0 is 104Ah, bit 0, in the T1CTL2 register. Figure 6. Capture/Compare Mode The timer 1 dual-compare mode block diagram is illustrated in Figure 7. The annotations in Figure 7 identify the register and the bit(s) in the peripheral frame. For example, the actual address of T1CTL2.0 is 104Ah, bit 0, in the T1CTL2 register. Figure 7. Dual-Compare Mode The TMS370Cx6x device includes a 24-bit watchdog (WD) timer, contained in the T1 module, which can be software programmed as an event counter, pulse accumulator, or interval timer if the watchdog function is not desired. The WD function is to monitor software and hardware operation and to implement a system reset when the WD counter is not serviced properly (WD counter overflow or WD counter is reinitialized by an incorrect value). The WD can be configured as one of three mask options: standard watchdog, hard watchdog, or simple counter. - Standard watchdog configuration (see Figure 8) for '76xA EPROM and mask-ROM devices - Watchdog mode - Ten different WD overflow rates ranging from 6.55 ms to 3.35 s at 5-MHz SYSCLK - A WD reset key (WDRST) register is used to clear the watchdog counter (WDCNTR) when a correct value is written. - Generates a system reset if an incorrect value is written to the watchdog reset key or if the counter overflows - A watchdog overflow flag (WD OVRFL INT FLAG) bit that indicates whether the WD timer initiated a system reset - Non-watchdog mode - Watchdog timer can be configured as an event counter, pulse accumulator, or an interval timer. Figure 8. Standard Watchdog - Hard watchdog configuration (see Figure 9) for mask-ROM devices - Eight different WD overflow rates ranging from 26.2 ms to 3.35 s at 5-MHz SYSCLK - A WD reset key (WDRST) register is used to clear the watchdog counter (WDCNTR) when a correct value is written. - Generates a system reset if an incorrect value is written to the watchdog reset key or if the counter overflows - Automatic activation of the WD timer upon power-up reset - INT1 is enabled as nonmaskable interrupt during low-power modes - A watchdog overflow flag (WD OVRFL INT FLAG) bit that indicates whether the WD timer initiated a system reset Figure 9. Hard Watchdog - Simple-counter configuration (see Figure 10) for mask-ROM devices only - Simple counter can be configured as an event counter, pulse accumulator, or an interval timer Figure 10. Simple Counter #### timer 2n modules (T2A and T2B) The TMS370Cx6x device includes two 16-bit general-purpose timer 2 modules (T2A and T2B). The T2A or T2B are referred to as T2n throughout this section. The T2n module contains a 16-bit resettable counter, 16-bit compare register with associated compare logic, 16-bit capture register, and a 16-bit register that functions as a capture register in one mode and as a compare register in the other mode. The T2n module adds additional timers that provide event counts, input captures, and compare functions. The T2n module includes three external-device pins that can be dedicated as timer functions or used as general-purpose I/O pins. The T2n module is shown in Figure 11. # timer 2n modules (T2A and T2B) (continued) Figure 11. Timer 2n Block Diagram The T2n module features include the following: - Three T2A I/O pins - T2nIC1/CR: Timer 2n input capture 1/counter-reset input pin, or general-purpose bidirectional I/O pin - T2nIC2/PWM: Timer 2n input capture 2/pulse-width-modulation (PWM) output pin, or general-purpose bidirectional I/O pin - T2nEVT: Timer 2n event-input pin, or general-purpose bidirection I/O pin - Two operation modes: - Dual-compare mode: Provides PWM signal - Dual-capture mode: Provides input-capture pin - One 16-bit general-purpose resettable counter - One 16-bit compare register with associated compare logic - One 16-bit capture register with associated capture logic - One 16-bit capture/compare register, which, depending on the mode of operation, operates as either capture or compare registers - T2n clock sources can be any of the following: - System clock - No clock (the counter is stopped) - External clock synchronized to the system clock (event counter) - System clock while external input is high (pulse accumulation) TMS370Cx6x # timer 2n modules (T2A and T2B) (continued) - Selectable edge-detection circuitry that, depending on the mode of operation, senses active transitions on the input-capture pins (T2nIC1/CR) - Interrupts that can be generated on the occurrence of: - A compare equal for dedicated-compare register - A compare equal for capture-compare register - A counter overflow - An external edge 1 detection - An external edge 2 detection - Fourteen control registers for each Timer 2 module: Located in the PF frame beginning at address P060 and P080 for T2A and T2B, respectively. The timer 2n module control registers are illustrated in Table 18. Table 18. Timer 2n Module Register Memory Map | PF | PF | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | REG | | | |------|------|--------------------------------------|------------------------|------------------------|------------------------|--------------------------|-------------------------|-----------------------|-----------------------|---------|--|--| | | | Modes: Dual-Co | ompare and Dual | -Capture | | | | | | | | | | P060 | P080 | Bit 15 | | | T2n Counter I | //Sbyte | | | Bit 8 | T2nCNTR | | | | P061 | P081 | Bit 7 | | | T2n Counter | LSbyte | | | Bit 0 | IZNONIK | | | | P062 | P082 | Bit 15 Compare Register MSbyte Bit 8 | | | | | | | | | | | | P063 | P083 | Bit 7 Compare Register LSbyte Bit 0 | | | | | | | | | | | | P064 | P084 | Bit 15 | | Cap | ture/Compare Re | gister MSbyte | | | Bit 8 | TO 00 | | | | P065 | P085 | Bit 7 | | Сар | ture/Compare Re | egister LSbyte | | | Bit 0 | T2nCC | | | | P066 | P086 | Bit 15 | | ( | Capture Register | 2 MSbyte | | | Bit 8 | T0-10 | | | | P067 | P087 | Bit 7 | | | Capture Register | 2 LSbyte | | | Bit 0 | T2nIC | | | | P06A | P08A | _ | _ | _ | T2n OVRFL<br>INT ENA | T2n<br>OVRFL<br>INT FLAG | T2n<br>INPUT<br>SELECT1 | T2n INPUT<br>SELECT0 | T2n SW<br>RESET | T2nCTL1 | | | | | | Mode: Dual-Cor | npare | | | | | | | | | | | P06B | P08B | T2nEDGE1<br>INT FLAG | T2nC2<br>INT FLAG | T2nC1<br>INT FLAG | _ | _ | T2nEDGE1<br>INT ENA | T2nC2<br>INT ENA | T2nC1<br>INT ENA | T2nCTL2 | | | | P06C | P08C | T2n<br>MODE = 0 | | | T2nC1<br>RST ENA | T2nEDGE1<br>OUT ENA | T2nEDGE1<br>POLARITY | T2nEDGE1<br>RST ENA | T2nEDGE1<br>DET ENA | T2nCTL3 | | | | | | Mode: Dual-Cap | oture | | | | | | | | | | | P06B | P08B | T2nEDGE1<br>INT FLAG | T2nEDGE2<br>INT FLAG | T2nC1<br>INT FLAG | _ | | T2nEDGE1<br>INT ENA | T2nEDGE2<br>INT ENA | T2nC1<br>INT ENA | T2nCTL2 | | | | P06C | P08C | T2n<br>MODE = 1 | _ | _ | T2nC1<br>RST ENA | T2nEDGE2<br>POLARITY | T2nEDGE1<br>POLARITY | T2nEDGE2<br>DET ENA | T2nEDGE1<br>DET ENA | T2nCTL3 | | | | | | Modes: Dual-Compare and Dual-Capture | | | | | | | | | | | | P06D | P08D | _ | - | _ | _ | T2nEVT<br>DATA IN | T2nEVT<br>DATA OUT | T2nEVT<br>FUNCTION | T2nEVT<br>DATA DIR | T2nPC1 | | | | P06E | P08E | T2nlC2/PWM<br>DATA IN | T2nlC2/PWM<br>DATA OUT | T2nlC2/PWM<br>FUNCTION | T2nlC2/PWM<br>DATA DIR | T2nlC1/CR<br>DATA IN | T2nlC1/CR<br>DATA OUT | T2nlC1/CR<br>FUNCTION | T2nlC1/CR<br>DATA DIR | T2nPC2 | | | | P06F | P08F | T2n STEST | T2n<br>PRIORITY | _ | _ | _ | _ | _ | _ | T2nPRI | | | ### timer 2n modules (T2A and T2B) (continued) The timer 2n dual-compare mode block diagram is illustrated in Figure 12. The annotations on the diagram identify the register and the bit(s) in the peripheral frame. For example, the actual address of T2nCTL2.0 is 106Bh (n = A) or 108Bh (n = B), bit 0, in the T2nCTL2 register. Figure 12. Dual-Compare Mode # timer 2n modules (T2A and T2B) (continued) The timer 2n dual-capture mode block diagram is illustrated in Figure 13. The annotations on the diagram identify the register and the bit(s) in the peripheral frame. For example, the actual address of T2nCTL2.0 is 106Bh (n = A) or 108Bh (n = B), bit 0, in the T2nCTL2 register. Figure 13. Dual-Capture Mode ### serial peripheral interface (SPI) module The SPI is a high-speed, synchronous, serial I/O port that allows a serial bit stream of programmed length (1 to 8 bits) to be shifted into and out of the device at a programmable bit-transfer rate. The SPI is used normally for communications between the microcontroller and external peripherals or another microcontroller. Typical applications include external I/O or peripheral expansion using devices such as shift registers, display drivers, and analog-to-digital (A/D) converters. The master/slave operation of the SPI supports multi-device communications. The SPI module features include the following: - Three external pins: - SPISOMI: SPI slave output/master input pin or general-purpose bidirectional I/O pin - SPISIMO: SPI slave input/master output pin or general-purpose bidirectional I/O pin - SPICLK: SPI serial-clock pin or general-purpose bidirectional I/O pin - Two operational modes: master and slave - Baud rate: Eight different programmable rates - Maximum baud rate in master mode: 2.5M bps at 5-MHz SYSCLK SPI BAUD RATE = $$\frac{\text{SYSCLK}}{2 \times 2^{\text{b}}}$$ where b = bit rate in SPICCR.5-3 (range 0-7) Maximum baud rate in slave mode: 625K bps at 5-MHz SYSCLK For maximum slave SPI BAUD RATE < SYSCLK/8 - Data-word format: one to eight data bits - Simultaneous receiver and transmitter operation (transmit function can be disabled in software) - Transmitter and receiver operations are accomplished through either interrupt-driven or polled algorithms. - Seven SPI module-control registers: located in control register frame beginning at address P030h TMS370Cx6x ## serial peripheral interface (SPI) module (continued) The SPI module control registers are illustrated in Table 19. **Table 19. SPI Module Control Register Memory Map** | PF | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | REG | | | | | |--------------------|---------------------|---------------------|---------------------|---------------------|--------------------|---------------------|---------------------|---------------------|--------|--|--|--|--| | P030 | SPI SW<br>RESET | CLOCK<br>POLARITY | SPI BIT<br>RATE2 | SPI BIT<br>RATE1 | SPI BIT<br>RATE0 | SPI<br>CHAR2 | SPI<br>CHAR1 | SPI<br>CHAR0 | SPICCR | | | | | | P031 | RECEIVER<br>OVERRUN | SPI INT<br>FLAG | _ | - | _ | MASTER/<br>SLAVE | TALK | SPI INT<br>ENA | SPICTL | | | | | | P032<br>to<br>P036 | | Reserved | | | | | | | | | | | | | P037 | RCVD7 | RCVD6 | RCVD5 | RCVD4 | RCVD3 | RCVD2 | RCVD1 | RCVD0 | SPIBUF | | | | | | P038 | Reserved | | | | | | | | | | | | | | P039 | SDAT7 | SDAT6 | SDAT5 | SDAT4 | SDAT3 | SDAT2 | SDAT1 | SDAT0 | SPIDAT | | | | | | P03A<br>to<br>P03C | Reserved | | | | | | | | | | | | | | P03D | _ | _ | _ | _ | SPICLK<br>DATA IN | SPICLK<br>DATA OUT | SPICLK<br>FUNCTION | SPICLK<br>DATA DIR | SPIPC1 | | | | | | P03E | SPISIMO<br>DATA IN | SPISIMO<br>DATA OUT | SPISIMO<br>FUNCTION | SPISIMO<br>DATA DIR | SPISOMI<br>DATA IN | SPISOMI<br>DATA OUT | SPISOMI<br>FUNCTION | SPISOMI<br>DATA DIR | SPIPC2 | | | | | | P03F | SPI<br>STEST | SPI<br>PRIORITY | SPI<br>ESPEN | _ | | | | | SPIPRI | | | | | ## serial peripheral interface (SPI) module (continued) The SPI block diagram is illustrated in Figure 14. † The diagram is shown in slave mode. Figure 14. SPI Block Diagram #### serial communications interface 1 (SCI1) module The TMS370x6x devices include a serial communications interface (SCI1) module. The SCI1 module supports digital communications between the TMS370 devices and other asynchronous peripherals and uses the standard non-return-to-zero (NRZ) format. The SCI1's receiver and transmitter are double buffered, and each has its own separate enable and interrupt bits. Both can be operated independently or simultaneously in the full-duplex mode. To ensure data integrity, the SCI1 checks received data for break detection, parity, overrun, and framing errors. The speed of bit rate (baud) is programmable to over 65,000 different speeds through a 16-bit baud-select register. TMS370Cx6x #### serial communications interface 1 (SCI1) module (continued) Features of the SCI1 module include: - Three external pins: - SCITXD: SCI transmit output pin or general-purpose bidirectional I/O pin - SCIRXD: SCI receive input pin or general-purpose bidirectional I/O pin - SCICLK: SCI bidirectional serial clock pin, or general-purpose bidirectional I/O pin - Two communications modes: asynchronous and isosynchronous† - Baud rate: 64K different programmable rates - Asynchronous mode: 3 bps to 156K bps at 5-MHz SYSCLK ASYNCHRONOUS BAUD = $$\frac{\text{SYSCLK}}{(\text{BAUD REG} + 1) \times 32}$$ - Isosynchronous mode: 39 bps to 2.5M bps at 5-MHz SYSCLK ISOSYNCHRONOUS BAUD = $$\frac{\text{SYSCLK}}{(\text{BAUD REG} + 1) \times 2}$$ - Data-word format - One start bit - Data-word length programmable from one to eight bits - Optional even/odd/no parity bit - One or two stop bits - Four error-detection flags: parity, overrun, framing, and break detection - Two wake-up multiprocessor modes: Idle-line and address bit - Half or full-duplex operation - Double-buffered receive and transmit functions - Interrupt driven or polled algorithms with status flags accomplish transmitter and receiver operations. - Transmitter: TXRDY flag (transmitter buffer register is ready to receive another character) and TX EMPTY flag (transmitter shift register is empty) - Receiver: RXRDY flag (receive buffer register ready to receive another character), BRKDT flag (break condition occurred), and RX ERROR monitoring four interrupt conditions - Separate enable bits for transmitter and receiver interrupts - NRZ (non-return-to-zero) format - Eleven SCI1 module control registers are located in control register frame beginning at address P050h. <sup>†</sup> Isosynchronous = Isochronous ## serial communications interface 1 (SCI1) module (continued) The SCI1 module control registers are illustrated in Table 20. Table 20. SCI1 Module Control Register Memory Map | PF | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | REG | |----------------------|-------------------|--------------------|--------------------|--------------------|----------------------|--------------------|--------------------|--------------------|----------| | P050 | STOP BITS | EVEN/ODD<br>PARITY | PARITY<br>ENABLE | ASYNC/<br>ISOSYNC | ADDRESS/<br>IDLE WUP | SCI CHAR2 | SCI CHAR1 | SCI CHAR0 | SCICCR | | P051 | _ | _ | SCI SW<br>RESET | CLOCK | TXWAKE | SLEEP | TXENA | RXENA | SCICTL | | P052 | BAUDF<br>(MSB) | BAUDE | BAUDD | BAUDC | BAUDB | BAUDA | BAUD9 | BAUD8 | BAUD MSB | | P053 | BAUD7 | BAUD6 | BAUD5 | BAUD4 | BAUD3 | BAUD2 | BAUD1 | BAUD0<br>(LSB) | BAUD LSB | | P054 | TXRDY | TX EMPTY | _ | _ | _ | _ | _ | SCI TX<br>INT ENA | TXCTL | | P055 | RX<br>ERROR | RXRDY | BRKDT | FE | OE | PE | RXWAKE | SCI RX<br>INT ENA | RXCTL | | P056 | | | | Rese | erved | | | | | | P057 | RXDT7 | RXDT6 | RXDT5 | RXDT4 | RXDT3 | RXDT2 | RXDT1 | RXDT0 | RXBUF | | P058 | | | | Rese | erved | | | | | | P059 | TXDT7 | TXDT6 | TXDT5 | TXDT4 | TXDT3 | TXDT2 | TXDT1 | TXDT0 | TXBUF | | P05A<br>P05B<br>P05C | | | | Rese | erved | | | | | | P05D | _ | _ | _ | _ | SCICLK<br>DATA IN | SCICLK<br>DATA OUT | SCICLK<br>FUNCTION | SCICLK<br>DATA DIR | SCIPC1 | | P05E | SCITXD<br>DATA IN | SCITXD<br>DATA OUT | SCITXD<br>FUNCTION | SCITXD<br>DATA DIR | SCIRXD<br>DATA IN | SCIRXD<br>DATA OUT | SCIRXD<br>FUNCTION | SCIRXD<br>DATA DIR | SCIPC2 | | P05F | SCI STEST | SCITX<br>PRIORITY | SCIRX<br>PRIORITY | SCI<br>ESPEN | _ | _ | _ | _ | SCIPRI | The SCI1 module block diagram is illustrated in Figure 15. ## serial communications interface 1 (SCI1) module (continued) Figure 15. SCI1 Block Diagram ## analog-to-digital converter 1 (ADC1) module The analog-to-digital (ADC1) converter module is an 8-bit, successive approximation converter with internal sample-and-hold circuitry. The module has eight multiplexed analog input channels that allow the processor to convert the voltage levels from up to eight different sources. The ADC1 module features include the following: - Minimum conversion time: 32.8 μs at 5-MHz SYSCLK - Ten external pins: - Eight analog input channels (AN0–AN7), any of which can be software configured as digital inputs (E0–E7) if not needed as analog channels - AN1-AN7 also can be configured as positive-input voltage reference. - V<sub>CC3</sub>: ADC1 module high-voltage reference input - V<sub>SS3</sub>: ADC1 module low-voltage reference input ## analog-to-digital converter 1 (ADC1) module (continued) - The ADDATA register, which contains the digital result of the last ADC1 conversion - ADC1 operations can be accomplished through either interrupt driven or polled algorithms. - Six ADC1 module control registers are located in the control register frame beginning at address 1070h. The ADC1 module control registers are illustrated in Table 21. Table 21. ADC1 Module Control Register Memory Map | PF | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | REG | | | | |------|---------------------------------|-----------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|--------|--|--|--| | P070 | CONVERT<br>START | SAMPLE<br>START | REF VOLT<br>SELECT2 | REF VOLT<br>SELECT1 | REF VOLT<br>SELECT0 | AD INPUT<br>SELECT2 | AD INPUT<br>SELECT1 | AD INPUT<br>SELECT0 | ADCTL | | | | | P071 | | _ | | | _ | AD READY | AD INT<br>FLAG | AD INT<br>ENA | ADSTAT | | | | | P072 | A-to-D Conversion Data Register | | | | | | | | | | | | | P073 | | | | | | | | | | | | | | to | | | | | | | | | | | | | | P07C | | | | | | | | | | | | | | P07D | | | | Port E Data I | nput Register | | | | ADIN | | | | | P07E | Port E Input Enable Register | | | | | | | | | | | | | P07F | AD STEST | AD<br>PRIORITY | AD ESPEN | _ | _ | _ | _ | _ | ADPRI | | | | ## analog-to-digital converter 1 (ADC1) module (continued) The ADC1 module block diagram is illustrated in Figure 16. Figure 16. ADC1 Block Diagram ## TMS370Cx6x 8-BIT MICROCONTROLLER SPNS033C - SEPTEMBER 1995 - REVISED FEBRUARY 1997 #### instruction set overview Table 22 provides an opcode-to-instruction cross-reference of all 73 instructions and 274 opcodes of the '370Cx6x instruction set. The numbers at the top of this table represent the most significant nibble of the opcode while the numbers at the left side of the table represent the least significant nibble. The instruction of these two opcode nibbles contains the mnemonic, operands, and byte/cycle particular to that opcode. For example, the opcode B5h points to the CLR A instruction. This instruction contains one byte and executes in eight SYSCLK cycles. ## Table 22. TMS370 Family Opcode/Instruction Map† | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | А | В | С | D | Е | F | |---|-------------------|-------------------------|------------------------|------------------------|--------------------------|------------------------|------------------------|--------------------------|-------------------------|-------------------------|----------------------------|------------------------|---------------------------|-----------------------|--------------------|-----------------------------| | 0 | JMP<br>#ra<br>2/7 | | | | | | | INCW<br>#ra,Rd<br>3/11 | MOV<br>Ps,A<br>2/8 | | | CLRC /<br>TST A<br>1/9 | MOV<br>A,B<br>1/9 | MOV<br>A,Rd<br>2/7 | TRAP<br>15<br>1/14 | LDST<br>n<br>2/6 | | 1 | JN<br>ra<br>2/5 | | MOV<br>A,Pd<br>2/8 | | | MOV<br>B,Pd<br>2/8 | | MOV<br>Rs,Pd<br>3/10 | | MOV<br>Ps,B<br>2/7 | | | | MOV<br>B,Rd<br>2/7 | TRAP<br>14<br>1/14 | MOV<br>#ra[SP],A<br>2/7 | | 2 | JZ<br>ra<br>2/5 | MOV<br>Rs,A<br>2/7 | MOV<br>#n,A<br>2/6 | MOV<br>Rs,B<br>2/7 | MOV<br>Rs,Rd<br>3/9 | MOV<br>#n,B<br>2/6 | MOV<br>B,A<br>1/8 | MOV<br>#n,Rd<br>3/8 | | | MOV<br>Ps,Rd<br>3/10 | DEC<br>A<br>1/8 | DEC<br>B<br>1/8 | DEC<br>Rd<br>2/6 | TRAP<br>13<br>1/14 | MOV<br>A,*ra[SP]<br>2/7 | | 3 | JC<br>ra<br>2/5 | AND<br>Rs,A<br>2/7 | AND<br>#n,A<br>2/6 | AND<br>Rs,B<br>2/7 | AND<br>Rs,Rd<br>3/9 | AND<br>#n,B<br>2/6 | AND<br>B,A<br>1/8 | AND<br>#n,Rd<br>3/8 | AND<br>A,Pd<br>2/9 | AND<br>B,Pd<br>2/9 | AND<br>#n,Pd<br>3/10 | INC<br>A<br>1/8 | INC<br>B<br>1/8 | INC<br>Rd<br>2/6 | TRAP<br>12<br>1/14 | CMP<br>*n[SP],A<br>2/8 | | 4 | JP<br>ra<br>2/5 | OR<br>Rs,A<br>2/7 | OR<br>#n,A<br>2/6 | OR<br>Rs,B<br>2/7 | OR<br>Rs,Rd<br>3/9 | OR<br>#n,B<br>2/6 | OR<br>B,A<br>1/8 | OR<br>#n,Rd<br>3/8 | OR<br>A,Pd<br>2/9 | OR<br>B,Pd<br>2/9 | OR<br>#n,Pd<br>3/10 | INV<br>A<br>1/8 | INV<br>B<br>1/8 | INV<br>Rd<br>2/6 | TRAP<br>11<br>1/14 | extend<br>inst,2<br>opcodes | | 5 | JPZ<br>ra<br>2/5 | XOR<br>Rs,A<br>2/7 | XOR<br>#n,A<br>2/6 | XOR<br>Rs,B<br>2/7 | XOR<br>Rs,Rd<br>3/9 | XOR<br>#n,B<br>2/6 | XOR<br>B,A<br>1/8 | XOR<br>#n,Rd<br>3/8 | XOR<br>A,Pd<br>2/9 | XOR<br>B,Pd<br>2/9 | XOR<br>#n,Pd<br>3/10 | CLR<br>A<br>1/8 | CLR<br>B<br>1/8 | CLR<br>Rn<br>2/6 | TRAP<br>10<br>1/14 | | | 6 | JNZ<br>ra<br>2/5 | BTJO<br>Rs,A,ra<br>3/9 | BTJO<br>#n,A,ra<br>3/8 | BTJO<br>Rs,B,ra<br>3/9 | BTJO<br>Rs,Rd,ra<br>4/11 | BTJO<br>#n,B,ra<br>3/8 | BTJO<br>B,A,ra<br>2/10 | BTJO<br>#n,Rd,ra<br>4/10 | BTJO<br>A,Pd,ra<br>3/11 | BTJO<br>B,Pd,ra<br>3/10 | BTJO<br>#n,Pd,ra<br>4/11 | XCHB<br>A<br>1/10 | XCHB A /<br>TST B<br>1/10 | XCHB<br>Rn<br>2/8 | TRAP<br>9<br>1/14 | IDLE<br>1/6 | | 7 | JNC<br>ra<br>2/5 | BTJZ<br>Rs.,A,ra<br>3/9 | BTJZ<br>#n,A,ra<br>3/8 | BTJZ<br>Rs,B,ra<br>3/9 | BTJZ<br>Rs,Rd,ra<br>4/11 | BTJZ<br>#n,B,ra<br>3/8 | BTJZ<br>B,A,ra<br>2/10 | BTJZ<br>#n,Rd,ra<br>4/10 | BTJZ<br>A,Pd,ra<br>3/10 | BTJZ<br>B,Pd,ra<br>3/10 | BTJZ<br>#n,Pd,ra<br>4/11 | SWAP<br>A<br>1/11 | SWAP<br>B<br>1/11 | SWAP<br>Rn<br>2/9 | TRAP<br>8<br>1/14 | MOV<br>#n,Pd<br>3/10 | | 8 | JV<br>ra<br>2/5 | ADD<br>Rs,A<br>2/7 | ADD<br>#n,A<br>2/6 | ADD<br>Rs,B<br>2/7 | ADD<br>Rs,Rd<br>3/9 | ADD<br>#n,B<br>2/6 | ADD<br>B,A<br>1/8 | ADD<br>#n,Rd<br>3/8 | MOVW<br>#16,Rd<br>4/13 | MOVW<br>Rs,Rd<br>3/12 | MOVW<br>#16[B],Rpd<br>4/15 | PUSH<br>A<br>1/9 | PUSH<br>B<br>1/9 | PUSH<br>Rd<br>2/7 | TRAP<br>7<br>1/14 | SETC<br>1/7 | | 9 | JL<br>ra<br>2/5 | ADC<br>Rs,A<br>2/7 | ADC<br>#n,A<br>2/6 | ADC<br>Rs,B<br>2/7 | ADC<br>Rs,Rd<br>3/9 | ADC<br>#n,B<br>2/6 | ADC<br>B,A<br>1/8 | ADC<br>#n,Rd<br>3/8 | JMPL<br>lab<br>3/9 | JMPL<br>*Rp<br>2/8 | JMPL<br>*lab[B]<br>3/11 | POP<br>A<br>1/9 | POP<br>B<br>1/9 | POP<br>Rd<br>2/7 | TRAP<br>6<br>1/14 | RTS<br>1/9 | | Α | JLE<br>ra<br>2/5 | SUB<br>Rs,A<br>2/7 | SUB<br>#n,A<br>2/6 | SUB<br>Rs,B<br>2/7 | SUB<br>Rs,Rd<br>3/9 | SUB<br>#n,B<br>2/6 | SUB<br>B,A<br>1/8 | SUB<br>#n,Rd<br>3/8 | MOV<br>& lab,A<br>3/10 | MOV<br>*Rp,A<br>2/9 | MOV<br>*lab[B],A<br>3/12 | DJNZ<br>A,#ra<br>2/10 | DJNZ<br>B,#ra<br>2/10 | DJNZ<br>Rd,#ra<br>3/8 | TRAP<br>5<br>1/14 | RTI<br>1/12 | | В | JHS<br>ra<br>2/5 | SBB<br>Rs,A<br>2/7 | SBB<br>#n,A<br>2/6 | SBB<br>Rs,B<br>2/7 | SBB<br>Rs,Rd<br>3/9 | SBB<br>#n,B<br>2/6 | SBB<br>B,A<br>1/8 | SBB<br>#n,Rd<br>3/8 | MOV<br>A, & lab<br>3/10 | MOV<br>A, *Rp<br>2/9 | MOV<br>A,*lab[B]<br>3/12 | COMPL<br>A<br>1/8 | COMPL<br>B<br>1/8 | COMPL<br>Rd<br>2/6 | TRAP<br>4<br>1/14 | PUSH<br>ST<br>1/8 | <sup>†</sup> All conditional jumps (opcodes 01–0F), BTJO, BTJZ, and DJNZ instructions use two additional cycles if the branch is taken. The BTJO, BTJZ, and DJNZ instructions have a relative address as the last operand. TMS370Cx6x 8-BIT MICROCONTROLLER SPNS033C - SEPTEMBER 1995 - REVISED FEBRUARY 1997 **8-BIT MICROCONTROLLER** ## Table 22. TMS370 Family Opcode/Instruction Map<sup>†</sup> (Continued) | | | | | | | | | | MSN | | | | | | | | |---|------------------|---------------------|---------------------|---------------------|----------------------|---------------------|--------------------|----------------------|------------------------|----------------------|--------------------------|-----------------|-----------------|------------------|-------------------|------------------| | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | А | В | С | D | E | F | | С | JNV<br>ra<br>2/5 | MPY<br>Rs,A<br>2/46 | MPY<br>#n,A<br>2/45 | MPY<br>Rs,B<br>2/46 | MPY<br>Rs,Rd<br>3/48 | MPY<br>#n,B<br>2/45 | MPY<br>B,A<br>1/47 | MPY<br>#n,Rs<br>3/47 | BR<br>lab<br>3/9 | BR<br>*Rp<br>2/8 | BR<br>*lab[B]<br>3/11 | RR<br>A<br>1/8 | RR<br>B<br>1/8 | RR<br>Rd<br>2/6 | TRAP<br>3<br>1/14 | POP<br>ST<br>1/8 | | D | JGE<br>ra<br>2/5 | CMP<br>Rs,A<br>2/7 | CMP<br>#n,A<br>2/6 | CMP<br>Rs,B<br>2/7 | CMP<br>Rs,Rd<br>3/9 | CMP<br>#n,B<br>2/6 | CMP<br>B,A<br>1/8 | CMP<br>#n,Rd<br>3/8 | CMP<br>& lab,A<br>3/11 | CMP<br>*Rp,A<br>2/10 | CMP<br>*lab[B],A<br>3/13 | RRC<br>A<br>1/8 | RRC<br>B<br>1/8 | RRC<br>Rd<br>2/6 | TRAP<br>2<br>1/14 | LDSP<br>1/7 | | Е | JG<br>ra<br>2/5 | DAC<br>Rs,A<br>2/9 | DAC<br>#n,A<br>2/8 | DAC<br>Rs,B<br>2/9 | DAC<br>Rs,Rd<br>3/11 | DAC<br>#n,B<br>2/8 | DAC<br>B,A<br>1/10 | DAC<br>#n,Rd<br>3/10 | CALL<br>lab<br>3/13 | CALL<br>*Rp<br>2/12 | CALL<br>*lab[B]<br>3/15 | RL<br>A<br>1/8 | RL<br>B<br>1/8 | RL<br>Rd<br>2/6 | TRAP<br>1<br>1/14 | STSP<br>1/8 | | F | JLO<br>ra<br>2/5 | DSB<br>Rs,A<br>2/9 | DSB<br>#n,A<br>2/8 | DSB<br>Rs,B<br>2/9 | DSB<br>Rs,Rd<br>3/11 | DSB<br>#n,B<br>2/8 | DSB<br>B,A<br>1/10 | DSB<br>#n,Rd<br>3/10 | CALLR<br>lab<br>3/15 | CALLR<br>*Rp<br>2/14 | CALLR<br>*lab[B]<br>3/17 | RLC<br>A<br>1/8 | RLC<br>B<br>1/8 | RLC<br>Rd<br>2/6 | TRAP<br>0<br>1/14 | NOP<br>1/7 | | | Second byte of two-byte instructions (F4xx): | F4 | 8 | MOVW<br>*n[Rn]<br>4/15 | DIV<br>Rn.A<br>3/14-63 | |----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----|---|-------------------------|------------------------| | | | F4 | 9 | JMPL<br>*n[Rn]<br>4/16 | | | Legend: * = Indirect addressing operand prefix & = Direct addressing operand prefix | | F4 | Α | MOV<br>*n[Rn],A<br>4/17 | | | # = immediate operand<br>#16 = immediate 16-bit number<br>lab = 16-label | | F4 | В | MOV<br>A,*n[Rn]<br>4/16 | | | n = immediate 8-bit number Pd = Peripheral register containing destination type Pn = Peripheral register Ps = Peripheral register containing source byte | | F4 | С | BR<br>*n[Rn]<br>4/16 | | | rs = Relative address Rd = Register containing destination type Rn = Register file | | F4 | D | CMP<br>*n[Rn],A<br>4/18 | | | Rp = Register pair Rpd = Destination register pair Rps = Source Register pair | | F4 | Е | CALL<br>*n[Rn]<br>4/20 | | | Rs = Register containing source byte | | F4 | F | CALLR<br>*n[Rn]<br>4/22 | | <sup>†</sup>All conditional jumps (opcodes 01-0F), BTJO, BTJZ, and DJNZ instructions use two additional cycles if the branch is taken. The BTJO, BTJZ, and DJNZ instructions have a relative address as the last operand. L S N TMS370Cx6x #### development system support The TMS370 family development support tools include an assembler, a C compiler, a linker, compact development tool, and an EEPROM/UVEPROM programmer. - Assembler/linker (Part No. TMDS3740850–02 for PC) - Provides extensive macro capability - Allows high-speed operation - Includes format conversion utilities for popular formats - ANSI C Compiler (Part No. TMDS3740855–02 for PC, Part No. TMDS3740555–09 for HP700<sup>™</sup>, Sun-3<sup>™</sup> or Sun-4<sup>™</sup>) - Generates assembly code for the TMS370 that can be inspected easily - Improves code execution speed and reduces code size with optional optimizer pass - Enables the user to directly reference the TMS370 port registers by using a naming convention - Provides flexibility in specifying the storage for data objects - Interfaces C functions and assembly functions easily - Includes assembler and linker - CDT370 (compact development tool) Timer real-time in-circuit emulation - Base (Part No. EDSCDT37T for PC, requires cable) - Cable for 68-pin PLCC (Part No. EDSTRG68PLCC) - Provides EEPROM and EPROM programming support - Allows inspection and modification of memory locations - Uploads/downloads program and data memory - Executes programs and software routines - Includes 1024 samples trace buffer - Includes single-step executable instructions - Uses software breakpoints to halt program execution at selected address - Microcontroller programmer - Base (Part No. TMDS3760500A for PC, requires programmer head) - Single unit head for 68-pin PLCC (Part No. TMDS3780510A) - PC-based, window/function-key-oriented user interface for ease of use and rapid learning environment - Starter Kit (Part No. TMDS37000 for PC) - Includes TMS370 Assembler diskette and documentation - Includes TMS370 Simulator - Includes programming adapter board and programming software - Not included to be supplied by the user: HP700 is a trademark of Hewlett-Packard Company. Sun-3 and Sun-4 are trademarks of Sun Microsystems, Inc. #### development system support (continued) - + 5 V power supply - ZIF sockets - 9-pin RS232 cable #### device numbering conventions Figure 17 illustrates the numbering and symbol nomenclature for the TMS370Cx6x family. Figure 17. TMS370Cx6x Family Nomenclature ## device part numbers Table 23 lists all the 'x6x devices available. The device part number nomenclature is designed to assist ordering. Upon ordering, the customer must specify not only the device part number, but also the clock and watchdog timer options desired. Remember that each device can have only one of the possible three watchdog timer options and one of the two clock options. The options to be specified pertain solely to orders involving ROM devices. **Table 23. Device Part Numbers** | DEVICE PART NUMBERS<br>FOR 68 PINS | |----------------------------------------------------------| | TMS370C067AFNA<br>TMS370C067AFNL<br>TMS370C067AFNT | | TMS370C068AFNA<br>TMS370C068AFNL<br>TMS370C068AFNT | | TMS370C069AFNA<br>TMS370C069AFNL<br>TMS370C069AFNT | | TMS370C768AFNT<br>TMS370C769AFNT | | SE370C768AFZT <sup>†</sup><br>SE370C769AFZT <sup>†</sup> | <sup>†</sup> System evaluators are for use only in prototype environment and their reliability has not been characterized. ## new code release form Figure 18 shows a sample of the new code release form. | | TEXA | DDE RELEASE FORM US INSTRUMENTS DATE: DISCONTROLLER PRODUCTS | |------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | To release a new customer algorithm to TI incorp | orated into a TMS370 fa | amily microcontroller, complete this form and submit with the following information: | | A ROM description in object form on Floppy An attached specification if not using TI stan | Disk, Modem XFR, or Education as in | EPROM (Verification file will be returned via same media) corporated in Tl's applicable device data book. | | Company Name:Street Address: | | Phone: ( ) Ext.: | | Street Address: State | Zip | Customer Purchase Order Number: | | Customer Part Number:Customer Application: | | Customer Print Number *Yes: #(Ctd. page to be followed) | | TMS370 Device: | | | | TI Customer ROM Number: (provided by Texas Instruments) OSCILLATOR FREQUENCY | | | | MIN TY | | [] Enabled [] Standard [] Standard (/4) [] Disabled [] Hard Enabled [] PLL (/1) [] Simple Counter | | [] Supply Voltage MIN: MAX:<br>(std range: 4.5V to 5.5V) | | NOTE: Non 'A' version ROM devices of the TMS370 microcontrollers will have the "Low-power modes Enabled", "Divide-by-4" Clock, and "Standard" Watchdog options. See the TMS370 Family User's Guide (literature number SPNU127) or the TMS370 Family Data Manual (literature number SPNS014B). | | TEMPERATURE RANGE [] 'L': 0° to 70°C (standard) [] 'A': -40° to 85°C [] 'T': -40° to 105°C | | PACKAGE TYPE 'N' 28-pin PDIP "FN" 44-pin PLCC "FN" 28-pin PLCC "FN" 68-pin PLCC "N" 40-pin PDIP "NM" 64-pin PSDIP "NU" 40-pin PSDIP (formerly known as N2) | | SYMBOLIZATION | | BUS EXPANSION | | TI standard symbolization TI standard w/customer part number Customer symbolization (per attached spec, subject to approval) | | [] YES [] NO | | (i.e., product which must be started in process<br>satisfaction of both the customer and TI in tim | s prior to prototype appre<br>e for a scheduled shipm | THE TI ENGINEERING STAFF: If the customer requires expedited production material oval and full production release) and non-standard spec issues are not resolved to the nent, the specification parameters in question will be processed/tested to the standard or a mutually approved spec, will be identified by a 'P' in the symbolization preceding the | | | | controlling document for all orders placed for this TI custom device. Any changes must prototype cycletime commences when this document is signed off and the verification | | 1. Customer: | Date: | 2. TI: Field Sales: Marketing: Prod. Eng.: Proto. Release: | Figure 18. Sample New Code Release Form Table 24 is a collection of all the peripheral file frames using the 'Cx6x, (provided for a quick reference). **Table 24. Peripheral File Frame Compilation** | PF | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | REG | | | | | |--------------------|---------------------------|--------------------------|-----------------|---------------------|-------------------------|-------------------|------------------|----------------------|-----------------|--|--|--|--| | | | | | System Config | uration Registe | ers | | | ] | | | | | | P010 | COLD<br>START | OSC<br>POWER | PF AUTO<br>WAIT | OSC FLT<br>FLAG | MC PIN<br>WPO | MC PIN<br>DATA | _ | μΡ/μC<br>MODE | SCCR0 | | | | | | P011 | | _ | _ | AUTOWAIT<br>DISABLE | _ | MEMORY<br>DISABLE | _ | _ | SCCR1 | | | | | | P012 | HALT/<br>STANDBY | PWRDWN/<br>IDLE | _ | BUS<br>STEST | CPU<br>STEST | _ | INT1<br>NMI | PRIVILEGE<br>DISABLE | SCCR2 | | | | | | P013 | | • | | Res | served | • | | | 1 | | | | | | P014 | BUSY | VPPS | _ | _ | _ | _ | W0 | EXE | EPCTLH | | | | | | P015<br>to<br>P016 | | Reserved | | | | | | | | | | | | | P017 | INT1<br>FLAG | INT1<br>PIN DATA | _ | _ | _ | INT1<br>POLARITY | INT1<br>PRIORITY | INT1<br>ENABLE | INT1 | | | | | | P018 | INT2<br>FLAG | INT2<br>PIN DATA | - | INT2<br>DATA DIR | INT2<br>DATA OUT | INT2<br>POLARITY | INT2<br>PRIORITY | INT2<br>ENABLE | INT2 | | | | | | P019 | INT3<br>FLAG | INT3<br>PIN DATA | _ | INT3<br>DATA DIR | INT3<br>DATA OUT | INT3<br>POLARITY | INT3<br>PRIORITY | INT3<br>ENABLE | INT3 | | | | | | P01A | BUSY | _ | _ | _ | _ | AP | W1W0 | EXE | DEECTL | | | | | | P01B | Reserved | | | | | | | | | | | | | | P01C | BUSY | VPPS | _ | _ | _ | _ | W0 | EXE | EPCTLM | | | | | | P01D | | | | Res | served | | T | | _ | | | | | | P01E | BUSY | VPPS | _ | _ | _ | _ | W0 | EXE | EPCTLL | | | | | | P01F | | | | | served | | | | - | | | | | | Door | | | | | ontrol Register | 'S | | | -<br>-<br>- | | | | | | P020 | | | | | served | | | | APORT1 | | | | | | P021<br>P022 | | | | | trol Register 2 A Data | | | | APORT2<br>ADATA | | | | | | P023 | | | | | Direction | | | | ADIR | | | | | | P024 | | | | | served | | | | BPORT1 | | | | | | P025 | | | | | trol Register 2 | | | | BPORT2 | | | | | | P026 | | | | | B Data | | | | BDATA | | | | | | P027 | | | | Port B | Direction | | | | BDIR | | | | | | P028 | | | | Res | served | | | | CPORT1 | | | | | | P029 | Port C Control Register 2 | | | | | | | | | | | | | | P02A | Port C Data | | | | | | | | | | | | | | P02B | | | | Port C | Direction | | | | CDIR | | | | | | P02C | | | D Control Regis | | | _ | _ | _ | DPORT1 | | | | | | P02D | | Port [ | Control Regist | ter 2† | | _ | _ | _ | DPORT2 | | | | | | P02E | | | Port D Data | | | _ | _ | _ | DDATA<br>DDIR | | | | | | P02F | | Port D Direction — — — — | | | | | | | | | | | | $<sup>\</sup>dagger$ To configure pin D3 as SYSCLK, set port D control register 2 = 08h. Table 24. Peripheral File Frame Compilation (Continued) | PF | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | REG | | | | | |--------------------|-----------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|----------------------|------------------------|------------------------|---------------------|---------|--|--|--|--| | | | | s | PI Module Con | trol Memory Ma | ар | | | | | | | | | P030 | SPI SW<br>RESET | CLOCK<br>POLARITY | SPI BIT<br>RATE2 | SPI BIT<br>RATE1 | SPI BIT<br>RATE0 | SPI<br>CHAR2 | SPI<br>CHAR1 | SPI<br>CHAR0 | SPICCR | | | | | | P031 | RECEIVER<br>OVERRUN | SPI INT<br>FLAG | _ | _ | _ | MASTER/<br>SLAVE | TALK | SPI INT<br>ENA | SPICTL | | | | | | P032<br>to<br>P036 | | | | Rese | erved | | | | | | | | | | P037 | RCVD7 | RCVD6 | RCVD5 | RCVD4 | RCVD3 | RCVD2 | RCVD1 | RCVD0 | SPIBUF | | | | | | P038 | Reserved | | | | | | | | | | | | | | P039 | SDAT7 | SDAT6 | SDAT5 | SDAT4 | SDAT3 | SDAT2 | SDAT1 | SDAT0 | SPIDAT | | | | | | P03A<br>to<br>P03C | | | | Rese | erved | | | | | | | | | | P03D | _ | _ | _ | _ | SPICLK<br>DATA IN | SPICLK<br>DATA OUT | SPICLK<br>FUNCTION | SPICLK<br>DATA DIR | SPIPC1 | | | | | | P03E | SPISIMO<br>DATA IN | SPISIMO<br>DATA OUT | SPISIMO<br>FUNCTION | SPISIMO<br>DATA DIR | SPISOMI<br>DATA IN | SPISOMI<br>DATA OUT | SPISOMI<br>FUNCTION | SPISOMI<br>DATA DIR | SPIPC2 | | | | | | P03F | SPI<br>STEST | SPI<br>PRIORITY | SPI<br>ESPEN | _ | _ | _ | _ | _ | SPIPRI | | | | | | | Timer 1 Module Register Memory Map | | | | | | | | | | | | | | | Modes: Dual-Compare and Capture/Compare | | | | | | | | | | | | | | P040 | Bit 15 | | | T1 Counte | er MSbyte | | | Bit 8 | T1CNTR | | | | | | P041 | Bit 7 | | | T1 Count | | | | Bit 0 | | | | | | | P042 | Bit 15 | | | Compare Rec | • | | | Bit 8 | T1C | | | | | | P043 | Bit 7 | | | Compare Re | , | | | Bit 0 | T400 | | | | | | P044 | Bit 15 | | | apture/Compare | | | | Bit 8 | T1CC | | | | | | P045<br>P046 | Bit 7<br>Bit 15 | | | apture/Compare Watchdog Co | | <u>.e</u> | | Bit 0 | WDCNTR | | | | | | P047 | Bit 7 | | | Watchdog Co | | | | Bit 0 | WDCIVIK | | | | | | P048 | Bit 15 | | | Watchdog | | | | Bit 0 | WDRST | | | | | | P049 | WD OVRFL<br>TAP SEL <sup>†</sup> | WD<br>INPUT<br>SELECT2 <sup>†</sup> | WD<br>INPUT<br>SELECT1 <sup>†</sup> | WD<br>INPUT<br>SELECTO <sup>†</sup> | _ | T1<br>INPUT<br>SELECT2 | T1<br>INPUT<br>SELECT1 | T1 INPUT<br>SELECT0 | T1CTL1 | | | | | | P04A | WD OVRFL<br>RST ENA† | WD OVRFL<br>INT ENA | WD OVRFL<br>INT FLAG | T1 OVRFL<br>INT ENA | T1 OVRFL<br>INT FLAG | _ | _ | T1 SW<br>RESET | T1CTL2 | | | | | | | Mode: Dual-C | ompare | | | | | | | | | | | | | P04B | T1EDGE<br>INT FLAG | T1C2<br>INT FLAG | T1C1<br>INT FLAG | _ | - | T1EDGE<br>INT ENA | T1C2<br>INT ENA | T1C1<br>INT ENA | T1CTL3 | | | | | | P04C | T1<br>MODE = 0 | T1C1<br>OUT ENA | T1C2<br>OUT ENA | T1C1<br>RST ENA | T1CR<br>OUT ENA | T1EDGE<br>POLARITY | T1CR<br>RST ENA | T1EDGE<br>DET ENA | T1CTL4 | | | | | | | Mode: Captur | e/Compare | | | | | | | | | | | | | P04B | T1EDGE<br>INT FLAG | _ | T1C1<br>INT FLAG | _ | _ | T1EDGE<br>INT ENA | _ | T1C1<br>INT ENA | T1CTL3 | | | | | | | | | | | | | | | | | | | | <sup>†</sup> Once the WD OVRFL RST ENA bit is set, these bits cannot be changed until a reset; this applies only to the standard watchdog and to simple counter. In the hard watchdog, these bits can be modified at any time; the WD INPUT SELECT2 bits are ignored. Table 24. Peripheral File Frame Compilation (Continued) | PF | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | REG | | |----------------------|-----------------------------------------|--------------------|--------------------|----------------------|-----------------------|-------------------------|----------------------|---------------------|----------|--| | | | Compare and C | | l | | | | | | | | P04C | T1<br>MODE = 1 | T1C1<br>OUT ENA | _ | T1C1<br>RST ENA | _ | T1EDGE<br>POLARITY | _ | T1EDGE<br>DET ENA | T1CTL4 | | | P04D | _ | _ | _ | _ | T1EVT<br>DATA IN | T1EVT<br>DATA OUT | T1EVT<br>FUNCTION | T1EVT DATA<br>DIR | T1PC1 | | | P04E | T1PWM<br>DATA IN | T1PWM<br>DATA OUT | T1PWM<br>FUNCTION | T1PWM<br>DATA DIR | T1IC/CR<br>DATA IN | T1IC/CR<br>DATA OUT | T1IC/CR<br>FUNCTION | T1IC/CR<br>DATA DIR | T1PC2 | | | P04F | T1 STEST | T1<br>PRIORITY | _ | _ | _ | _ | _ | _ | T1PRI | | | | | | Serial Co | mmunications | Interface 1 Mer | mory Map | | | | | | P050 | STOP BITS | EVEN/ODD<br>PARITY | PARITY<br>ENABLE | ASYNC/<br>ISOSYNC | ADDRESS/<br>IDLE WUP | SCI CHAR2 | SCI CHAR1 | SCI CHAR0 | SCICCR | | | P051 | _ | _ | SCI SW<br>RESET | CLOCK | TXWAKE | SLEEP | TXENA | RXENA | SCICTL | | | P052 | BAUDF<br>(MSB) | BAUDE | BAUDD | BAUDC | BAUDB | BAUDA | BAUD9 | BAUD8 | BAUD MSB | | | P053 | BAUD7 | BAUD6 | BAUD5 | BAUD4 | BAUD3 | BAUD2 | BAUD1 | BAUD0<br>(LSB) | BAUD LSB | | | P054 | TXRDY | TX EMPTY | _ | _ | _ | _ | _ | SCI TX<br>INT ENA | TXCTL | | | P055 | RX<br>ERROR | RXRDY | BRKDT | FE | OE | PE | RXWAKE | SCI RX<br>INT ENA | RXCTL | | | P056 | | - | | Rese | erved | | - | | | | | P057 | RXDT7 | RXDT6 | RXDT5 | RXDT4 | RXDT3 | RXDT2 | RXDT1 | RXDT0 | RXBUF | | | P058 | | | | Rese | erved | | | | | | | P059 | TXDT7 | TXDT6 | TXDT5 | TXDT4 | TXDT3 | TXDT2 | TXDT1 | TXDT0 | TXBUF | | | P05A<br>P05B<br>P05C | | | | Rese | erved | | | | | | | P05D | _ | _ | _ | _ | SCICLK<br>DATA IN | SCICLK<br>DATA OUT | SCICLK<br>FUNCTION | SCICLK<br>DATA DIR | SCIPC1 | | | P05E | SCITXD<br>DATA IN | SCITXD<br>DATA OUT | SCITXD<br>FUNCTION | SCITXD<br>DATA DIR | SCIRXD<br>DATA IN | SCIRXD<br>DATA OUT | SCIRXD<br>FUNCTION | SCIRXD<br>DATA DIR | SCIPC2 | | | P05F | SCI STEST | SCITX<br>PRIORITY | SCIRX<br>PRIORITY | SCI<br>ESPEN | _ | _ | _ | _ | SCIPRI | | | | | | Time | 2A Control Re | gisters Memor | у Мар | | | | | | | Modes: Dual- | Compare and D | ual-Capture | | | | | | | | | P060 | Bit 15 | | | T2A Count | er MSbyte | | | Bit 8 | T2ACNTR | | | P061 | Bit 7 | | | T2A Coun | ter LSbyte | | | Bit 0 | IZAONIN | | | P062 | 62 Bit 15 Compare Register MSbyte Bit 8 | | | | | | | | | | | P063 | Bit 7 | | | Compare Re | gister LSbyte | | | Bit 0 | T2AC | | | P064 | Bit 15 | | | apture/Compare | | | | Bit 8 | T2ACC | | | P065 | Bit 7 | | С | apture/Compare | | te | | Bit 0 | | | | P066 | Bit 15 | | | Capture Regis | | | | Bit 8 | T2AIC | | | P067 | Bit 7 | <del> </del> | i | Capture Regi | ster 2 LSbyte | | i | Bit 0 | | | | P06A | _ | _ | _ | T2A OVRFL<br>INT ENA | T2A OVRFL<br>INT FLAG | T2A<br>INPUT<br>SELECT1 | T2A INPUT<br>SELECT0 | T2A SW<br>RESET | T2ACTL1 | | Table 24. Peripheral File Frame Compilation (Continued) | | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | REG | | | |--------------|---------------------------------|-------------------------------------------------|------------------------|-----------------------------------------|----------------------|-----------------------|-----------------------|-----------------------|---------|--|--| | | Mode: Dual-Co | mpare | | | | | | | | | | | P06B | T2AEDGE1<br>INT FLAG | T2AC2<br>INT FLAG | T2AC1<br>INT FLAG | _ | _ | T2AEDGE1<br>INT ENA | T2AC2<br>INT ENA | T2AC1<br>INT ENA | T2ACTL2 | | | | P06C | T2A<br>MODE = 0 | T2AC1<br>OUT ENA | T2AC2<br>OUT ENA | T2AC1<br>RST ENA | T2AEDGE1<br>OUT ENA | T2AEDGE1<br>POLARITY | T2AEDGE1<br>RST ENA | T2AEDGE1<br>DET ENA | T2ACTL3 | | | | | Mode: Dual-Ca | pture | | | | | | | 1 | | | | P06B | T2AEDGE1<br>INT FLAG | T2AEDGE2<br>INT FLAG | T2AC1<br>INT FLAG | _ | _ | T2AEDGE1<br>INT ENA | T2AEDGE2<br>INT ENA | T2AC1<br>INT ENA | T2ACTL2 | | | | P06C | T2A<br>MODE = 1 | _ | _ | T2AC1<br>RST ENA | T2AEDGE2<br>POLARITY | T2AEDGE1<br>POLARITY | T2AEDGE2<br>DET ENA | T2AEDGE1<br>DET ENA | T2ACTL3 | | | | | Modes: Dual-C | ompare and Dua | al-Capture | | | | | _ | | | | | P06D | _ | _ | _ | _ | T2AEVT<br>DATA IN | T2AEVT<br>DATA OUT | T2AEVT<br>FUNCTION | T2AEVT<br>DATA DIR | T2APC1 | | | | P06E | T2AIC2/PWM<br>DATA IN | T2AIC2/PWM<br>DATA OUT | T2AIC2/PWM<br>FUNCTION | T2AIC2/PWM<br>DATA DIR | T2AIC1/CR<br>DATA IN | T2AIC1/CR<br>DATA OUT | T2AIC1/CR<br>FUNCTION | T2AIC1/CR<br>DATA DIR | T2APC2 | | | | P06F | T2A STEST | T2A<br>PRIORITY | _ | | 1 | _ | 1 | _ | T2APRI | | | | | | Analog-To-Digital Converter 1 Control Registers | | | | | | | | | | | P070 | CONVERT<br>START | SAMPLE<br>START | REF VOLT<br>SELECT2 | REF VOLT<br>SELECT1 | REF VOLT<br>SELECT0 | AD INPUT<br>SELECT2 | AD INPUT<br>SELECT1 | AD INPUT<br>SELECT0 | ADCTL | | | | P071 | _ | | _ | | 1 | AD READY | AD INT<br>FLAG | AD INT<br>ENA | ADSTAT | | | | P072 | A-to-D Conversion Data Register | | | | | | | | | | | | P073<br>to | | | | Reserved | I | | | | | | | | P07C<br>P07D | | | | Dart C Data Innuit | Deviates | | | | ADIN | | | | P07E | | | | Port E Data Input<br>ort E Input Enable | | | | | ADENA | | | | | | AD | | or E iliput Eliabit | Register | | | | 1 | | | | P07F | AD STEST | PRIORITY | AD ESPEN | _ | _ | _ | _ | _ | ADPRI | | | | | | | Timer 2B | Control Registe | ers Memory M | lap | | | | | | | | Modes: Dual-C | ompare and Dua | al-Capture | | | | | | | | | | P080 | BIT 15 | | | T2B Counter | MSbyte | | | BIT 8 | T2BCNTR | | | | P081 | BIT 7 | | | T2B Counter | | | | BIT 0 | | | | | P082 | BIT 15 | | | Compare Regist | | | | BIT 8 | T2BC | | | | P083 | BIT 7 | | | Compare Regist | | | | BIT 0 | | | | | P084 | | | | | | | | | | | | | P085 | BIT 7 | | <u>'</u> | oture/Compare R | , | | | BIT 0 | ļ | | | | P086<br>P087 | BIT 15<br>BIT 7 | | | Capture Register Capture Register | | | | BIT 8 | T2BIC | | | | F 007 | ווט | | | | T2B | | | | 1 | | | | P08A | _ | _ | _ | T2B OVRFL<br>INT ENA | OVRFL INT<br>FLAG | T2B INPUT<br>SELECT1 | T2B INPUT<br>SELECT0 | T2B SW<br>RESET | T2BCTL1 | | | #### **Table 24. Peripheral File Frame Compilation (Continued)** | PF | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | REG | |------|-----------------------|------------------------|------------------------|------------------------|----------------------|-----------------------|-----------------------|-----------------------|---------| | | Mode: Dual-Co | mpare | | | | | | | | | P08B | T2BEDGE1<br>INT FLAG | T2BC2<br>INT FLAG | T2BC1<br>INT FLAG | _ | - | T2BEDGE1<br>INT ENA | T2BC2<br>INT ENA | T2BC1<br>INT ENA | T2BCTL2 | | P08C | T2B<br>MODE = 0 | T2BC1<br>OUT ENA | T2BC2<br>OUT ENA | T2BC1<br>RST ENA | T2BEDGE1<br>OUT ENA | T2BEDGE1<br>POLARITY | T2BEDGE1<br>RST ENA | T2BEDGE1<br>DET ENA | T2BCTL3 | | | Mode: Dual-Capture | | | | | | | | | | P08B | T2BEDGE1<br>INT FLAG | T2BEDGE2<br>INT FLAG | T2BC1<br>INT FLAG | _ | _ | T2BEDGE1<br>INT ENA | T2BEDGE2<br>INT ENA | T2BC1<br>INT ENA | T2BCTL2 | | P08C | T2B<br>MODE = 1 | _ | _ | T2BC1<br>RST ENA | T2BEDGE2<br>POLARITY | T2BEDGE1<br>POLARITY | T2BEDGE2<br>DET ENA | T2BEDGE1<br>DET ENA | T2BCTL3 | | | Modes: Dual-C | ompare and Dua | al-Capture | | | | | | | | P08D | _ | _ | _ | _ | T2BEVT<br>DATA IN | T2BEVT<br>DATA OUT | T2BEVT<br>FUNCTION | T2BEVT<br>DATA DIR | T2BPC1 | | P08E | T2BIC2/PWM<br>DATA IN | T2BIC2/PWM<br>DATA OUT | T2BIC2/PWM<br>FUNCTION | T2BIC2/PWM<br>DATA DIR | T2BIC1/CR<br>DATA IN | T2BIC1/CR<br>DATA OUT | T2BIC1/CR<br>FUNCTION | T2BIC1/CR<br>DATA DIR | T2BPC2 | | P08F | T2B STEST | T2B<br>PRIORITY | _ | _ | _ | _ | _ | _ | T2BPRI | ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | | • | |---------------------------------------------------------------------------------------------------------|------------------| | Supply voltage range <sup>‡</sup> , V <sub>CC1</sub> , V <sub>CC2</sub> , V <sub>CC3</sub> (see Note 1) | $-0.6\ V$ to 7 V | | Input voltage range, All pins except MC | $-0.6$ V to 7 V | | MC | 0.6 V to 14 V | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>CC1)</sub> | ±20 mA | | Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{CC1}$ ) | | | Continuous output current per buffer, $I_O(V_O = 0 \text{ to } V_{CC1})$ (see Note 1) | ±10 mA | | Maximum I <sub>CC</sub> current | 170 mA | | Maximum I <sub>SS</sub> current | – 170 mA | | Continuous power dissipation | 1 W | | Operating free-air temperature range, T <sub>A</sub> . L version | | | A version | – 40°C to 85°C | | T version | – 40°C to 105°C | | Storage temperature range, T <sub>stq</sub> | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: Electrical characteristics are specified with all output buffers loaded with the specified I<sub>O</sub> current. Exceeding the specified I<sub>O</sub> current in any buffer can affect the levels on other buffers. $<sup>^{\</sup>ddagger}V_{CC1} = V_{CC}$ SPNS033C - SEPTEMBER 1995 - REVISED FEBRUARY 1997 ## recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |------------------|------------------------------------------------|-------------------------------------------------|-----------------------|------|-----------------------|------| | \/ | Supply voltage (see Note 2) | | 4.5 | 5 | 5.5 | V | | V <sub>CC1</sub> | RAM data-retention supply voltage (see Note 3) | | | | 5.5 | V | | V <sub>CC2</sub> | Digital I/O supply voltage (see Note 2) | | 4.5 | 5 | 5.5 | V | | V <sub>CC3</sub> | Analog supply voltage (see Note 2) | | 4.5 | 5 | 5.5 | V | | V <sub>SS2</sub> | Digital I/O supply ground | | -0.3 | 0 | 0.3 | V | | V <sub>SS3</sub> | Analog supply ground | | -0.3 | 0 | 0.3 | V | | VIL | Low lovel input voltage | All pins except MC | V <sub>SS1</sub> | | 0.8 | V | | | Low-level input voltage | MC, normal operation | V <sub>SS1</sub> | | 0.3 | V | | | | All pins except MC, XTAL2/CLKIN, and RESET | 2 | | V <sub>CC1</sub> | | | VIH | High-level input voltage | MC (non-WPO mode) | V <sub>CC1</sub> -0.3 | | V <sub>CC1</sub> +0.3 | V | | | | XTAL2/CLKIN | 0.8 VCC1 | | VCC1 | | | | | RESET | 0.7 V <sub>CC1</sub> | | VCC1 | | | | | EEPROM write protect override (WPO) | 11.7 | 12 | 13 | | | \/ | MC (mode control) voltage | EPROM programming voltage (V <sub>PP</sub> ) 13 | | 13.2 | 13.5 | V | | VMC | (see Note 4) | Microprocessor | V <sub>CC1</sub> -0.3 | | V <sub>CC1</sub> +0.3 | V | | | | Microcomputer | V <sub>SS1</sub> | | 0.3 | | | | | L version | 0 | | 70 | | | TA | Operating free-air temperature | erating free-air temperature A version -40 | | | 85 | °C | | | | T version | - 40 | | 105 | | NOTES: 2. $\underline{\text{Unless}}$ otherwise noted, all voltage values are with respect to $V_{SS1}$ . RESET must be activated externally when V<sub>CC1</sub> or SYSCLK is out of the recommended operating range. The basic microcomputer and microprocessor operating modes are selected by the voltage level applied to the dedicated MC pin two system-clock cycles (t<sub>C</sub>) before RESET goes inactive (high). The WPO mode can be selected anytime that a sufficient voltage is present on MC. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | | TEST CON | IDITIONS | MIN | TYP | MAX | UNIT | |----------------|---------------------------------|----------------------------|------------------------------------------------------------|-------------------|---------------------|-----|------|------| | VOL | Low-level output voltage | | I <sub>OL</sub> = 1.4 mA | | | | 0.4 | V | | \/ - · · | High-level output voltage | | I <sub>OH</sub> = -50 μA | | 0.9V <sub>CC1</sub> | | | V | | VOH | | | I <sub>OH</sub> = −2 mA | | 2.4 | | | V | | | | | 0 V < V <sub>I</sub> ≤ 0.3 V | | | | 10 | | | | | | 0.3 V < V <sub>I</sub> < V <sub>CC1</sub> -0.3 | 3 V | | | 50 | | | l <sub>l</sub> | lanut ourrent | MC | V <sub>CC1</sub> -0.3 V ≤ V <sub>I</sub> ≤ V <sub>C0</sub> | C1+0.3 V | | | 10 | μΑ | | | Input current | | V <sub>CC1</sub> + 0.3 V < V <sub>I</sub> ≤ 13 | 3 V | | | 650 | | | | | | 12 V ≤ V <sub>I</sub> ≤ 13 V | (See Note 6) | | | 50 | mA | | | | I/O pins | $0 \text{ V} \leq \text{V}_{I} \leq \text{V}_{CC1}$ | | | | ± 10 | μΑ | | loL | Low-level output current | | V <sub>OL</sub> = 0.4 V | | 1.4 | | | mA | | | High-level output current | | V <sub>OH</sub> = 0.9 V <sub>CC1</sub> | | - 50 | | | μΑ | | ЮН | | | V <sub>OH</sub> = 2.4 V | | -2 | | | mA | | | | TMS370Cx67A<br>TMS370Cx68A | SYSCLK = 5 MHz | See Notes 7 and 8 | | 35 | 56 | mA | | | Supply current (operating mode) | TMS370Cx67A<br>TMS370Cx68A | SYSCLK = 3 MHz | See Notes 7 and 8 | | 25 | 36 | mA | | | OSC POWER bit = 0 | TMS370Cx69A | SYSCLK = 3 MHz | See Notes 5 and 7 | | 46 | 55 | mA | | | (see Note 9) | TMS370Cx67A<br>TMS370Cx68A | SYSCLK = 0.5 MHz | See Notes 7 and 8 | | 13 | 18 | mA | | ICC | | TMS370Cx69A | SYSCLK = 0.5 MHz | See Notes 5 and 7 | | 22 | 28 | | | | Supply current (STANDE | SY mode) | SYSCLK = 5 MHz | See Notes 7 and 8 | | 12 | 17 | | | | OSC POWER bit = 0 | , mode) | SYSCLK = 3 MHz | See Notes 7 and 8 | | 8 | 11 | mA | | | (see Note 10) | | SYSCLK = 0.5 MHz | See Notes 7 and 8 | | 2.5 | 3.5 | | | | Supply current (STANDE | BY mode) | SYSCLK = 3 MHz | See Notes 7 and 8 | | 6 | 8.6 | A | | | OSC POWER bit = 1 (se | | SYSCLK = 0.5 MHz | See Notes 7 and 8 | | 2 | 3 | mA | | | Supply current (HALT me | ode) | XTAL2/CLKIN < 0.2 V | See Note 7 | | 2 | 30 | μΑ | NOTES: 5. 'x69 operates up to 3 MHz SYSCLK. XTAL2/CLKIN is driven with an external square wave signal with 50% duty cycle and rise and fall times less than 10 ns. - 6. Input current Ipp is a maximum of 50 mA only when programming EPROM. - 7. Single chip mode, ports configured as inputs or outputs with no load. All inputs $\leq$ 0.2 V or $\geq$ V<sub>CC1</sub> 0.2V. - 8. XTAL2/CLKIN is driven with an external square wave signal with 50% duty cycle and rise and fall times less than 10 ns. Current can be higher with a crystal oscillator. At 5 MHz SYSCLK, this extra current = 0.01 mA x (total load capacitance + crystal capacitance in pF). - 9. Maximum operating current for TMS370Cx6x = 10 (SYSCLK) + 5.8 mA. - 10. Maximum standby current for TMS370Cx6x = 3 (SYSCLK) + 2 mA. (OSC POWER bit = 0). - 11. Maximum standby current for TMS370Cx6x = 2.24 (SYSCLK) + 1.9 mA. (OSC POWER bit = 1, only valid up to 3 MHz SYSCLK). #### PARAMETER MEASUREMENT INFORMATION - NOTES: A. The crystal/ceramic resonator frequency is four times the reciprocal of the system clock period. - B. The values of C1 and C2 typically are 15 pF and the value of C3 is typically 50pF. See the manufacturer's recommendations for ceramic resonators. Figure 19. Recommended Crystal/Clock Connections (See Note A) Case 1: $V_O = V_{OH} = 2.4 \text{ V}$ ; Load Voltage = 0 V Case 2: $V_O = V_{OL} = 0.4 \text{ V}$ ; Load Voltage = 2.1 V NOTE A: All measurements are made with the pin loading as shown unless otherwise noted. All measurements are made with XTAL2/CLKIN driven by an external square wave signal with a 50% duty cycle and rise and fall times less than 10 ns unless otherwise stated. Figure 20. Typical Output Load Circuit Figure 21. Typical Buffer Circuitry #### PARAMETER MEASUREMENT INFORMATION ## timing parameter symbology Timing parameter symbols have been created in accordance with JEDEC Standard 100. In order to shorten the symbols, some of the pin names and other related terminology have been abbreviated as follows: | Α | Address | RXD | SCIRXD | |-----|-------------|------|------------| | AR | Array | S | Slave mode | | В | Byte | SC | SYSCLK | | CI | XTAL2/CLKIN | SCC | SCICLK | | D | Data | SIMO | SPISIMO | | E | EDS | SOMI | SPISOMI | | FE | Final | SPC | SPICLK | | IE | Initial | TXD | SCITXD | | M | Master mode | W | Write | | PGM | Program | WT | WAIT | | R | Read | | | Lowercase subscripts and their meanings are: | С | cycle time (period) | r | rise time | |---|---------------------|----|------------------------| | d | delay time | su | setup time | | f | fall time | V | valid time | | h | hold time | W | pulse duration (width) | The following additional letters are used with these meanings: H High L Low V Valid Z High impedance All timings are measured between high and low measurement points as indicated in Figure 22 and Figure 23. Figure 22. XTAL2/CLKIN Measurement Points **Figure 23. General Measurement Points** ## external clocking requirements for clock divided by 4<sup>†</sup> (see Figure 24) | NO. | | PARAMETER | MIN | MAX | UNIT | |-----|-------------------------|---------------------------------------------|-----|-----|------| | 1 | tw(CI) | Pulse duration, XTAL2/CLKIN (see Note 12) | 20 | | ns | | 2 | <sup>t</sup> r(Cl) | Rise time, XTAL2/CLKIN | | 30 | ns | | 3 | t <sub>f</sub> (CI) | Fall time, XTAL2/CLKIN | | 30 | ns | | 4 | <sup>t</sup> d(CIH-SCL) | Delay time, XTAL2/CLKIN rise to SYSCLK fall | | 100 | ns | | | CLKIN§ | Crystal operating frequency | 2 | 20 | MHz | | | SYSCLK¶ | System clock <sup>‡</sup> | 0.5 | 5 | MHz | <sup>†</sup> For V<sub>IL</sub> and V<sub>IH</sub>, refer to recommended operating conditions table. NOTE 12: This pulse can be either a high pulse, which extends from the earliest valid high to the final valid high in an XTAL2/CLKIN cycle, or a low pulse, which extends from the earliest valid low to the final valid low in an XTAL2/CLKIN cycle. Figure 24. External Clock Divide-by-4 ## external clocking requirements for clock divided by 1 (PLL)<sup>†</sup> (see Figure 25) | NO. | | PARAMETER | MIN | MAX | UNIT | |-----|-------------------------|---------------------------------------------|-----|-----|------| | 1 | tw(CI) | Pulse duration, XTAL2/CLKIN (see Note 12) | 20 | | ns | | 2 | <sup>t</sup> r(Cl) | Rise time, XTAL2/CLKIN | | 30 | ns | | 3 | t <sub>f</sub> (CI) | Fall time, XTAL2/CLKIN | | 30 | ns | | 4 | <sup>t</sup> d(CIH-SCH) | Delay time, XTAL2/CLKIN rise to SYSCLK rise | | 100 | ns | | | CLKIN# | Crystal operating frequency | 2 | 5 | MHz | | | SYSCLK¶ | System clock | 2 | 5 | MHz | <sup>†</sup> For VIL and VIH, refer to recommended operating conditions table. NOTE 12: This pulse can be either a high pulse, which extends from the earliest valid high to the final valid high in an XTAL2/CLKIN cycle, or a low pulse, which extends from the earliest valid low to the final valid low in an XTAL2/CLKIN cycle. Figure 25. External Clock Divide-by-1 <sup>\$</sup>SYSCLK = CLKIN/4 <sup>§ &#</sup>x27;x69A operates up to 12 MHz CLKIN $<sup>\</sup>P$ 'x69A operates up to 3 MHz SYSCLK <sup>¶&#</sup>x27;x69A operates up to 3 MHz SYSCLK <sup># &#</sup>x27;x69A operates up to 3 MHz CLKIN (for divide-by-1 clock option) SYSCLK = CLKIN/1 ## general purpose output signal switching time requirements (see Figure 26) | | | MIN | NOM | MAX | UNIT | |----------------|-----------|-----|-----|-----|------| | t <sub>r</sub> | Rise time | | 30 | | ns | | t <sub>f</sub> | Fall time | | 30 | | ns | Figure 26. Signal Switching Timing ## recommended EEPROM timing requirements for programming | | | MIN | MAX | UNIT | |-----------|--------------------------------------------------------------------------------|-----|-----|------| | tw(PGM)B | Pulse duration, programming signal to ensure valid data is stored (byte mode) | 10 | | ms | | tw(PGM)AR | Pulse duration, programming signal to ensure valid data is stored (array mode) | 20 | | ms | ## recommended EPROM operating conditions for programming | | | | MIN | NOM | MAX | UNIT | |------------------------------------------|----------------|-------------|------|------|------|-------| | V <sub>CC1</sub> | Supply voltage | | 4.75 | 5.5 | 6 | V | | V <sub>PP</sub> Supply voltage at MC pin | | | 13 | 13.2 | 13.5 | V | | IPP | | | | 30 | 50 | mA | | CVCCLK | Outen ded | Divide-by-4 | 0.5 | | 5 | MHz | | SYSCLK | System clock | Divide-by-1 | 2 | | 5 | IVITZ | ## recommended EPROM timing requirements for programming | | | MIN | NOM | MAX | UNIT | |----------|--------------------------------------------------|------|------|-----|------| | tw(EPGM) | Pulse duration, programming signal (see Note 13) | 0.40 | 0.50 | 3 | ms | NOTE 13: Programming pulse is active when both EXE (EPCTL.0) and V<sub>PPS</sub> (EPCTL.6) are set. SPNS033C - SEPTEMBER 1995 - REVISED FEBRUARY 1997 # switching characteristics and timing requirements for external read and write $\dagger$ (see Figure 27 and Figure 28) | NO. | | PARAMETER | | MIN | MAX | UNIT | |-----|-------------------------|-------------------------------------------------------------------------------|-------------------|-------------------------------------|-------------------------------------|------| | 5 | | Cycle time CVCCLK (system sleek) | Divide-by-4 clock | 200 | 2000 | | | 5 | t <sub>C</sub> | Cycle time, SYSCLK (system clock) | Divide-by-1 PLL | 200 | 500 | ns | | 6 | tw(SCL) | Pulse duration, SYSCLK low | | 0.5t <sub>C</sub> -25 | 0.5t <sub>C</sub> | ns | | 7 | tw(SCH) | Pulse duration, SYSCLK high | | 0.5t <sub>C</sub> | 0.5t <sub>C</sub> +20 | ns | | 8 | td(SCL-A) | Delay time, SYSCLK low to address $R/\overline{W}$ and $\overline{OCF}$ valid | | | 0.25t <sub>C</sub> +75 | ns | | 9 | <sup>t</sup> v(A) | Valid time, address to EDS, CSE1, CSH1, and CSPF low | | 0.5t <sub>C</sub> -90 | | ns | | 10 | t <sub>su(D)</sub> | Setup time, write data time to EDS high | | 0.75t <sub>C</sub> -80 <sup>‡</sup> | | ns | | 11 | th(EH-A) | Hold time, address, R/W and OCF from EDS, CSE1, CSH1 and CSPF high | | 0.5t <sub>C</sub> -60 | | ns | | 12 | <sup>t</sup> h(EH-D)W | Hold time, write data time from EDS high | | 0.75t <sub>C</sub> +15 | | ns | | 13 | <sup>t</sup> d(DZ-EL) | Delay time, data bus high impedance to EDS low (read cycle) | | 0.25t <sub>C</sub> -35 | | ns | | 14 | td(EH-D) | Delay time, EDS high to data bus enable (read cycle) | | 1.25t <sub>C</sub> -40 | | ns | | 15 | <sup>t</sup> d(EL-DV)R | Delay time, EDS low to read data valid | | | t <sub>C</sub> -95‡ | ns | | 16 | th(EH-D)R | Hold time, read time from EDS high | | 0 | | ns | | 17 | t <sub>su(WT-SCH)</sub> | Setup time, WAIT time to SYSCLK high | | 0.25t <sub>C</sub> +70§ | | ns | | 18 | th(SCH-WT) | Hold time, WAIT time from SYSCLK high | | 0 | | ns | | 19 | td(EL-WTV) | Delay time, EDS low to WAIT valid | | | 0.5t <sub>C</sub> 60 | ns | | 20 | t <sub>W</sub> | Pulse duration, EDS, CSE1, CSH1 and CSPF low | | t <sub>C</sub> -80‡ | t <sub>C</sub> +40 <sup>‡</sup> | ns | | 21 | td(AV-DV)R | Delay time, address valid to read data valid | | | 1.5t <sub>C</sub> -115 <sup>‡</sup> | ns | | 22 | td(AV-WTV) | Delay time, address valid to WAIT valid | | | t <sub>C</sub> -115 | ns | | 23 | td(AV-EH) | Delay time, address valid to EDS high (end of write) | | 1.5t <sub>C</sub> -85 <sup>‡</sup> | | ns | <sup>†</sup> t<sub>C</sub> = system-clock cycle time = 1/SYSCLK <sup>‡</sup> If wait states, PFWait, or the autowait <u>feature</u> is used, add t<sub>C</sub> to this value for each wait state invoked. <sup>§</sup> If the autowait feature is enabled, the WAIT input can assume a "don't care" condition until the third cycle of the access. The WAIT signal must be synchronized with the high pulse of the SYSCLK signal while still conforming to the minimum set-up time. Figure 27. External-Read Timing Figure 28. External-Write Timing # SCI1 isosynchronous-mode timing characteristics and requirements for internal clock (see Note 14 and Figure 29) | NO. | | | MIN | MAX | UNIT | |-----|---------------------------|-------------------------------------------------|---------------------------|----------------------------|------| | 24 | t <sub>C</sub> (SCC) | Cycle time, SCICLK | 2t <sub>C</sub> | 131 072t <sub>C</sub> | ns | | 25 | tw(SCCL) | Pulse duration, SCICLK low | t <sub>C</sub> - 45 | 0.5t <sub>C</sub> (SCC)+45 | ns | | 26 | tw(SCCH) | Pulse duration, SCICLK high | t <sub>C</sub> - 45 | 0.5t <sub>C</sub> (SCC)+45 | ns | | 27 | td(SCCL-TXDV) | Delay time, SCITXD valid after SCICLK low | <b>- 50</b> | 60 | ns | | 28 | tv(SCCH-TXD) | Valid time, SCITXD data valid after SCICLK high | tw(SCCH) - 50 | | ns | | 29 | t <sub>su(RXD-SCCH)</sub> | Setup time, SCIRXD to SCICLK high | 0.25 t <sub>C</sub> + 145 | | ns | | 30 | t <sub>V</sub> (SCCH-RXD) | Valid time, SCIRXD data valid after SCICLK high | 0 | | ns | NOTE 14: t<sub>C</sub> = system-clock cycle time = 1/SYSCLK Figure 29. SCI1 Isosynchronous-Mode Timing for Internal Clock ## SCI1 isosynchronous-mode timing characteristics and requirements for external clock (see Note 14 and Figure 30) | NO. | | | MIN | MAX | UNIT | |-----|----------------------------|-------------------------------------------------|--------------------------|--------------------------|------| | 31 | t <sub>C</sub> (SCC) | Cycle time, SCICLK | 10t <sub>C</sub> | | ns | | 32 | tw(SCCL) | Pulse duration, SCICLK low | 4.25t <sub>C</sub> + 120 | | ns | | 33 | tw(SCCH) | Pulse duration, SCICLK high | t <sub>C</sub> + 120 | | ns | | 34 | td(SCCL-TXDV) | Delay time, SCITXD valid after SCICLK low | | 4.25t <sub>C</sub> + 145 | ns | | 35 | tv(SCCH-TXD) | Valid time, SCITXD data valid after SCICLK high | tw(SCCH) | | ns | | 36 | t <sub>su(SIMO-SCCH)</sub> | Setup time, SCIRXD to SCICLK high | 40 | · | ns | | 37 | t <sub>V</sub> (SCCH-RXD) | Valid time, SCIRXD data after SCICLK high | 2t <sub>C</sub> | · | ns | NOTE 14: t<sub>C</sub> = system-clock cycle time = 1/SYSCLK Figure 30. SCI1 Isosynchronous-Mode Timing for External Clock ## SPI-master mode external timing characteristics and requirements (see Note 14 and Figure 31) | NO. | | | MIN | MAX | UNIT | |-----|-----------------------------|-----------------------------------------------------------------|----------------------------|----------------------------|------| | 38 | t <sub>C</sub> (SPC)M | Cycle time, SPICLK | 2t <sub>C</sub> | 256t <sub>C</sub> | ns | | 39 | tw(SPCL)M | Pulse duration, SPICLK low | t <sub>C</sub> - 45 | 0.5t <sub>C</sub> (SPC)+45 | ns | | 40 | tw(SPCH)M | Pulse duration, SPICLK high | t <sub>C</sub> - 55 | 0.5t <sub>C</sub> (SPC)+45 | ns | | 41 | td(SPCL-SIMOV)M | Delay time, SPISIMO valid after SPICLK low (polarity = 1) | <b>- 65</b> | 50 | ns | | 42 | t <sub>V</sub> (SPCH-SIMO)M | Valid time, SPISIMO data valid after SPICLK high (polarity =1) | t <sub>w</sub> (SPCH) - 50 | | ns | | 43 | tsu(SOMI-SPCH)M | Setup time, SPISOMI to SPICLK high (polarity = 1) | 0.25 t <sub>C</sub> + 150 | | ns | | 44 | t <sub>V</sub> (SPCH-SOMI)M | Valid time, SPISOMI data valid after SPICLK high (polarity = 1) | 0 | | ns | NOTE 14: t<sub>C</sub> = system-clock cycle time = 1/SYSCLK NOTE A: The diagram shows polarity = 1. SPICLK is inverted when polarity = 0. Figure 31. SPI-Master External Timing ## SPI-slave mode external timing characteristics and requirements (see Note 14 and Figure 32) | NO. | | | MIN | MAX | UNIT | |-----|-----------------------------|----------------------------------------------------------------|-----------------------|-----------------------------|------| | 45 | t <sub>C</sub> (SPC)S | Cycle time, SPICLK | 8t <sub>C</sub> | | ns | | 46 | tw(SPCL)S | Pulse duration, SPICLK low | 4t <sub>C</sub> – 45 | 0.5t <sub>C</sub> (SPC)S+45 | ns | | 47 | tw(SPCH)S | Pulse duration, SPICLK high | 4t <sub>C</sub> – 45 | 0.5t <sub>C</sub> (SPC)S+45 | ns | | 48 | td(SPCL-SOMIV)S | Delay time, SPISOMI valid after SPICLK low (polarity = 1) | | 3.25t <sub>C</sub> + 130 | ns | | 49 | tv(SPCH-SOMI)S | Valid time, SPISOMI data valid after SPICLK high (polarity =1) | tw(SPCH)S | | ns | | 50 | t <sub>su(SIMO-SPCH)S</sub> | Setup time, SPISIMO to SPICLK high (polarity = 1) | 0 | | ns | | 51 | tv(SPCH-SIMO)S | Valid time, SPISIMO data after SPICLK high (polarity = 1) | 3t <sub>C</sub> + 100 | | ns | NOTE 14: t<sub>C</sub> = system-clock cycle time = 1/SYSCLK NOTE A: The diagram shows polarity = 1. SPICLK is inverted when polarity = 0. Figure 32. SPI-Slave External Timing ## analog-to-digital converter 1 (ADC1) The ADC1 converter has a separate power bus for its analog circuitry. These pins are referred to as $V_{CC3}$ and $V_{SS3}$ . The purpose is to enhance ADC1 performance by preventing digital switching noise of the logic circuitry that can be present on $V_{SS1}$ and $V_{CC1}$ from coupling into the ADC1 analog stage. All ADC1 specifications are given with respect to $V_{SS3}$ unless otherwise noted. | Resolution | | |-----------------------------------------|-----| | | Yes | | Output conversion mode | | | Conversion time (excluding sample time) | | ## recommended operating conditions | | | MIN | NOM | MAX | UNIT | |------------------|---------------------------------------------|-----------------------|------------------|------------------------|------| | \/222 | Analog supply voltage | 4.5 | 5 | 5.5 | V | | VCC3 | Analog supply voltage | V <sub>CC1</sub> -0.3 | | V <sub>CC1</sub> +0.3 | V | | V <sub>SS3</sub> | Analog ground | V <sub>SS1</sub> -0.3 | | V <sub>SS1</sub> +0.3 | V | | V <sub>ref</sub> | Non-V <sub>CC3</sub> reference <sup>†</sup> | 2.5 | V <sub>CC3</sub> | V <sub>CC3</sub> + 0.1 | V | | | Analog input for conversion | V <sub>SS3</sub> | | $V_{ref}$ | V | $<sup>\</sup>overline{}^{\dagger}$ V<sub>ref</sub> must be stable, within $\pm$ 1/2 LSB of the required resolution, during the entire conversion time. #### operating characteristics over recommended ranges operating conditions | • | • | | | | | |------------------|-----------------------------------------|----------------------------------------------------|-----|------|------| | | PARAMETER | | MIN | MAX | UNIT | | | Absolute accuracy‡ | V <sub>CC3</sub> = 5.5 V V <sub>rerf</sub> = 5.1 V | | ±1.5 | LSB | | | Differential/integral linearity error‡§ | V <sub>CC3</sub> = 5.5 V V <sub>rerf</sub> = 5.1 V | | ±0.9 | LSB | | lCC3 | Analog aupply aurrent | Converting | | 2 | | | | Analog supply current | Nonconverting | | 5 | μΑ | | 1. | Input current, AN0-AN7 | 0 V ≤ V <sub>I</sub> ≤ 5.5 V | | 2 | μΑ | | וין | I <sub>ref</sub> input charge current | | | 1 | mA | | Z <sub>ref</sub> | Course impodence of V | SYSCLK ≤ 3 MHz | | 24 | kΩ | | | Source impedance of V <sub>ref</sub> | 3 MHz < SYSCLK ≤ 5 MHz | 10 | | kΩ | <sup>‡</sup> Absolute resolution = 20 mV. At V<sub>ref</sub> = 5 V, this is one LSB. As V<sub>ref</sub> decreases, LSB size decreases. Therefore, the absolute accuracy and differential/integral linearity errors in terms of LSBs increase. <sup>§</sup> Excluding quantization error of 1/2 LSB #### analog-to-digital converter 1 (ADC1) (continued) The ADC1 module allows complete freedom in design of the sources for the analog inputs. The period of the sample time is user-defined so that the high-impedance can be accommodated without penalty to the low-impedance sources. The sample period begins when the SAMPLE START bit of the ADC1 control register (ADCTL.6) is set to 1. The end of the signal sample period occurs when the conversion bit (CONVERT START, ADCTL.7) is set to 1. After a hold time, the converter will reset the SAMPLE START and CONVERT START bits, signaling that a conversion has started and that the analog signal can be removed. #### analog timing requirements | | | MIN | MAX | UNIT | |--------------------|-------------------------------------------------------------------------|------------------|-----|-------| | t <sub>su(S)</sub> | Setup time, analog to sample command | 0 | | ns | | th(AN) | Hold time, analog input from start of conversion | 18t <sub>C</sub> | | ns | | tw(S) | Pulse duration, sample time per kilohm of source impedance <sup>†</sup> | 1 | | μs/kΩ | <sup>†</sup> The value given is valid for a signal with a source impedance > 1 k $\Omega$ . If the source impedance is < 1k $\Omega$ , use a minimum sampling time of 1 $\mu$ s. Figure 33. Analog Timing Table 25 is designed to aid the user in referencing a device part number to a mechanical drawing. The table shows a cross-reference of the device part number to the TMS370 generic package name and the associated mechanical drawing by drawing number and name. Table 25. TMS370Cx6x Family Package Type and Mechanical Cross-Reference | PKG TYPE<br>(mil pin spacing) | TMS370 GENERIC NAME | PKG TYPE NO. AND<br>MECHANICAL NAME | DEVICE PART NUMBERS | |-------------------------------------|------------------------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FN – 68 pin<br>(50-mil pin spacing) | PLASTIC LEADED CHIP CARRIER (PLCC) | FN(S-PQCC-J**) PLASTIC J-LEADED<br>CHIP CARRIER | TMS370C067AFNA TMS370C067AFNL TMS370C067AFNT TMS370C068AFNA TMS370C068AFNL TMS370C068AFNT TMS370C069AFNA TMS370C069AFNL TMS370C069AFNL TMS370C768AFNT TMS370C768AFNT TMS370C768AFNT | | FZ – 68 pin<br>(50-mil pin spacing) | CERAMIC LEADED CHIP CARRIER (CLCC) | FZ(S-CQCC-J**) J-LEADED CERAMIC<br>CHIP CARRIER | SE370C768AFZT<br>SE370C769AFZT | #### **MECHANICAL DATA** ## FN (S-PQCC-J\*\*) ## 20 PIN SHOWN #### PLASTIC J-LEADED CHIP CARRIER 4040005/B 03/95 0.756 (19,20) 0.958 (24,33) 1.158 (29,41) 0.341 (8,66) 0.441 (11,20) 0.541 (13,74) 0.369 (9,37) 0.469 (11,91) 0.569 (14,45) 0.750 (19,05) 0.950 (24,13) 1.150 (29,21) NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. 0.785 (19,94) 0.985 (25,02) 1.185 (30,10) 0.795 (20,19) 0.995 (25,27) 1.195 (30,35) C. Falls within JEDEC MS-018 52 68 84 #### **MECHANICAL DATA** ## FZ (S-CQCC-J\*\*) #### 28 LEAD SHOWN #### J-LEADED CERAMIC CHIP CARRIER NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated