SLAS023D - FEBRUARY 1989 - REVISED JANUARY 2002 - 8-Bit Resolution - ±0.2% Linearity - **Maximum Conversion Rate** 30 MHz Typ 20 MHz Min - **Analog Output Voltage Range** $V_{DD}$ to $V_{DD} - 1 V$ - TTL Digital Input Voltage - 5-V Single Power-Supply Operation - Low Power Consumption . . . 80 mW Typ - Interchangeable With Fujitsu MB40778 ### description The TLC5602x devices are low-power, ultra-high-speed video, digital-to-analog converters that use the LinEPIC™ 1-µm CMOS process. The TLC5602x converts digital signals to analog signals at a sampling rate of dc to 20 MHz. Because of high-speed operation, the TLC5602x devices are suitable for digital video applications such as digital television, video processing with a computer, and radar-signal processing. The TLC5602C is characterized for operation from 0°C to 70°C. The TLC5602M is characterized over the full military temperature range of -55°C to 125°C. LinEPIC is a trademark of Texas Instruments Incorporated. ### **AVAILABLE OPTIONS** | PACKAGE | | | | | | | | | | |----------------|------------------------------|------------------------------|--------------------|--------------------|--|--|--|--|--| | TA | WIDE-BODY SMALL OUTLINE (DW) | CERAMIC CHIP CARRIER<br>(FK) | CERAMIC DIP<br>(J) | PLASTIC DIP<br>(N) | | | | | | | 0°C to 70°C | TLC5602CDW | | | TLC5602CN | | | | | | | -55°C to 125°C | | TLC5602MFK | TLC5602MJ | | | | | | | # functional block diagram #### **FUNCTION TABLE** | STEP | DIGITAL INPUTS | | | | | | | | OUTPUT | | |------|----------------|----|----|----|----|----|----|----|----------|--| | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | VOLTAGE† | | | 0 | L | L | L | L | L | L | L | L | 3.980 V | | | 1 | L | L | L | L | L | L | L | Н | 3.984 V | | | | | | | | | | | | I | | | 127 | L | Н | Н | Н | Н | Н | Н | Н | 4.488 V | | | 128 | Н | L | L | L | L | L | L | L | 4.492 V | | | 129 | Н | L | L | L | L | L | L | Н | 4.496 V | | | | | | | | | | | | I | | | 254 | Н | Н | Н | Н | Н | Н | Н | L | 4.996 V | | | 255 | Н | Н | Н | Н | Н | Н | Н | Н | 5.000 V | | $\dagger$ V<sub>DD</sub> = 5 V and V<sub>ref</sub> = 4.02 V ### schematics of equivalent input and output <sup>‡</sup> ANLG GND and DGTL GND do not connect internally and should be tied together as close to the device terminals as possible. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, ANLG V <sub>DD</sub> , DGTL V <sub>DD</sub> | 0.5 V to 7 V | |-------------------------------------------------------------------|----------------| | Digital input voltage range, V <sub>I</sub> | 0.5 V to 7 V | | Analog reference voltage range, V <sub>ref</sub> | | | Operating free-air temperature range, T <sub>A</sub> : TLC5602C | 0°C to 70°C | | TLC5602M | –55°C to 125°C | | Storage temperature range, T <sub>stq</sub> | 65°C to 150°C | | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |----------------------------------------------------------------|----------|--|------|-----|------|------| | Supply voltage, V <sub>DD</sub> | | | 4.75 | 5 | 5.25 | V | | Analog reference voltage, V <sub>ref</sub> | | | 3.8 | 4 | 4.2 | V | | High-level input voltage, VIH | | | 2 | | | V | | Low-level input voltage, V <sub>IL</sub> | | | | | 0.8 | V | | Pulse duration, CLK high or low, t <sub>W</sub> | | | 25 | | | ns | | Setup time, data before CLK↑, t <sub>SU</sub> | | | 16.5 | | | ns | | Hold time, data after CLK↑, th | | | | | | ns | | Phase compensation capacitance, C <sub>comp</sub> (see Note 1) | | | | | | μF | | Load resistance, R <sub>L</sub> | | | 75 | | | Ω | | Operating free-air temperature,T <sub>A</sub> | TLC5602C | | 0 | | 70 | °C | | | TLC5602M | | -55 | | 125 | | NOTE 1: The phase compensation capacitor should be connected between COMP and ANLG GND. # TLC5602C, TLC5602M VIDEO 8-BIT DIGITAL-TO-ANALOG CONVERTERS SLAS023D - FEBRUARY 1989 - REVISED JANUARY 2002 # electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | PARAMETER | | | TEST CONDITIONS | | | MIN | TYP‡ | MAX | UNIT | |--------------------------------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------|----------|----------|---------------------|----------|---------------------|------| | ΊΗ | High-level input current | Digital | V <sub>I</sub> = 5 V | | | | | ±1 | μΑ | | IJЦ | Low-level input current | inputs | V <sub>I</sub> = 0 V | | | ±1 | μΑ | | | | I <sub>ref</sub> | I <sub>ref</sub> Input reference current | | V <sub>ref</sub> = 4 V | | | | | 10 | μΑ | | V <sub>FS</sub> Full-scale analog output voltage | | | $V_{DD} = 5 \text{ V}, \qquad V_{ref} = 4.02 \text{ V}$ | | | V <sub>DD</sub> -15 | $V_{DD}$ | V <sub>DD</sub> +15 | mV | | | | | | TLC5602C | 3.919 | 3.98 | 4.042 | | | | V <sub>ZS</sub> Zero-scale analog output voltage | | $V_{DD} = 5 \text{ V},$ $V_{ref} = 4.02 \text{ V},$ $T_{A} = \text{full range}$ | TLC5602M | 3.919 | 3.98 | 4.042 | V | | | | | | | TA = Idii Tanges | | TLC5602M | 3.919 | 3.98 | 4.062 | | | _ | a Output resistance | | $T_A = 25^{\circ}C$ TLC5602C | | TLC5602C | 60 | 80 | 400 | Ω | | r <sub>O</sub> Output resistance | | T <sub>A</sub> = full range§ TLC5602M | | 00 | 80 | 120 | 5.2 | | | | Ci | Input capacitance | | $f_{Clock} = 1 \text{ MHz}, T_A = 25^{\circ}\text{C}$ | | | | 15 | | pF | | $I_{DD}$ | DD Supply current $f_{clock} = 20 \text{ MHz}, V_{ref} = V_{DD} - 0.95 \text{ V}$ | | | | 16 | 25 | mA | | | $<sup>\</sup>frac{1}{7}$ All typical values are at $V_{DD} = 5$ V and $T_A = 25$ °C. # operating characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONE | MIN | TYP† | MAX | UNIT | | |---------------------|----------------------------------------------|------------------------------------------------------------|-------------|------|--------|-------|----| | E <sub>L(adj)</sub> | <b>-</b> | T <sub>A</sub> = full range‡ | TLC5602C | | | ±0.2% | | | | | T <sub>A</sub> = 25°C | TLC5602M | | | ±0.2% | | | | | T <sub>A</sub> = full range‡ | 1 LC3002IVI | | | ±0.4% | | | EL | Linearity error, end point | | | | ±0.15% | | | | E <sub>D</sub> | Linearity error, differential | | | | | ±0.2% | | | G <sub>diff</sub> | Differential gain | NTSC 40-IRE modulated ramp, | | | 0.7% | | | | fdiff | Differential phase | $f_{Clock} = 14.3 \text{ MHz}, Z_L \ge 75 \text{ k}\Omega$ | | | 0.4° | | | | t <sub>pd</sub> | Propagation delay time, CLK to analog output | C <sub>L</sub> = 10 pF | | | 25 | | ns | | t <sub>S</sub> | Settling time to within 1/2 LSB | C <sub>L</sub> = 10 pF | | | 30 | • | ns | <sup>†</sup> All typical values are at $V_{DD} = 5 \text{ V}$ and $T_A = 25^{\circ}\text{C}$ . <sup>§</sup> Full range for the TLC5602C is 0°C to 70°C, and full range for the TLC5602M is -55°C to 125°C. <sup>‡</sup> Full range for the TLC5602C is 0°C to 70°C, and full range for the TLC5602M is -55°C to 125°C. ### PARAMETER MEASUREMENT INFORMATION Figure 1. Voltage Waveforms ### TYPICAL CHARACTERISTICS **ZERO-SCALE OUTPUT VOLTAGE** ### FREE-AIR TEMPERATURE 4.02 $V_{DD} = 5 V$ V<sub>ref</sub> = 4.02 V 4.01 Vzs - Zero-Scale Output Voltage - V See Note A 3.99 3.98 3.97 3.96 3.95 3.94 3.93 - 55 - 35 - 15 5 25 45 65 85 105 125 $T_A$ – Free-Air Temperature – $^{\circ}$ C NOTE A: V<sub>ref</sub> is relative to ANLG GND. V<sub>DD</sub> is the voltage between ANLG V<sub>DD</sub> and DGTL V<sub>DD</sub> tied together and ANLG GND and DGTL GND tied together. Figure 4 ### OUTPUT RESISTANCE vs FREE-AIR TEMPERATURE Figure 5 **ZERO-SCALE OUTPUT VOLTAGE** ## **TYPICAL CHARACTERISTICS** # **REFERENCE VOLTAGE** $V_{DD} = 5 \text{ V}$ $T_A = 25^{\circ}C$ 4.8 See Note A Vzs - Zero-Scale Output Voltage - V 4.6 4.4 4.2 NOTE A: $V_{ref}$ is relative to ANLG GND. $V_{DD}$ is the voltage between ANLG $V_{DD}$ and DGTL $V_{DD}$ tied together and ANLG GND and DGTL GND tied together. 4.2 V<sub>ref</sub> - Reference Voltage - V 4.4 4.6 4.8 5 4 Figure 6 Figure 7 3.8 3.6 3.4 3.4 3.6 3.8 SLAS023D - FEBRUARY 1989 - REVISED JANUARY 2002 #### APPLICATION INFORMATION The following design recommendations benefit the TLC5602 user: - Physically separate and shield external analog and digital circuitry as much as possible to reduce system noise. - Use RF breadboarding or RF printed-circuit-board (PCB) techniques throughout the evaluation and production process. - Since ANLG GND and DGTL GND are not connected internally, these terminals need to be connected externally. With breadboards, these ground lines should connect to the power-supply ground through separate leads with proper supply bypassing. A good method is to use a separate twisted pair for the analog and digital supply lines to minimize noise pickup. - Use wide ground leads or a ground plane on the PCB layouts to minimize parasitic inductance and resistance. The ground plane is the better choice for noise reduction. - ANLG V<sub>DD</sub> and DGTL V<sub>DD</sub> are also separated internally, so they must connect externally. These external PCB leads should also be made as wide as possible. Place a ferrite bead or equivalent inductance in series with ANLG V<sub>DD</sub> and the decoupling capacitor as close to the device terminals as possible before the ANLG V<sub>DD</sub> and DGTL V<sub>DD</sub> leads are connected together on the board. - Decouple ANLG V<sub>DD</sub> to ANLG GND and DGTL V<sub>DD</sub> to DGTL GND with a 1-μF and 0.01-μF capacitor, respectively, as close as possible to the appropriate device terminals. A ceramic chip capacitor is recommended for the 0.01-μF capacitor. - Connect the phase compensation capacitor between COMP and ANLG GND with as short a lead-in as possible. - The no-connection (NC) terminals on the small-outline package should be connected to ANLG GND. - Shield ANLG V<sub>DD</sub>, ANLG GND, and A OUT from the high-frequency terminals CLK and D7-D0. Place ANLG GND traces on both sides of the A OUT trace on the PCB. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2002, Texas Instruments Incorporated