#### CMOS 4-BIT MICROCONTROLLER

# TMP47P407VN TMP47P407VF

The 47P407V is the OTP microcontroller with 32kbits PROM. For program operation, the programming is achieved by using with EPROM programmer (TMM2764AD type) and adapter socket (BM1120, BM1121). A.C./D.C characteristics are equivalent to Mask-programed ROM device.

| PART No.    | ROM          | RAM         | PACKAGE            | ADAPTER SOCKET |
|-------------|--------------|-------------|--------------------|----------------|
| TMP47P407VN | ОТР          | 7004 6:4    | SDIP42-P-600-1.78  | BM1120         |
| TMP47P407VF | 4096 × 8-bit | 768 × 4-bit | QFP44-P-1414-0.80D | BM1121         |

# **PIN ASSIGNMENT (TOP VIEW)**

SDIP42-P-600-1.78





980901EBP1

For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance/Handling Precautions.

TOSHIBA is continually working to improve the quality and the reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to observe standards of safety, and to avoid situations in which a malfunction or failure of a TOSHIBA product could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent products specifications. Also, please keep in mind the precautions and conditions set forth in the TOSHIBA Semiconductor Reliability Handbook.

The products described in this document are subject to foreign exchange and foreign trade laws.

The information contained herein is presented only as a quide for the applications of our products. No responsibility

The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others.

The information contained herein is subject to change without notice.

# **PIN ASSIGNMENT (TOP VIEW)**





# **PIN FUNCTION**

The 47P407V has MCU mode and PROM mode.

# (1) MCU mode

The 47C407A and the 47P407V are pin compatible (TEST pin for out-going test. Be fixed to low level).

# (2) PROM mode

| PIN NAME     | Input/Output | FUNCTIONS                                                | PIN NAME (MCU MODE) |
|--------------|--------------|----------------------------------------------------------|---------------------|
| A11 to A8    |              |                                                          | R53 to R50          |
| A7 to A4     | Input        | Address inputs                                           | R63 to R60          |
| A3 to A0     |              |                                                          | R83 to R80          |
| 17 to 14     | 1/0          | But it and the term                                      | R73 to R70          |
| 13 to 10     | I/O          | Data inputs / outputs                                    | K03 to K00          |
| PGM          |              | Program control input                                    | R92                 |
| CE           | Input        | Chip Enable input                                        | R91                 |
| ŌĒ           |              | Output Enable input                                      | R90                 |
| VPP          |              | + 12.5V / 5V (Program supply voltage)                    | TEST                |
| vcc          | Power supply | + 5V                                                     | VDD                 |
| VSS          |              | ov                                                       | VSS                 |
| TONE         | Output       | Open                                                     |                     |
| R33 to R30   | 1/0          | Po fined to level and                                    |                     |
| R43 to R40   | I/O          | Be fixed to low level                                    |                     |
| P142 to P140 | Output       | Open                                                     |                     |
| RESET        | Input        | DROM and decention since Defined to level and            |                     |
| HOLD         | Input        | PROM mode setting pins. Be fixed to low level.           |                     |
| XIN          | Input        | External clock input (to keep the internal state stable) |                     |
| XOUT         | Output       | Open                                                     |                     |

### **OPERATIONAL DESCRIPTION**

The following is an explanation of hardware configuration and operation in relation to the 47P407V. The 47P407V is the same as the 47C407A except that an OTP is used instead of a Mask ROM.

### 1. OPERATION MODE

The 47P407V has an MCU mode and a PROM mode.

### 1.1 MCU Mode

The MCU mode is set by fixing the TEST / VPP pin at the "L" level. Operation in the MCU mode is the same as for the 47C407A, except that the TEST / VPP pin does not have pull-down resistor and cannot be used open.

# 1.1.1 Program Memory

The program storage area is the same as for the 47C407A.



Figure 1-1. Program area

# 1.1.2 Data Memory

The 47P407V has 768 × 4-bit data memory.

# 1.1.3 Input/Output Circuitry

(1) Control pins

This is the same as for the 47C407A except that there is no built-in pull-down resistance for the TEST pin.

(2) I/O Ports

The input/output circuit of the 47P407V is the same as I/O code WB of the 47C407A. External resistance, for example, is required when using as evaluator of other I/O codes (WE, WH) (Refer to Figure 1-2).

### **OPERATIONAL DESCRIPTION**

The following is an explanation of hardware configuration and operation in relation to the 47P407V. The 47P407V is the same as the 47C407A except that an OTP is used instead of a Mask ROM.

### 1. OPERATION MODE

The 47P407V has an MCU mode and a PROM mode.

### 1.1 MCU Mode

The MCU mode is set by fixing the TEST / VPP pin at the "L" level. Operation in the MCU mode is the same as for the 47C407A, except that the TEST / VPP pin does not have pull-down resistor and cannot be used open.

# 1.1.1 Program Memory

The program storage area is the same as for the 47C407A.



Figure 1-1. Program area

# 1.1.2 Data Memory

The 47P407V has 768 × 4-bit data memory.

# 1.1.3 Input/Output Circuitry

(1) Control pins

This is the same as for the 47C407A except that there is no built-in pull-down resistance for the TEST pin.

(2) I/O Ports

The input/output circuit of the 47P407V is the same as I/O code WB of the 47C407A. External resistance, for example, is required when using as evaluator of other I/O codes (WE, WH) (Refer to Figure 1-2).



Figure 1-2. I/O code and external circuitry

### 1.2 PROM Mode

The PROM mode is set by setting the RESET, HOLD pins to the "L" level. The PROM mode can be used as a general-purpose PROM writer for program writing and verification (A high-speed program mode is used set the ROM type the same as for the TMM2764AD).

An adapter socket (part No. BM1120 / BM1121) is available for connecting a PROM writer.



Figure 1-3. Setting for PROM mode

### 1.2.1 Writing

Set the PROM writer ROM to TMM2764AD (64k-bit), or equivalent. Before writing to a 47P407V (32k-bit), set the data area for writing to 32k-bits (start address:  $0000_H$ , ending address:  $0FFF_H$ ), or else load the same data to the first 32k bits ( $0000_H$ - $0FFF_H$ ) and the second 32k bits ( $1000_H$ - $1FFF_H$ ).



Figure 1-2. I/O code and external circuitry

### 1.2 PROM Mode

The PROM mode is set by setting the RESET, HOLD pins to the "L" level. The PROM mode can be used as a general-purpose PROM writer for program writing and verification (A high-speed program mode is used set the ROM type the same as for the TMM2764AD).

An adapter socket (part No. BM1120 / BM1121) is available for connecting a PROM writer.



Figure 1-3. Setting for PROM mode

### 1.2.1 Writing

Set the PROM writer ROM to TMM2764AD (64k-bit), or equivalent. Before writing to a 47P407V (32k-bit), set the data area for writing to 32k-bits (start address:  $0000_H$ , ending address:  $0FFF_H$ ), or else load the same data to the first 32k bits ( $0000_H$ - $0FFF_H$ ) and the second 32k bits ( $1000_H$ - $1FFF_H$ ).

# 1.2.2 High Speed Programming Mode

The device is set up in the high speed programming mode when the programming voltage (12.5V) is applied to the Vpp terminal with Vcc = 6V and  $\overline{PGM} = V_{IH4}$ . The programming is achieved by applying a Single TTL low level 1 ms, pulse the  $\overline{PGM}$  input after addresses and data are stable. Then the programmed data is verified by using program Verify Mode. If the programmed data is not correct, another program pulse of 1 ms is applied and then programmed data is verified. This should be repeated until the program operates correctly (max. 15 times). After correctly programming the selected address, one additional program pulse with pulse width 4 times that needed for programming is applied. When programming has been completed, the data in all addresses should be verified with



# **ELECTRICAL CHARACTERISTICS**

ABSOLUTE MAXIMUM RATINGS  $(V_{SS} = 0V)$ 

| PARAMETER                                   | SYMBOL            | PINS                                       | RATINGS                        | UNIT |
|---------------------------------------------|-------------------|--------------------------------------------|--------------------------------|------|
| Supply Voltage                              | $V_{DD}$          |                                            | - 0.3 to 7                     | ٧    |
| Program Voltage                             | V <sub>PP</sub>   | TEST/VPP pin                               | - 0.3 to 14.0                  | ٧    |
| Input Voltage                               | V <sub>IN</sub>   |                                            | - 0.3 to V <sub>DD</sub> + 0.3 | ٧    |
| Output Voltage                              | V <sub>OUT1</sub> | Except sink open drain pin, but include R7 | - 0.3 to V <sub>DD</sub> + 0.3 |      |
|                                             | V <sub>OUT2</sub> | Sink open drain pin except R7              | - 0.3 to 10                    | ) V  |
| Output Current (per 1 pin)                  | I <sub>OUT</sub>  |                                            | 3.2                            | mA   |
| Power Dissipation (T <sub>opr</sub> = 60°C) | PD                |                                            | 600                            | mW   |
| Soldering Temperature (time)                | T <sub>sld</sub>  |                                            | 260 (10s)                      | °C   |
| Storage Temperature                         | T <sub>stg</sub>  |                                            | – 55 to 125                    | °C   |
| Operating Temperature                       | T <sub>opr</sub>  |                                            | - 30 to 60                     | °C   |

Note. Characteristic of R7 is different from 47C407A

RECOMMENDED OPERATING CONDITIONS  $(V_{SS} = 0V, T_{opr} = -30 \text{ to } 60^{\circ}\text{C})$ 

| PARAMETER                         | SYMBOL           | PINS                    | CONDITIONS             | Min.                   | Max.                  | UNIT  |
|-----------------------------------|------------------|-------------------------|------------------------|------------------------|-----------------------|-------|
| Supply Voltage V                  |                  |                         | In the Normal mode     | 2.7                    |                       | .,    |
|                                   | V <sub>DD</sub>  |                         | In the HOLD mode       | 2.0                    | 6.0                   | \ \ \ |
|                                   | V <sub>IH1</sub> | Except hysteresis input | V >4.5V                | V <sub>DD</sub> × 0.7  |                       |       |
|                                   | V <sub>IH2</sub> | Hysteresis input        | V <sub>DD</sub> ≧ 4.5V | V <sub>DD</sub> × 0.75 | V <sub>DD</sub>       | V     |
|                                   | V <sub>IH3</sub> |                         | V <sub>DD</sub> <4.5V  | V <sub>DD</sub> × 0.9  |                       |       |
|                                   | V <sub>IL1</sub> | Except hysteresis input | V >4.5V                |                        | V <sub>DD</sub> × 0.3 |       |
| Input Low Voltage V <sub>II</sub> | $V_{IL2}$        | Hysteresis input        | V <sub>DD</sub> ≧ 4.5V | 0                      | $V_{DD} \times 0.25$  | ٧     |
| V <sub>IL3</sub>                  |                  | V <sub>DD</sub> <4.5V   |                        |                        | $V_{DD} \times 0.1$   |       |
| Clock Frequency                   | fc               |                         |                        | 3.84                   |                       | MHz   |

D.C. CHARACTERISTICS  $| (V_{SS} = 0V, V_{DD} = 2.7 \text{ to } 6.0V, T_{opr} = -30 \text{ to } 60^{\circ}\text{C})$ 

| PARAMETER                            | SYMBOL           | PINS                       | CONDITIONS                                              | Min. | Тур. | Max. | UNIT       |  |
|--------------------------------------|------------------|----------------------------|---------------------------------------------------------|------|------|------|------------|--|
| Hysteresis Voltage                   | V <sub>HS</sub>  | Hysteresis Input           |                                                         | _    | 0.7  | _    | V          |  |
| lanut Comant                         | I <sub>IN1</sub> | Port, K0 TEST, RESET, HOLD | V <sub>DD</sub> = 5.5V,                                 |      |      |      |            |  |
| Input Current                        | I <sub>IN2</sub> | Port R (open drain)        | V <sub>IN</sub> = 5.5V / 0V                             |      | _    | ± 2  | μ <b>Α</b> |  |
| Input Low Current                    | I <sub>IL</sub>  | Port R (push-pull)         | V <sub>DD</sub> = 5.5V, V <sub>IN</sub> = 0.4V          | _    | _    | - 2  | mA         |  |
|                                      | R <sub>IN1</sub> | Port K0                    |                                                         | 30   | 70   | 150  | kΩ         |  |
| Input Resistance                     | R <sub>IN2</sub> | RESET                      |                                                         | 100  | 220  | 450  | 1 644      |  |
| Output Leakage<br>Current            | I <sub>LO</sub>  | Ports P, R (open drain)    | V <sub>DD</sub> = 5.5V, V <sub>OUT</sub> = 5.5V         | _    | _    | 2    | μΑ         |  |
| Output High Voltage                  | V <sub>OH</sub>  | Port R (push-pull)         | $V_{DD} = 4.5V$ , $I_{OH} = -200 \mu A$                 | 2.4  | _    | _    | ٧          |  |
| Output Low Voltage                   | V <sub>OL2</sub> | Except XOUT                | V <sub>DD</sub> = 4.5V, I <sub>OL</sub> = 1.6mA         | _    | _    | 0.4  | V          |  |
| Supply Current                       | I <sub>DD</sub>  |                            | Except TONE generating $V_{DD} = 5.5V$ , fc = 3.84MHz   | _    | 3    | 6    | mA         |  |
| (in the Normal mode)                 | I <sub>DDT</sub> |                            | TONE generating<br>V <sub>DD</sub> = 5.5V, fc = 3.84MHz |      | 5    | 10   | "'         |  |
| Supply Current<br>(in the HOLD mode) | I <sub>DDH</sub> |                            | V <sub>DD</sub> = 5.5V                                  |      | 0.5  | 10   | μΑ         |  |

Note 1. Typ values show those at  $T_{opr} = 25$ °C,  $V_{DD} = 5V$ 

Note 2. Input Current I<sub>IN1</sub>; The current through resistor is not included, when the pull-up /

pull-down resistor is contained.

Note 3. Supply Current  $V_{IN} = 5.3/0.2V$ 

The KO port is opened when the pull-up/pull-down resistor is

contained.

The voltage applied to the R port is within the valid range  $V_{IL}$  or

 $V_{IH}$ .

TONE OUTPUT CHARACTERISTICS

 $(V_{SS} = 0V, V_{DD} = 2.7 \text{ to } 6.0V, T_{opr} = -30 \text{ to } 60^{\circ}\text{C})$ 

| PARAMETER                          | SYMBOL            | CONDITIONS                           | Min. | Тур. | Max. | UNIT  |
|------------------------------------|-------------------|--------------------------------------|------|------|------|-------|
| Tone Output Voltage (ROW)          | V <sub>TONE</sub> | $RL \ge 10k\Omega$ , $V_{DD} = 3.0V$ | 135  | 200  | 260  | mVrms |
| Tone Output Pre-Emphasis High Band | PEHB              | PEHB = 20log (COL/ROW)               | 1    | 2    | 3    | dB    |
| Tone Output Distortion             | DIS               |                                      | _    | _    | 10   | %     |
| Tone Output Frequency Stability    | Δf                | Except error of osc. frequency       | _    | _    | 0.7  | %     |

A.C. CHARACTERISTICS

 $(V_{SS} = 0V, V_{DD} = 2.7 \text{ to } 6.0V, T_{opr} = -30 \text{ to } 60^{\circ}\text{C})$ 

| PARAMETER                    | SYMBOL           | CONDITIONS          | Min.                    | Тур. | Max. | UNIT |
|------------------------------|------------------|---------------------|-------------------------|------|------|------|
| Instruction Cycle Time       | t <sub>cy</sub>  |                     | 2.1                     |      |      | μς   |
| High level Clock pulse Width | t <sub>WCH</sub> |                     | 00                      |      |      |      |
| Low level Clock pulse Width  | t <sub>WCL</sub> | External clock mode | 80                      | _    | _    | ns   |
| Shift Data Hold Time         | t <sub>SDH</sub> |                     | 0.5t <sub>cy</sub> -300 | _    | _    | ns   |

Note. Shift Data Hold Time:

External circuit for SCK pin and SO pin Serial port (completion of transmisson)



RECOMMENDED OSCILLATING CONDITIONS

 $(V_{SS} = 0V, V_{DD} = 2.7 \text{ to } 6.0V, T_{opr} = -30 \text{ to } 60^{\circ}\text{C})$ 

Recommended oscillating conditions of the 47P407V are equal to the 47C407A's.

D.C./A.C. CHARACTERISTICS

 $(V_{SS} = 0V)$ 

# (1) Read Operation

| PARAMETER                 | SYMBOL           | CONDITION                 | Min.                  | Тур. | Max.                  | UNIT |
|---------------------------|------------------|---------------------------|-----------------------|------|-----------------------|------|
| Output Level High Voltage | V <sub>IH4</sub> |                           | V <sub>CC</sub> × 0.7 | _    | V <sub>CC</sub>       | V    |
| Output Level Low Voltage  | V <sub>IL4</sub> |                           | 0                     | _    | V <sub>CC</sub> × 0.3 | >    |
| Supply Voltage            | V <sub>CC</sub>  |                           | 4.75                  |      | 6.0                   | V    |
| Programming Voltage       | $V_{PP}$         |                           | 4.73                  | _    | 0.0                   | v    |
| Address Access Time       | t <sub>ACC</sub> | $V_{CC} = 5.0 \pm 0.25 V$ | 0                     | -    | 350                   | ns   |



# (2) High Speed Programming Operation

| PARAMETER                            | SYMBOL           | CONDITION                     | Min.                  | Тур. | Max.                  | UNIT |
|--------------------------------------|------------------|-------------------------------|-----------------------|------|-----------------------|------|
| Input High Voltage                   | V <sub>IH4</sub> |                               | V <sub>CC</sub> × 0.7 | -    | V <sub>CC</sub>       | V    |
| Input Low Voltage                    | V <sub>IL4</sub> |                               | 0                     | _    | V <sub>CC</sub> × 0.3 | V    |
| Supply Voltage                       | V <sub>CC</sub>  |                               | 4.75                  | _    | 6.0                   | V    |
| V <sub>PP</sub> Power Supply Voltage | V <sub>PP</sub>  |                               | 12.0                  | 12.5 | 13.0                  | V    |
| Programming Pulse Width              | t <sub>PW</sub>  | V <sub>CC</sub> = 6.0 ± 0.25V | 0.95                  | 1.0  | 1.05                  | ms   |



# **TYPICAL CHARACTERISTICS**















