SGLS127 - JULY 2002 - **Controlled Baseline** - One Assembly/Test Site, One Fabrication - **Extended Temperature Performance of** -55°C to 125°C - **Enhanced Diminishing Manufacturing** Sources (DMS) Support - **Enhanced Product Change Notification** - Qualification Pedigree<sup>†</sup> - **Push-Pull CMOS Output Drives Capacitive** Loads Without Pullup Resistor, $I_0 = \pm 8 \text{ mA}$ - Very Low Power . . . 100 $\mu$ W Typ at 5 V - Fast Response Time . . . $t_{Pl\ H}$ = 2.7 $\mu$ s Typ With 5-mV Overdrive - Single-Supply Operation . . . 4 V to 16 V - **On-Chip ESD Protection** ### symbol (each comparator) ## description The TLC3702 consists of two independent micropower voltage comparators designed to operate from a single supply and be compatible with modern HCMOS logic systems. They are functionally similar to the LM339 but use one-twentieth of the power for similar response times. The push-pull CMOS output stage drives capacitive loads directly without a power-consuming pullup resistor to achieve the stated response time. Eliminating the pullup resistor not only reduces power dissipation, but also saves board space and component cost. The output stage is also fully compatible with TTL requirements. Texas Instruments LinCMOS™ process offers superior analog performance to standard CMOS processes. Along with the standard CMOS advantages of low power without sacrificing speed, high input impedance, and low bias currents, the LinCMOS™ process offers extremely stable input offset voltages with large differential input voltages. This characteristic makes it possible to build reliable CMOS comparators. #### ORDERING INFORMATION | TA | PACKAGE‡ | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|----------|---------------|--------------------------|---------------------| | –55°C to 125°C | SOP – D | Tape and reel | TLC3702MDREP | 3702ME | <sup>‡</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. LinCMOS is a trademark of Texas Instruments Incorporated. <sup>†</sup> Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits. # functional block diagram (each comparator) # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>DD</sub> (see Note 1) | | |--------------------------------------------------------------|------------------------------| | Input voltage range, V <sub>I</sub> | | | Output voltage range, V <sub>O</sub> | – 0.3 V to V <sub>DD</sub> | | Input current, I <sub>1</sub> | ±5 mA | | Output current, IO (each output) | ±20 mA | | Total supply current into V <sub>DD</sub> | 40 mA | | Total current out of GND | 40 mA | | Continuous total power dissipation | See Dissipation Rating Table | | Operating free-air temperature range, T <sub>A</sub> | –55°C to 125°C | | Storage temperature range | | | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### **DISSIPATION RATING TABLE** | PACKAGE | $T_{\mbox{A}} \le 25^{\circ}\mbox{C}$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING | |---------|----------------------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|----------------------------------------| | D | 725 mW | 5.8 mW/°C | 464 mW | 377 mW | 145 mW | # recommended operating conditions | | MIN | NOM | MAX | UNIT | |------------------------------------------------|-----|-----|-----------------------|------| | Supply voltage, V <sub>DD</sub> | 4 | 5 | 16 | V | | Common-mode input voltage, V <sub>IC</sub> | 0 | | V <sub>DD</sub> – 1.5 | V | | High-level output current, IOH | | | -20 | mA | | Low-level output current, IOL | | | 20 | mA | | Operating free-air temperature, T <sub>A</sub> | -55 | | 125 | °C | NOTES: 1. All voltage values, except differential voltages, are with respect to network ground. <sup>2.</sup> Differential voltages are at IN+ with respect to IN-. # TLC3702-EP DUAL MICROPOWER LINCMOS™ VOLTAGE COMPARATOR SGLS127 - JULY 2002 # electrical characteristics at specified operating free-air temperature, $V_{DD}$ = 5 V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS† | TA | MIN | TYP | MAX | UNIT | |---------------|-----------------------------------|-------------------------------------------------------|----------------|-------------------------------|-----|-----|------| | \/ | lanut effect voltege | V <sub>DD</sub> = 5 V to 10 V, | 25°C | | 1.2 | 5 | \/ | | VIO | Input offset voltage | $V_{IC} = V_{ICR}$ min, See Note 3 | –55°C to 125°C | | | 10 | mV | | 1 | lanut affact augment | V 25V | 25°C | | 1 | | pА | | lio | Input offset current | V <sub>IC</sub> = 2.5 V | 125°C | | | 15 | nA | | 1 | lanut higa gurrant | V/10 2.5.V | 25°C | | 5 | | pА | | IB | Input bias current | V <sub>IC</sub> = 2.5 V | 125°C | | | 30 | nA | | \/ | Common mode input voltage range | | 25°C | 0 to<br>V <sub>DD</sub> – 1 | | | ٧ | | VICR | Common-mode input voltage range | | –55°C to 125°C | 0 to<br>V <sub>DD</sub> – 1.5 | | | V | | | | | 25°C | | 84 | | | | CMRR | Common-mode rejection ratio | $V_{IC} = V_{ICR}min$ | 125°C | | 83 | | dB | | | | | –55°C | | 82 | | | | | | | 25°C | | 85 | | | | kSVR | Supply-voltage rejection ratio | $V_{DD} = 5 \text{ V to } 10 \text{ V}$ | 125°C | | 85 | | dB | | | | | − 55°C | | 82 | | | | 1/ | High level output voltage | V- 4 V | 25°C | 4.5 | 4.7 | | V | | VOH | High-level output voltage | $V_{ID} = 1 \text{ V}, \qquad I_{OH} = -4 \text{ mA}$ | 125°C | 4.2 | | | V | | \/ <b>-</b> . | Low lovel output voltage | V/= 4.V/ | 25°C | | 210 | 300 | mV | | VOL | Low-level output voltage | $V_{ID} = -1 V$ , $I_{OH} = -4 \text{ mA}$ | 125°C | | | 500 | 1117 | | | Cumply oursent (both composition) | Outpute law No load | 25°C | | 18 | 40 | | | IDD | Supply current (both comparators) | Outputs low, No load | –55°C to 125°C | | | 90 | μΑ | <sup>&</sup>lt;sup>†</sup> All characteristics are measured with zero common-mode voltage unless otherwise noted. NOTE 3. The offset voltage limits given are the maximum values required to drive the output up to $4.5\ V$ or down to $0.3\ V$ . # TLC3702-EP DUAL MICROPOWER LINCMOS™ VOLTAGE COMPARATOR SGLS127 - JULY 2002 # switching characteristics, $V_{DD}$ = 5 V, $T_A$ = 25°C | | PARAMETER | TEST | TEST CONDITIONS | | MAX | UNIT | |----------------|---------------------------------------------------------------|---------------------------------------|-------------------|------|-----|------| | | Propagation delay time, low-to-high-level output <sup>†</sup> | f = 10 kHz,<br>C <sub>L</sub> = 50 pF | Overdrive = 2 mV | 4.5 | | μs | | tpLH | | | Overdrive = 5 mV | 2.7 | | | | | | | Overdrive = 10 mV | 1.9 | | | | | | ос – 30 рі | Overdrive = 20 mV | 1.4 | | | | | | | Overdrive = 40 mV | 1.1 | | | | | Propagation delay time, high-to-low-level output <sup>†</sup> | V <sub>I</sub> = 1.4 V step at IN+ | | 1.1 | 1.1 | | | | | f = 10 kHz,<br>C <sub>L</sub> = 50 pF | Overdrive = 2 mV | 4 | | μs | | | | | Overdrive = 5 mV | 2.3 | | | | tPHL | | | Overdrive = 10 mV | 1.5 | | | | | | | Overdrive = 20 mV | 0.95 | | | | | | | Overdrive = 40 mV | 0.65 | | | | | | V <sub>I</sub> = 1.4 V step at IN+ | | 0.15 | | | | tf | Fall time | f = 10 kHz,<br>C <sub>L</sub> = 50 pF | Overdrive = 50 mV | 50 | | ns | | t <sub>r</sub> | Rise time | f = 10 kHz,<br>C <sub>L</sub> = 50 pF | Overdrive = 50 mV | 125 | | ns | $<sup>\</sup>ensuremath{^{\dagger}}$ Simultaneous switching of inputs causes degradation in output response. #### PRINCIPLES OF OPERATION ## **LinCMOS™** process The LinCMOS™ process is a linear polysilicon-gate CMOS process. Primarily designed for single-supply applications, LinCMOS™ products facilitate the design of a wide range of high-performance analog functions from operational amplifiers to complex mixed-mode converters. While digital designers are experienced with CMOS, MOS technologies are relatively new for analog designers. This short guide is intended to answer the most frequently asked questions related to the quality and reliability of LinCMOS™ products. Further questions should be directed to the nearest TI field sales office. #### electrostatic discharge CMOS circuits are prone to gate oxide breakdown when exposed to high voltages even if the exposure is only for very short periods of time. Electrostatic discharge (ESD) is one of the most common causes of damage to CMOS devices. It can occur when a device is handled without proper consideration for environmental electrostatic charges, e.g., during board assembly. If a circuit in which one amplifier from a dual op amp is being used and the unused pins are left open, high voltages tend to develop. If there is no provision for ESD protection, these voltages may eventually punch through the gate oxide and cause the device to fail. To prevent voltage buildup, each pin is protected by internal circuitry. Standard ESD-protection circuits safely shunt the ESD current by providing a mechanism whereby one or more transistors break down at voltages higher than the normal operating voltages but lower than the breakdown voltage of the input gate. This type of protection scheme is limited by leakage currents which flow through the shunting transistors during normal operation after an ESD voltage has occurred. Although these currents are small, on the order of tens of nanoamps, CMOS amplifiers are often specified to draw input currents as low as tens of picoamps. To overcome this limitation, TI design engineers developed the patented ESD-protection circuit shown in Figure 1. This circuit can withstand several successive 2-kV ESD pulses, while reducing or eliminating leakage currents that may be drawn through the input pins. A more detailed discussion of the operation of the TI ESD-protection circuit is presented on the next page. All input and output pins on LinCMOS<sup>TM</sup> and Advanced LinCMOS<sup>TM</sup> products have associated ESD-protection circuitry that undergoes qualification testing to withstand 2000 V discharged from a 100-pF capacitor through a 1500- $\Omega$ resistor (human body model) and 200 V from a 100-pF capacitor with no current-limiting resistor (charged device model). These tests simulate both operator and machine handling of devices during normal test and assembly operations. Figure 1. LinCMOS™ ESD-Protection Schematic LinCMOS and Advanced LinCMOS are trademarks of Texas Instruments Incorporated. SGLS127 - JULY 2002 #### PRINCIPLES OF OPERATION #### input protection circuit operation Texas Instruments patented protection circuitry allows for both positive- and negative-going ESD transients. These transients are characterized by extremely fast rise times and usually low energies, and can occur both when the device has all pins open and when it is installed in a circuit. ### positive ESD transients Initial positive charged energy is shunted through Q1 to $V_{SS}$ . Q1 turns on when the voltage at the input rises above the voltage on the $V_{DD}$ pin by a value equal to the $V_{BE}$ of Q1. The base current increases through R2 with input current as Q1 saturates. The base current through R2 forces the voltage at the drain and gate of Q2 to exceed its threshold level ( $V_T \sim 22$ to 26 V) and turn Q2 on. The shunted input current through Q1 to $V_{SS}$ is now shunted through the n-channel enhancement-type MOSFET Q2 to $V_{SS}$ . If the voltage on the input pin continues to rise, the breakdown voltage of the zener diode D3 is exceeded and all remaining energy is dissipated in R1 and D3. The breakdown voltage of D3 is designed to be 24 V to 27 V, which is well below the gate-oxide voltage of the circuit to be protected. ## negative ESD transients The negative charged ESD transients are shunted directly through D1. Additional energy is dissipated in R1 and D2 as D2 becomes forward biased. The voltage seen by the protected circuit is –0.3 V to –1 V (the forward voltage of D1 and D2). ### circuit-design considerations LinCMOS™ products are being used in actual circuit environments that have input voltages that exceed the recommended common-mode input voltage range and activate the input protection circuit. Even under normal operation, these conditions occur during circuit power up or power down, and in many cases, when the device is being used for a signal conditioning function. The input voltages can exceed V<sub>ICR</sub> and not damage the device only if the inputs are current limited. The recommended current limit shown on most product data sheets is ±5 mA. Figure 2 and Figure 3 show typical characteristics for input voltage versus input current. Normal operation and correct output state can be expected even when the input voltage exceeds the positive supply voltage. Again, the input current should be externally limited even though internal positive current limiting is achieved in the input protection circuit by the action of Q1. When Q1 is on, it saturates and limits the current to approximately 5-mA collector current by design. When saturated, Q1 base current increases with input current. This base current is forced into the $V_{DD}$ pin and into the device $I_{DD}$ or the $V_{DD}$ supply through R2 producing the current limiting effects shown in Figure 2. This internal limiting lasts only as long as the input voltage is below the $V_{T}$ of Q2. When the input voltage exceeds the negative supply voltage, normal operation is affected and output voltage states may not be correct. Also, the isolation between channels of multiple devices (duals and quads) can be severely affected. External current limiting must be used since this current is directly shunted by D1 and D2 and no internal limiting is achieved. If normal output voltage states are required, an external input voltage clamp is required (see Figure 4). #### PRINCIPLES OF OPERATION ## circuit-design considerations (continued) **INPUT CURRENT** vs INPUT VOLTAGE T<sub>A</sub> = 25° C 9 8 7 I - Input Current - mA 6 5 3 2 1 V<sub>DD</sub> – 0.3 $V_{DD} - 0.5$ $V_{DD} - 0.7$ $V_{DD} - 0.9$ V<sub>I</sub> - Input Voltage - V Figure 2 Figure 3 Positive Voltage Input Current Limit: $$R_{I} \; = \; \frac{V_{I} - V_{DD} - \, 0.3 \; \, V}{5 \; mA}$$ Negative Voltage Input Current Limit: $$R_{I} = \frac{-V_{I} - V_{DD} - (-0.3 \text{ V})}{5 \text{ mA}}$$ NOTE A: If the correct input state is required when the negative input exceeds GND, a Schottky clamp is required. Figure 4. Typical Input Current-Limiting Configuration for a LinCMOS™ Comparator #### PARAMETER MEASUREMENT INFORMATION The TLC3702 contains a digital output stage which, if held in the linear region of the transfer curve, can cause damage to the device. Conventional operational amplifier/comparator testing incorporates the use of a servo loop which is designed to force the device output to a level within this linear region. Since the servo-loop method of testing cannot be used, we offer the following alternatives for measuring parameters such as input offset voltage, common-mode rejection, etc. To verify that the input offset voltage falls within the limits specified, the limit value is applied to the input as shown in Figure 5(a). With the noninverting input positive with respect to the inverting input, the output should be high. With the input polarity reversed, the output should be low. A similar test can be made to verify the input offset voltage at the common-mode extremes. The supply voltages can be slewed to provide greater accuracy, as shown in Figure 5(b) for the $V_{ICR}$ test. This slewing is done instead of changing the input voltages. A close approximation of the input offset voltage can be obtained by using a binary search method to vary the differential input voltage while monitoring the output state. When the applied input voltage differential is equal, but opposite in polarity, to the input offset voltage, the output changes states. Figure 6 illustrates a practical circuit for direct dc measurement of input offset voltage that does not bias the comparator in the linear region. The circuit consists of a switching mode servo loop in which IC1a generates a triangular waveform of approximately 20-mV amplitude. IC1b acts as a buffer, with C2 and R4 removing any residual dc offset. The signal is then applied to the inverting input of the comparator under test, while the noninverting input is driven by the output of the integrator formed by IC1c through the voltage divider formed by R8 and R9. The loop reaches a stable operating point when the output of the comparator under test has a duty cycle of exactly 50%, which can only occur when the incoming triangle wave is sliced symmetrically or when the voltage at the noninverting input exactly equals the input offset voltage. Voltage dividers R8 and R9 provide an increase in input offset voltage by a factor of 100 to make measurement easier. The values of R5, R7, R8, and R9 can significantly influence the accuracy of the reading; therefore, it is suggested that their tolerance level be one percent or lower. Measuring the extremely low values of input current requires isolation from all other sources of leakage current and compensation for the leakage of the test socket and board. With a good picoammeter, the socket and board leakage can be measured with no device in the socket. Subsequently, this open socket leakage value can be subtracted from the measurement obtained with a device in the socket to obtain the actual input current of the device. Figure 5. Method for Verifying That Input Offset Voltage Is Within Specified Limits #### PARAMETER MEASUREMENT INFORMATION Figure 6. Circuit for Input Offset Voltage Measurement Response time is defined as the interval between the application of an input step function and the instant when the output reaches 50% of its maximum value. Response time for the low-to-high-level output is measured from the leading edge of the input pulse, while response time for the high-to-low-level output is measured from the trailing edge of the input pulse. Response time measurement at low input signal levels can be greatly affected by the input offset voltage. The offset voltage should be balanced by the adjustment at the inverting input as shown in Figure 7, so that the circuit is just at the transition point. A low signal, for example 105-mV overdrive, causes the output to change state. #### PARAMETER MEASUREMENT INFORMATION NOTE A: $C_L$ includes probe and jig capacitance. Figure 7. Response, Rise, and Fall Times Circuit and Voltage Waveforms # **Table of Graphs** | | | | FIGURE | |------------------|-------------------------------------------------|--------------------------------------------------------------|----------------| | VIO | Input offset voltage | Distribution | 8 | | l <sub>IB</sub> | Input bias current | vs Free-air temperature | 9 | | CMRR | Common-mode rejection ratio | vs Free-air temperature | 10 | | ksvr | Supply-voltage rejection ratio | vs Free-air temperature | 11 | | Vон | High-level output current | vs Free-air temperature<br>vs High-level output current | 12<br>13 | | VOL | Low-level output voltage | vs Low-level output current vs Free-air temperature | 14<br>15 | | t <sub>t</sub> | Transition time | vs Load capacitance | 16 | | | Supply current response | vs Time | 17 | | | Low-to-high-level output response | Low-to-high level output propagation delay time | 18 | | | High-to-low level output response | High-to-low level output propagation delay time | 19 | | <sup>t</sup> PLH | Low-to-high level output propagation delay time | vs Supply voltage | 20 | | <sup>t</sup> PHL | High-to-low level output propagation delay time | vs Supply voltage | 21 | | l <sub>DD</sub> | Supply current | vs Frequency<br>vs Supply voltage<br>vs Free-air temperature | 22<br>23<br>24 | # DISTRIBUTION OF INPUT OFFSET VOLTAGE ## Figure 8 # INPUT BIAS CURRENT vs FREE-AIR TEMPERATURE Figure 9 <sup>†</sup> Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices. #### **COMMON-MODE REJECTION RATIO** vs FREE-AIR TEMPERATURE 90 CMRR - Common-Mode Rejection Ratio - dB 88 $V_{DD} = 5 V$ 86 84 82 80 78 76 74 72 70 -75 -50 -25 0 25 50 75 100 125 T<sub>A</sub> - Free-Air Temperature - °C 90 88 86 84 82 SUPPLY VOLTAGE REJECTION RATIO Figure 11 Figure 10 HIGH-LEVEL OUTPUT VOLTAGE vs HIGH-LEVEL OUTPUT CURRENT Figure 13 <sup>†</sup> Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices. Figure 16 C<sub>L</sub> - Load Capacitance - pF # LOW-LEVEL OUTPUT VOLTAGE vs FREE-AIR TEMPERATURE Figure 15 # SUPPLY CURRENT RESPONSE TO AN OUTPUT VOLTAGE TRANSITION Figure 17 <sup>†</sup> Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices. #### TYPICAL CHARACTERISTICS # LOW-TO-HIGH-LEVEL OUTPUT RESPONSE FOR VARIOUS INPUT OVERDRIVES Figure 18 # LOW-TO-HIGH-LEVEL #### OUTPUT RESPONSE TIME vs SUPPLY VOLTAGE Figure 20 # HIGH-TO-LOW-LEVEL OUTPUT RESPONSE FOR VARIOUS INPUT OVERDRIVES Figure 19 #### HIGH-TO-LOW-LEVEL OUTPUT RESPONSE TIME VS #### vs SUPPLY VOLTAGE Figure 24 <sup>†</sup> Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices. The inputs should always remain within the supply rails in order to avoid forward biasing the diodes in the electrostatic discharge (ESD) protection structure. If either input exceeds this range, the device is not damaged as long as the input is limited to less than 5 mA. To maintain the expected output state, the inputs must remain within the common-mode range. For example, at 25°C with V<sub>DD</sub> = 5 V, both inputs must remain between −0.2 V and 4 V to ensure proper device operation. To ensure reliable operation, the supply should be decoupled with a capacitor $(0.1 \,\mu\text{F})$ that is positioned as close to the device as possible. The TLC3702 has internal ESD-protection circuits that prevent functional failures at voltages up to 2000 V as tested under MIL-STD-883C, Method 3015.2; however, care should be exercised in handling these devices as exposure to ESD may result in the degradation of the device parametric performance. **Table of Applications** | | FIGURE | |----------------------------------------------|--------| | Pulse-width-modulated motor speed controller | 25 | | Enhanced supply supervisor | 26 | | Two-phase nonoverlapping clock generator | 27 | | Micropower switching regulator | 28 | NOTES: A. The recommended minimum capacitance is 10 μF to eliminate common ground switching noise. B. Adjust C1 for change in oscillator frequency. Figure 25. Pulse-Width-Modulated Motor Speed Controller NOTES: A. $V_{(UNREG)} = 2.5 \frac{(R1 + R2)}{R2}$ B. The value of $C_T$ determines the time delay of reset. Figure 26. Enhanced Supply Supervisor NOTES: A. Adjust C1 for a change in oscillator frequency where: $1/f = 1.85(100 \text{ k}\Omega)\text{C1}$ - B. Adjust R1 and R3 to change duty cycle - C. Adjust R2 to change deadtime Figure 27. Two-Phase Nonoverlapping Clock Generator NOTES: A. Adjust C1 for a change in oscillator frequency B. TLC271 - Tie pin 8 to pin 7 for low bias operation C. SK9504 – VDS = 40 V IDS = 1 A D. To achieve microampere current drive, the inductance of the circuit must be increased. Figure 28. Micropower Switching Regulator SGLS127 - JULY 2002 #### **MECHANICAL DATA** ## D (R-PDSO-G\*\*) ## 14 PIN SHOWN ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15). D. Falls within JEDEC MS-012 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2002, Texas Instruments Incorporated