### WIDEBAND, FET-INPUT OPERATIONAL AMPLIFIER ### **FEATURES** Gain Bandwidth Product: 180 MHz • Slew Rate: 100 V/μs Maximum Input Bias Current: 100 pA Input Voltage Noise: 5.4 nV/√Hz Maximum Input Offset Voltage: 4 mV Input Impedance: 10<sup>9</sup> Ω || 10 pF Power Supply Voltage Range: ±5 to ±15 V Unity Gain Stable ### **APPLICATIONS** Wideband Photodiode Amplifier High-Speed Transimpedance Gain Stage Test and Measurement Systems Current-DAC Output Buffer Active Filtering High-Speed Signal Integrator High-Impedance Buffer ### **DESCRIPTION** The THS4601 is a high-speed, FET-input operational amplifier designed for applications requiring wideband operation, high-input impedance, and high-power supply voltages. By providing a 180-MHz gain-bandwidth product, ±15-V supply operation, and 100-pA input bias current, the THS4601 is capable of wideband transimpedance gain and large output signal swing simultaneously. Low current and voltage noise allow amplification of extremely low-level input signals while still maintaining a large signal-to-noise ratio. The characteristics of the THS4601 ideally suit it for use as a wideband photodiode amplifier. Photodiode output current is a prime candidate for transimpedance amplification, an application of which is illustrated in Figure 1. Other potential applications include test and measurement systems requiring high-input impedance, digital-to-analog converter output buffering, high-speed integration, and active filtering. #### A SELECTION OF RELATED OPERATIONAL AMPLIFIER PRODUCTS | DEVICE | V <sub>S</sub><br>(V) | BW<br>(MHz) | SLEW RATE<br>(V/μs) | VOLTAGE <u>N</u> OISE<br>(nV√Hz) | DESCRIPTION | |--------|-----------------------|-------------|---------------------|----------------------------------|---------------------------------------| | OPA627 | ±15 | 16 | 55 | 4.5 | Unity-gain stable FET-input amplifier | | OPA637 | ±15 | 80 | 135 | 4.5 | Gain of +5 stable FET-input amplifier | | OPA655 | ±5 | 400 | 290 | 6 | Unity-gain stable FET-input amplifier | Figure 1. Wideband Photodiode Transimpedance Amplifier Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ### THS4601 D AND DDA PACKAGE (TOP VIEW) ### **Terminal Functions** | TERM | IINAL | DECODITION | |-----------------|---------|-----------------------------------------| | NAME | NO. | DESCRIPTION | | NC | 1, 5, 8 | These pins have no internal connection. | | IN- | 2 | Inverting input of the amplifier | | IN+ | 3 | Noninverting input of the amplifier | | V <sub>S-</sub> | 4 | Negative power supply | | OUT | 6 | Output of the amplifier | | V <sub>S+</sub> | 7 | Positive power supply | ### absolute maximum ratings over operating free-air temperature (unless otherwise noted)† | Supply voltage, V <sub>S+</sub> · · · · · · · · · · · · · · · · · · · | |-----------------------------------------------------------------------| | Supply voltage, V <sub>S</sub> 16.5 \ | | nput voltage, V <sub>I</sub> ±V <sub>S</sub> | | Dutput current, I <sub>O</sub> | | Differential input voltage, V <sub>ID</sub> ±4 \ | | Maximum junction temperature, T <sub>J</sub> 150°C | | Operating free-air temperature, T <sub>A</sub> . C-suffix | | I-suffix | | Storage temperature, T <sub>stg</sub> 65°C to 125°C | | ead temperature 1,6 mm (1/16 inch) from cases for 10 seconds | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### PACKAGE AND ORDERING INFORMATION | PRODUCT | PACKAGE | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE RANGE | PACKAGE MARKING | |-------------|-----------------------------------|-----------------------|--------------------------------|-----------------| | THS4601CD | SOIC surface mount | 8D | 0°C to 70°C | 4601C | | THS4601ID | SOIC surface mount | 8D | –40°C to 85°C | 46011 | | THS4601CDDA | SOIC surface mount with PowerPAD™ | 8DDA | 0°C to 70°C | 4601C | | THS4601IDDA | SOIC surface mount with PowerPAD™ | 8DDA | –40°C to 85°C | 46011 | NOTE: The THS4601 is available taped and reeled. Add an R suffix to the device type when ordering (e.g., THS4601IDR). PowerPAD is a trademark of Texas Instruments. ### electrical specifications: V $_{\mbox{S}}$ = $\pm 15$ V: R $_{\mbox{F}}$ = 250 $\Omega$ , R $_{\mbox{L}}$ = 1 k $\Omega$ and G = +2 (unless otherwise noted) | | | | | | THS | 1601 | | | | |------------------------------------------------|----------------|--------------------------------------------------------------------|------------------------|---------------------|------------------|------------------|-------------|-----------------------|--| | PARAMETER | | TEST CONDITIONS | TYP | 0 | VER TEN | IPERATU | RE | | | | | | TEST CONDITIONS | 25°C | 25°C | 0°C to<br>70°C | -40°C<br>to 85°C | MIN/<br>MAX | UNIT | | | AC PERFORMANCE | | | | | | | | | | | | | $G = +1, V_O = 20 \text{ mV}_{pp}, R_F = 0 \Omega$ | 440 | | | | Тур | MHz | | | | | $G = +2$ , $V_O = 40 \text{ mV}_{pp}$ , $R_F = 62 \Omega$ | 95 | | | | Тур | MHz | | | Small-signal bandwidt | h | $G = +5$ , $V_O = 100 \text{ mV}_{pp}$ , $R_F = 500 \Omega$ | 36 | | | | Тур | MHz | | | | | $G = +10, V_O = 200 \text{ mV}_{pp},$<br>$R_F = 1 \text{ k}\Omega$ | 18 | | | | Тур | MHz | | | Gain-bandwidth produ | ct | G > +10 | 180 | | | | Тур | MHz | | | Bandwidth for 0.1 dB f | latness | $G = +2$ , $V_O = 200 \text{ mV}_{pp}$ | 5 | | | | Тур | MHz | | | Large-signal bandwidt | h | $G = +5$ , $V_O = 10 V_{pp}$ | 3 | | | | Тур | MHz | | | Slew rate, SR | | G = +5, 10 V Step | 100 | | | | Тур | V/μs | | | Rise/fall time, t <sub>f</sub> /t <sub>f</sub> | | 1.0 V Step | 7 | | | | Тур | ns | | | O a titli a mati as a sa | 0.01% | G = +5, V <sub>O</sub> = 5 V Step | 170 | | | | Тур | ns | | | Settling time, t <sub>S</sub> | 0.1% | G = +5, V <sub>O</sub> = 5 V Step | 135 | | | | Тур | ns | | | Harmonic distortion | | $G = +2, f = 1 MHz, V_O = 2V_{pp}$ | | | | | | | | | 2 <sup>nd</sup> Harmonic | | $R_L = 100 \Omega$ | -65 | | | | Тур | JD. | | | | | $R_L = 1 \text{ k}\Omega$ | -77 | | | | Тур | dBc | | | ord Hammania | | $R_L = 100 \Omega$ | -73 | | | | Тур | dBo | | | 3 <sup>rd</sup> Harmonic | | $R_L = 1 \text{ k}\Omega$ | -96 | | | | Тур | dBc | | | Input voltage noise, V | า | f > 10 kHz | 5.4 | | | | Тур | nV/√Hz | | | Input current noise, In | | f > 10 kHz | 5.5 | | | | Тур | fA/√Hz | | | Differential gain (NTS) | C, PAL) | $G = +2$ , $R_L = 150 Ω$ | 0.02% | | | | Тур | | | | Differential phase (NT | SC, PAL) | $G = +2$ , $R_L = 150 Ω$ | 0.08 | | | | Тур | ٥ | | | DC PERFORMANCE | | | | | | | | | | | Open-loop voltage gai | n | $G = -10$ , $R_L = 1$ kΩ | 105 | 94 | 92 | 90 | Min | dB | | | Input offset voltage, V | 0 | V <sub>CM</sub> = 0 V | 1.0 | 4.0 | 4.5 | 5.0 | Max | mV | | | Average offset volta | age drift | V <sub>CM</sub> = 0 V | | | ±10 | ±10 | Тур | μV/°C | | | Input bias current, I <sub>IB</sub> | | V <sub>CM</sub> = 0 V | 30 | 100 | 550 | 1100 | Max | pА | | | Average bias curre | nt drift | V <sub>CM</sub> = 0 V | | | 50 | 50 | Тур | pA/°C | | | Input offset current, I <sub>IO</sub> | | V <sub>CM</sub> = 0 V | 2 | 100 | 200 | 300 | Max | pА | | | Average offset current drift | | V <sub>CM</sub> = 0 V | | | 5 | 5 | Тур | pA/°C | | | INPUT | | | | | | | | | | | Common-mode input range, V <sub>IC</sub> | | | ±13.0 | 12.6<br>to<br>–12.0 | 12.5 to<br>-11.9 | 12.4 to<br>-11.8 | Min | ٧ | | | Common-mode rejecti | on ratio, CMRR | | 110 | 100 | 95 | 90 | Min | dB | | | Input impedance, Zid | Differential | | 10 <sup>9</sup> 3.5 | | | | Тур | $\Omega \parallel pF$ | | | Input impedance, Zic | Common-mode | | 10 <sup>9</sup> 6.5 | | | | Тур | $\Omega \parallel pF$ | | # electrical specifications: V<sub>S</sub> = $\pm$ 15 V: R<sub>F</sub> = 250 $\Omega$ , R<sub>L</sub> = 1k $\Omega$ and G = +2 (unless otherwise noted) (continued) | | | | | THS4601 | | | | | | |----------------------------------------------|----------|-----------------------|------------------|------------------|------------------|------------------|-------------|------|--| | PARAMETER | | TEST CONDITIONS | TYP | OVER TEMPERATURE | | | | | | | | | TEST CONDITIONS | 25°C | 25°C | 0°C to<br>70°C | –40°C<br>to 85°C | MIN/<br>MAX | UNIT | | | OUTPUT | | | | | • | • | | • | | | Voltage output swing | | R <sub>L</sub> = 1 kΩ | 12.8 to<br>-13.4 | 12.4 to<br>-13.1 | 12.3 to<br>-13.0 | 12.1 to<br>-12.8 | Min | V | | | Oursel and and I | Sourcing | D 00.0 | -80 | -60 | -60 | -59 | Min | 4 | | | Current output, IO | Sinking | R <sub>L</sub> = 20 Ω | 50 | 35 | 35 | 34 | Min | mA | | | Closed-loop output impedance, Z <sub>O</sub> | | G = +1, f = 1 MHz | 0.1 | | | | Тур | Ω | | | POWER SUPPLY | | | | | | | | | | | Specified operating volta | ige | | ±15 | ±16.5 | ±16.5 | ±16.5 | Max | V | | | Maximum quiescent curr | ent | | 10.0 | 11.5 | 11.7 | 12.0 | Max | mA | | | Minimum quiescent curre | ent | | 10.0 | 8.5 | 8.3 | 8.0 | Min | mA | | | | +PSRR | | 115 | 90 | 88 | 86 | Min | | | | Power supply rejection | -PSRR | | 115 | 90 | 88 | 86 | Min | dB | | | TEMPERATURE | | | | | | | | | | | Specified operating range, TA | | | -40 to 85 | | | | Тур | °C | | | Thermal resistance, θ <sub>JA</sub> | | Junction-to-ambient | | | | | | | | | 8D: SO-8 | | | 170 | | | | Тур | °C/W | | | 8DDA: SO-8 with Powe | rPAD | | 66.6 | | | | Тур | °C/W | | ### electrical specifications: V<sub>S</sub> = $\pm 5$ V: R<sub>F</sub> = 250 $\Omega$ , R<sub>L</sub> = 1 k $\Omega$ and G = +2 (unless otherwise noted) | | | | | | THS | 4601 | | | | |------------------------------------------------|--------------|--------------------------------------------|------------------------|-----------------|----------------|------------------|-------------|-----------------------|--| | PARAMETER | | TEST CONDITIONS | TYP | OVER TEMPERATUR | | | RΕ | | | | | | | 25°C | 25°C | 0°C to<br>70°C | –40°C<br>to 85°C | MIN/<br>MAX | UNIT | | | AC PERFORMANCE | | • | | • | | • | • | | | | | | $G = +1, V_O = 20 \text{ mV}_{pp}$ | 400 | | | | Тур | MHz | | | | | $G = +2, V_O = 40 \text{ mV}_{pp}$ | 100 | | | | Тур | MHz | | | Small-signal bandwidtl | n | $G = +5, V_O = 100 \text{ mV}_{pp}$ | 50 | | | | Тур | MHz | | | | | $G = +10, V_O = 200 \text{ mV}_{pp}$ | 18 | | | | Тур | MHz | | | Gain-bandwidth produ | ct | G > +10 | 180 | | | | Тур | MHz | | | Bandwidth for 0.1 dB f | latness | $G = +2$ , $V_O = 200 \text{ mV}_{pp}$ | 5 | | | | Тур | MHz | | | Large-signal bandwidtl | h | G = +5, V <sub>O</sub> = 5 V <sub>pp</sub> | 6 | | | | Тур | MHz | | | Slew rate, SR | | G = +5, 5 V Step | 100 | | | | Тур | V/μs | | | Rise/fall time, t <sub>r</sub> /t <sub>f</sub> | | 1.0 V Step | 8 | | | | Тур | ns | | | Ostilis a Casa I | 0.01% | G = +5, V <sub>O</sub> = 2 V Step | 140 | | | | Тур | ns | | | Settling time, t <sub>S</sub> | 0.1% | G = +5, V <sub>O</sub> = 2 V Step | 170 | | | | Тур | ns | | | Harmonic distortion | | $G = +2, f = 1 MHz, V_O = 2V_{pp}$ | | | | | | | | | and u | | R <sub>L</sub> = 100 Ω | -74 | | | | Тур | JD. | | | 2 <sup>nd</sup> Harmonic | | $R_L = 1 k\Omega$ | -84 | | | | Тур | dBc | | | 3 <sup>rd</sup> Harmonic | | $R_L = 100 \Omega$ | -79 | | | | Тур | | | | | | $R_L = 1 \text{ k}\Omega$ | -94 | | | | Тур | dBc | | | Input voltage noise, V <sub>n</sub> | | f > 10 kHz | 5.4 | | | | Тур | nV/√H | | | Input current noise, In | | f > 10 kHz | 5.5 | | | | Тур | fA/√H: | | | Differential gain (NTSC and PAL) | | $G = +2$ , $R_L = 150 Ω$ | 0.02% | | | | Тур | | | | Differential phase (NTS | SC and PAL) | $G = +2$ , $R_L = 150 Ω$ | 0.08 | | | | Тур | 0 | | | DC PERFORMANCE | | • | | • | | • | • | | | | Open-loop voltage gair | n | $G = -10$ , $R_L = 1$ kΩ | 105 | 94 | 92 | 90 | Min | dB | | | Input offset voltage, VI | 0 | V <sub>CM</sub> = 0 V | 1.0 | 4.0 | 4.5 | 5.0 | Max | mV | | | Average offset volta | age drift | VCM = 0 V | | | ±10 | ±10 | Тур | μV/°C | | | Input bias current, I <sub>IB</sub> | | VCM = 0 V | 20 | 100 | 550 | 1100 | Max | pА | | | Average bias curre | nt drift | V <sub>CM</sub> = 0 V | | | 50 | 50 | Тур | pA/°C | | | Input offset current, I <sub>IC</sub> | ) | V <sub>CM</sub> = 0 V | 1 | 100 | 200 | 300 | Max | pА | | | Average offset curre | ent drift | V <sub>CM</sub> = 0 V | | | 5 | 5 | Тур | pA/°C | | | INPUT | | • | • | | • | • | | <u> </u> | | | Common-mode input range, V <sub>IC</sub> | | | ±2.2 | 2.7 to<br>-2.0 | 2.6 to<br>-1.9 | 2.5 to<br>-1.8 | Min | V | | | Common-mode rejection ratio, CMRR | | | 110 | 100 | 95 | 90 | Min | dB | | | Input impedance, Z <sub>id</sub> | Differential | | 10 <sup>9</sup> 3.5 | | | | Тур | $\Omega \parallel pl$ | | | Input impedance, Z <sub>iC</sub> Common-mode | | | 109 6.5 | | | | Тур | Ω pl | | | OUTPUT | • | • | | • | | • | | | | | Voltage output swing | | $R_L = 1 \text{ k}\Omega$ | 2.9 to<br>-3.5 | 2.6 to<br>-3.3 | 2.5 to<br>-3.2 | 2.3 to<br>-3.1 | Min | V | | | | Sourcing | | -65 | -48 | -48 | -47 | Min | | | | Current output, IO | Sinking | R <sub>L</sub> = 20 Ω | 45 | 30 | 30 | 29 | Min | mA | | | Closed-loop output imp | · · | G = +1, f = 1 MHz | 0.1 | | | t | Тур | Ω | | # electrical specifications: $V_S$ = $\pm 5$ V; $R_F$ = 250 $\Omega$ , $R_L$ = 1 $k\Omega$ and G = +2 (unless otherwise noted) (continued) | | | | | | THS4 | 601 | • | | |-----------------------------|-------------------|---------------------|-----------|------------------|----------------|---------------------------|-----|------| | PARAMETER | | TEST CONDITIONS | TYP | OVER TEMPERATURE | | | | | | | | TEST CONDITIONS | 25°C | 25°C | 0°C to<br>70°C | -40°C MIN/<br>to 85°C MAX | | UNIT | | POWER SUPPLY | | • | • | • | | • | | • | | Specified operating voltage | | | ±5 | ±16.5 | ±16.5 | ±16.5 | Max | V | | Maximum quiescent current | | | 9.6 | 11.2 | 11.4 | 11.7 | Max | mA | | Minimum quiescent curre | ent | | 9.6 | 8.2 | 8.0 | 7.7 | Min | mA | | | +PSRR | | 110 | 90 | 88 | 86 | Min | | | Power supply rejection | -PSRR | | 110 | 90 | 88 | 86 | Min | dB | | TEMPERATURE | • | | | | | | | | | Specified operating rang | e, T <sub>A</sub> | | -40 to 85 | | | | Тур | °C | | Thermal resistance, θJA | | Junction-to-ambient | | | | | | | | 8D: SO-8 | | | 170 | | | | Тур | °C/W | | 8DDA: SO-8 with Powe | rPAD | | 67 | | | | Тур | °C/W | ### **Table of Graphs** | | FIGURE | |--------------------------------------------------------|--------| | Small-Signal Unity Gain Frequency Response | 2 | | Large-Signal Unity Gain Frequency Response | 3 | | Small-Signal Frequency Response, Gain = +2 | 4 | | Small-Signal Frequency Response, Gain = +5 | 5 | | Small-Signal Frequency Response, Gain = +10 | 6 | | Small-Signal Frequency Response, Gain = +100 | 7 | | Open-Loop Gain and Phase vs Frequency | 8 | | Voltage Noise vs Frequency | 9 | | Rejection Ratios vs Frequency | 10 | | Closed-Loop Output Impedance vs Frequency | 11 | | Large-Signal Pulse Response | 12 | | Harmonic Distortion vs Frequency | 13 | | Harmonic Distortion vs Output Voltage Swing | 14 | | Slew Rate vs Output Voltage Step | 15 | | Input Bias Current vs Input Common-Mode Range | 16 | | Common-Mode Rejection Ratio vs Input Common-Mode Range | 17 | | Open-Loop Gain vs Temperature | 18 | | Input Bias Current vs Temperature | 19 | | Input Offset Current vs Temperature | 20 | | Offset Voltage vs Temperature | 21 | | Quiescent Current vs Temperature | 22 | | Output Current vs Temperature | 23 | | Output Voltage Swing vs Temperature | 24 | | Rejection Ratios vs Temperature | 25 | ### measurement conditions: $T_A = 25^{\circ}C$ , $R_L = 1 \text{ k}\Omega$ , $V_S = \pm 15 \text{ V}$ (unless otherwise noted) ### SMALL-SIGNAL UNITY GAIN FREQUENCY RESPONSE Figure 2 ## SMALL-SIGNAL FREQUENCY RESPONSE, Gain = 2, -6 -8 -8 -10 -20 -8 -10 -100 k 1 M 10 M 100 M 1 G Frequency – Hz Figure 4 #### SMALL-SIGNAL FREQUENCY RESPONSE, GAIN = +10 ### LARGE-SIGNAL UNITY GAIN FREQUENCY RESPONSE Figure 3 ### SMALL-SIGNAL FREQUENCY RESPONSE, #### SMALL-SIGNAL FREQUENCY RESPONSE, GAIN = +100 ### measurement conditions: $T_A = 25^{\circ}C$ , $R_L = 1 \text{ k}\Omega$ , $V_S = \pm 15 \text{ V}$ (unless otherwise noted) Figure 8 CLOSED-LOOP OUTPUT IMPEDANCE ### HARMONIC DISTORTION ### measurement conditions: T<sub>A</sub> = 25°C, R<sub>L</sub> = 1 k $\Omega$ , V<sub>S</sub> = $\pm$ 15 V (unless otherwise noted) ### ### measurement conditions: $T_A = 25^{\circ}C$ , $R_L = 1 \text{ k}\Omega$ , $V_S = \pm 15 \text{ V}$ (unless otherwise noted) ### QUIESCENT CURRENT ### **OUTPUT VOLTAGE SWING** Figure 22 ### OFFSET VOLTAGE Figure 21 ### **OUTPUT CURRENT** Figure 23 ### **REJECTION RATIOS** ### introduction The THS4601 is a high-speed, FET-input operational amplifier. The combination of its high frequency capabilities and its DC precision make it a design option for a wide variety of applications, including test and measurement, optical monitoring, transimpedance gain circuits, and high-impedance buffers. The applications section of the data sheet discusses these particular applications in addition to general information about the device and its features. ### transimpedance fundamentals FET-input amplifiers are often used in transimpedance applications because of their extremely high input impedance. A transimpedance block accepts a current as an input and converts this current to a voltage at the output. The high-input impedance associated with FET-input amplifiers minimizes errors in this process caused by the input bias currents, I<sub>IB</sub>, of the amplifier. ### designing the transimpedance circuit Typically, design of a transimpedance circuit is driven by the characteristics of the current source that provides the input to the gain block. A photodiode is the most common example of a capacitive current source that would interface with a transimpedance gain block. Continuing with the photodiode example, the system designer traditionally chooses a photodiode based on two opposing criteria: speed and sensitivity. Faster photodiodes cause a need for faster gain stages, and more sensitive photodiodes require higher gains in order to develop appreciable signal levels at the output of the gain stage. These parameters affect the design of the transimpedance circuit in a few ways. First, the speed of the photodiode signal determines the required bandwidth of the gain circuit. However, the required gain, based on the sensitivity of the photodiode, limits the bandwidth of the circuit. Additionally, the larger capacitance associated with a more sensitive signal source also detracts from the achievable speed of the gain block. The dynamic range of the input signal also places requirements on the amplifier's dynamic range. Knowledge of the source's output current levels, coupled with a desired voltage swing on the output, dictates the value of the feedback resistor, $R_{\rm F}$ . The transfer function from input to output is $V_{\rm OUT} = I_{\rm IN}R_{\rm F}$ . The large gain-bandwidth product of the THS4601 provides the capability for achieving both high transimpedance gain and wide bandwidth simultaneously. In addition, the high power supply rails provide the potential for a very wide dynamic range at the output, allowing for the use of input sources which possess wide dynamic range. The combination of these characteristics makes the THS4601 a design option for systems that require transimpedance amplification of wideband, low-level input signals. A standard transimpedance circuit is shown in Figure 26. Figure 26. Wideband Photodiode Transimpedance Amplifier ### designing the transimpedance circuit (continued) As indicated, the current source typically sets the requirements for gain, speed, and dynamic range of the amplifier. For a given amplifier and source combination, achievable performance is dictated by the following parameters: the amplifier's gain-bandwidth product, the amplifier's input capacitance, the source capacitance, the transimpedance gain, the amplifier's slew rate, and the amplifier's output swing. From this information, the optimal performance of a transimpedance circuit using a given amplifier can be determined. Optimal is defined here as providing the required transimpedance gain with a maximally flat frequency response. For the circuit shown in Figure 26, all but one of the design parameters is known; the feedback capacitor must be determined. Proper selection of the feedback capacitor prevents an unstable design, controls pulse response characteristics, provides maximally flat transimpedance bandwidth, and limits broadband integrated noise. The maximally flat frequency response results with $C_F$ calculated as shown in equation 1, where $C_F$ is the feedback capacitor, $R_F$ is the feedback resistor, $C_S$ is the total source capacitance (including amplifier input capacitance and parasitic capacitance at the inverting node), and GBP is the gain-bandwidth product of the amplifier in hertz. $$C_{F} = \frac{\frac{1}{\pi R_{F}GBP} + \sqrt{\left(\frac{1}{\pi R_{F}GBP}\right)^{2} + \frac{4C_{S}}{\pi R_{F}GBP}}}$$ (1) Once the optimal feedback capacitor has been selected, the transimpedance bandwidth can be calculated with equation 2. $$F_{-3 \text{ dB}} = \sqrt{\frac{\text{GBP}}{2\pi R_F \left(C_S + C_F\right)}}$$ $$C_{ICM} = C_{IDIFF} + C_P + C_D$$ $$C_{ICM} = C_{IDIFF} + C_P + C_D$$ $$C_{IDIFF} = C_D + C_{IDIFF} + C_D C_$$ NOTE: The total source capacitance is the sum of several distinct capacitances. Figure 27. Transimpedance Analysis Circuit ### designing the transimpedance circuit (continued) The feedback capacitor provides a pole in the noise gain of the circuit, counteracting the zero in the noise gain caused by the source capacitance. The pole is set such that the noise gain achieves a 20 dB per decade rate-of-closure with the open-loop gain response of the amplifier, resulting in a stable circuit. As indicated, the formula given provides the feedback capacitance for maximally flat bandwidth. Reduction in the value of the feedback capacitor can increase the signal bandwidth, but this occurs at the expense of peaking in the AC response. Figure 28. Transimpedance Circuit Bode Plot The performance of the THS4601 has been measured for a variety of transimpedance gains with a variety of source capacitances. The achievable bandwidths of the various circuit configurations are summarized numerically in the table. The frequency responses are presented in the Figures 27, 28, and 29. Note that the feedback capacitances do not correspond exactly with the values predicted by the equation. They have been tuned to account for the parasitic capacitance of the feedback resistor (typically 0.2 pF for 0805 surface mount devices) as well as the additional capacitance associated with the PC board. The equation should be used as a starting point for the design, with final values for C<sub>F</sub> optimized in the laboratory. ### designing the transimpedance circuit (continued) **Table 1. Transimpedance Performance Summary for Various Configurations** | SOURCE CAPACITANCE (pF) | TRANSIMPEDANCE GAIN ( $\Omega$ ) | FEEDBACK CAPACITANCE (pF) | -3 dB FREQUENCY<br>(MHz) | |-------------------------|----------------------------------|---------------------------|--------------------------| | 18 | 10k | 2.2 | 10.4 | | 18 | 100k | 0.6 | 3.3 | | 18 | 1M | 0 | 1.1 | | 47 | 10k | 3.3 | 7.6 | | 47 | 100k | 0.6 | 2.8 | | 47 | 1M | 0 | 0.88 | | 100 | 10k | 3.9 | 5.9 | | 100 | 100k | 1.5 | 1.3 | | 100 | 1M | 0 | 0.62 | | 220 | 10k | 5.6 | 3.8 | | 220 | 100k | 1.8 | 1.1 | | 220 | 1M | 0.4 | 0.36 | ### 10 $k\Omega$ Transimpedance bandwidth for various source capacitances ### 100 $k\Omega$ Transimpedance Bandwidth For Various source capacitances ### 1 MΩ TRANSIMPEDANCE BANDWIDTH FOR VARIOUS SOURCE CAPACITANCES ### measuring transimpedance bandwidth While there is no substitute for measuring the performance of a particular circuit under the exact conditions that are used in the application, the complete system environment often makes measurements harder. For transimpedance circuits, it is difficult to measure the frequency response with traditional laboratory equipment because the circuit requires a current as an input rather than a voltage. Also, the capacitance of the current source has a direct effect on the frequency response. A simple interface circuit can be used to emulate a capacitive current source with a network analyzer. With this circuit, transimpedance bandwidth measurements are simplified, making amplifier evaluation easier and faster. ### measuring transimpedance bandwidth (continued) NOTE: This interface network creates a capacitive, constant current source from a network analyzer and properly terminates the network analyzer at high frequencies. Figure 32. Emulating a Capacitive Current Source With a Network Analyzer The transconductance transfer function of the interface circuit is $$\frac{\frac{s}{2R_{S}\left(1+\frac{C_{1}}{C_{2}}\right)}}{s+\frac{1}{2R_{S}\left(C_{1}+C_{2}\right)}}.$$ This transfer function contains a zero at DC and a pole at $s = \frac{1}{2R_S(C_1 + C_2)}$ . The transconductance is constant at $\frac{1}{2R_S\left(1+\frac{C_1}{C_2}\right)}$ , above the pole frequency, providing a controllable AC current source. This circuit also properly terminates the network analyzer with 50 $\Omega$ at high frequencies. The second requirement for this current source is to provide the desired output impedance, emulating the output impedance of a photodiode or other current source. The output impedance of this circuit is given by $$Z_{O}(s) = \frac{C_{1} + C_{2}}{C_{1}C_{2}} \left[ \frac{s + \frac{1}{2R_{s}(C_{1} + C_{2})}}{s(s + \frac{1}{2R_{s}C_{1}})} \right].$$ Assuming $C_1 >> C_2$ , the equation reduces to $Z_O \approx \frac{1}{sC_2}$ , giving the appearance of a capacitive source at higher frequency. Capacitor values should be chosen to satisfy two requirements. First, C<sub>2</sub> should represent the anticipated capacitance of the true source. C<sub>1</sub> should then be chosen such that the corner frequency of the transconductance network is much less than the transimpedance bandwidth of the circuit. Choosing this corner frequency properly leads to more accurate measurements of the transimpedance bandwidth. If the interface circuit's corner frequency is too close to the bandwidth of the circuit, determining the power level in the flatband is difficult. A decade or more of flat bandwidth provides a good basis for determining the proper transimpedance bandwidth. ### alternative transimpedance configurations Other transimpedance configurations are possible. Three possibilities are shown below. The first configuration is a slight modification of the basic transimpedance circuit. By splitting the feedback resistor, the feedback capacitor value becomes more manageable and easier to control. This type of compensation scheme is useful when the feedback capacitor required in the basic configuration becomes so small that the parasitic effects of the board and components begin to dominate the total feedback capacitance. By reducing the resistance across the capacitor, the capacitor value can be increased. This mitigates the dominance of the parasitic effects. NOTE: Splitting the feedback resistor enables use of a larger, more manageable feedback capacitor. Figure 33. Alternative Transimpedance Configuration #1 The second configuration uses a resistive T-network to achieve very high transimpedance gains using relatively small resistor values. This topology can be very useful when the desired transimpedance gain exceeds the value of available resistors. The transimpedance gain is given by equation 3. $$R_{EQ} = R_{F1} \left( 1 + \frac{R_{F2}}{R_{F3}} \right)$$ $$R_{F3} \xrightarrow{C_F}$$ $$R_{F1} \xrightarrow{R_{F2}}$$ $$R_{F2} \xrightarrow{V_{Bias}}$$ $$R_{EQ} = R_{F1} \left( 1 + \frac{R_{F2}}{R_{F3}} \right)$$ $$R_{F3} \xrightarrow{C_F}$$ $$R_{F2} \xrightarrow{R_{F3}}$$ $$R_{F1} \xrightarrow{R_{F2}}$$ $$R_{F2} \xrightarrow{R_{F3}}$$ NOTE: A resistive T-network enables high transimpedance gain with reasonable resistor values. Figure 34. Alternative Transimpedance Configuration #2 ### alternative transimpedance configurations (continued) The third configuration uses a capacitive T-network to achieve fine control of the compensation capacitance. The capacitor $C_{F3}$ can be used to tune the total effective feedback capacitance to a very fine degree. This circuit behaves the same as the basic transimpedance configuration, with the effective $C_F$ given by equation 4. $$\frac{1}{C_{FEQ}} = \frac{1}{C_{F1}} \left( 1 + \frac{C_{F3}}{C_{F2}} \right)$$ $$\frac{c_{F3}}{c_{F1}} = \frac{1}{C_{F2}} NOTE: A capacitive T-network enables fine control of the effective feedback capacitance using relatively large capacitor values. Figure 35. Alternative Transimpedance Configuration #3 ### summary of key decisions in transimpedance design The following is a quick, simplified process for basic transimpedance circuit design. This process gives a quick start to the design process, though it does ignore some aspects that may be critical to the circuit. - **Step 1:** Determine the capacitance of the source. - Step 2: Calculate the total source capacitance, including the amplifier input capacitance, C<sub>ICM</sub> and C<sub>IDIFF</sub>. - **Step 3:** Determine the magnitude of the possible current output from the source, including the minimum signal current anticipated and maximum signal current anticipated. - **Step 4:** Choose a feedback resistor value such that the input current levels create the desired output signal voltages, and ensure that the output voltages can accommodate the dynamic range of the input signal. - **Step 5:** Calculate the optimum feedback capacitance using equation 1. - **Step 6:** Calculate the bandwidth given the resulting component values. - **Step 7:** Evaluate the circuit to see if all design goals are satisfied. ### selection of feedback resistors Feedback resistor selection can have a significant effect on the performance of the THS4601 in a given application, especially in configurations with low closed-loop gain. If the amplifier is configured for unity gain, the output should be directly connected to the inverting input. Any resistance between these two points interacts with the input capacitance of the amplifier and causes an additional pole in the frequency response. For non-unity gain configurations, low resistances are desirable for flat frequency response. However, care must be taken not to load the amplifier too heavily with the feedback network if large output signals are expected. In most cases, a tradeoff will be made between the frequency response characteristics and the loading of the amplifier. For a gain of 2, a 250 $\Omega$ feedback resistor is a suitable operating point from both perspectives. If resistor values are chosen too large, the THS4601 is subject to oscillation problems. For example, an inverting amplifier configuration with a 1-k $\Omega$ gain resistor and a 1-k $\Omega$ feedback resistor develops an oscillation due to the interaction of the large resistors with the input capacitance. In low gain configurations, avoid feedback resistors this large or anticipate using an external compensation scheme to stabilize the circuit. ### overdrive recovery The THS4601 has an overdrive recovery period when the output is driven close to one power supply rail or the other. The overdrive recovery time period is dependent upon the magnitude of the overdrive and whether the output is driven towards the positive or the negative power supply. The four graphs shown here depict the overdrive recovery time in two cases, an attempted 28 V<sub>PP</sub> signal on the output and an attempted 30 V<sub>PP</sub> signal on the output. Note that in both of these cases, the output does not achieve these levels as the output voltage swing is limited to less than these values, but these values are representative of the desired signal swing on the output for the given inputs. As shown in the figures, the recovery period increases as the magnitude of the overdrive increases, with the worst case recovery occurring with the negative rail. The recovery times are summarized in Table 2. **Table 2. Overdrive Recovery Characteristics** | VOLTAGE RAIL | IDEAL OUTPUT SWING<br>(V <sub>PP</sub> ) | OVERDRIVE RECOVERY TIME (ns) | |-----------------|------------------------------------------|------------------------------| | +V <sub>S</sub> | 28 | 320 | | -V <sub>S</sub> | 28 | 340 | | +VS | 30 | 540 | | -Vs | 30 | 680 | ### overdrive recovery (continued) Figure 37 Figure 39 ### high frequency continuous wave amplification When presented with high frequency sinusoids in low-gain configurations (G < 5), the THS4601 experiences a relatively large differential input voltage between the two input terminals of the amplifier. As this differential input voltage increases, the internal slew-boosting circuitry can cause some transistors in the signal path to enter the cutoff region of operation. As the derivative of the signal changes signs, these transistors suffer from a short recovery time period, generating appreciable levels of distortion. This behavior is depicted in the graph Harmonic Distortion vs Frequency. At 2 MHz with a 2 $V_{PP}$ output signal, the distortion rises significantly. For most high-gain configurations including transimpedance applications, this phenomena is not problematic. ### slew rate performance with varying input step amplitude and rise/fall time Some FET input amplifiers exhibit the peculiar behavior of having a larger slew rate when presented with smaller input voltage steps and slower edge rates due to a change in bias conditions in the input stage of the amplifier under these circumstances. This phenomena is most commonly seen when FET input amplifiers are used as voltage followers. As this behavior is typically undesirable, the THS4601 has been designed to avoid these issues. Larger amplitudes lead to higher slew rates, as would be anticipated, and fast edges do not degrade the slew rate of the device. ### power dissipation and thermal characteristics The THS4601 does not incorporate automatic thermal shutoff protection, so the designer must take care to ensure that the design does not violate the absolute maximum junction temperature of the device. Failure may result if the absolute maximum junction temperature of 150°C is exceeded. The thermal characteristics of the device are dictated by the package and the PC board. Maximum power dissipation for a given package can be calculated using the following formula. $$\mathsf{P}_{Dmax} = \frac{\mathsf{T}_{max} - \mathsf{T}_{A}}{\theta_{JA}}$$ Where: P<sub>Dmax</sub> is the maximum power dissipation (W) T<sub>max</sub> is the absolute maximum junction temperature (°C) T<sub>A</sub> is the ambient temperature (°C) θ<sub>JA</sub> is the thermal coefficient from the silicon junctions to the ambient air (°C/W) For systems where heat dissipation is more critical, the THS4601 is offered in an 8-pin SOIC with PowerPAD. The thermal coefficient for the SOIC PowerPAD is substantially improved over the traditional SOIC. Maximum power dissipation levels are depicted in the graph for the two packages. The data for the 8DDA package assumes a board layout that follows the PowerPAD layout guidelines. ### Figure 40 When determining whether or not the device satisfies the maximum power dissipation requirement, it is important to not only consider quiescent power dissipation, but also dynamic power dissipation. Often times, this is difficult to quantify because the signal pattern is inconsistent, but an estimate of the RMS power dissipation can provide visibility into a possible problem. ### PC board layout guidelines Achieving optimum performance with a high frequency amplifier requires careful attention to board layout parasitics and external component selection. Recommendations that optimize performance include the following. - Use of a ground plane—It is highly recommended that a ground plane be used on the board to provide all components with a low impedance connection to ground. However, the ground plane should be cleared around the amplifier inputs and outputs to minimize parasitic capacitance. A solid ground plane is recommended wherever possible. - Proper power supply decoupling—A 6.8 μF tantalum capacitor and a 0.1 μF ceramic capacitor should be used on each power supply node. Good performance is possible if the 6.8 μF capacitor is shared among several amplifiers, but each amplifier should have a dedicated 0.1 μF capacitor for each supply. The 0.1 μF capacitor should be placed as close to the power supply pins as possible. As the distance from the device increases, the trace inductance rises and decreases the effectiveness of the capacitor. A good design has less than 2.5 mm separating the ceramic capacitor and the power supply pin. The tantalum capacitors can be placed significantly further away from the device. - Avoid sockets—Sockets are not recommended for high-speed amplifiers. The lead inductance associated with the socket pins often leads to stability problems. Direct soldering to a printed-circuit board yields the best performance. - Minimize trace length and place parts compactly—Shorter traces minimize stray parasitic elements of the design and lead to better high-frequency performance. - Use of surface mount passive components—Surface mount passive components are recommended due to the extremely low lead inductance and the small component footprint. These characteristics minimize problems with stray series inductance and allow for a more compact circuit layout. Compact layout reduces both parasitic inductance and capacitance in the design. - Minimize parasitic capacitance on the signal input and output pins—Parasitic capacitance on the input and output pins can degrade high frequency behavior or cause instability in the circuit. Capacitance on the inverting input or the output is a common cause of instability in high performance amplifiers, and capacitance on the noninverting input can react with the source impedance to cause unintentional band-limiting. To reduce unwanted capacitance around these pins, a window should be opened up in the signal/power layers that are underneath those pins. Power and ground planes should otherwise be unbroken. ### PowerPAD design considerations The THS4601 is available in a thermally-enhanced PowerPAD package. This package is constructed using a downset leadframe upon which the die is mounted (see Figure 39). This arrangement results in the lead frame exposed as a thermal pad on the underside of the package. Because this thermal pad has direct thermal contact with the die, excellent thermal performance can be achieved by providing a good thermal path away from the thermal pad. The PowerPAD package allows for both assembly and thermal management in one manufacturing operation. During the surface-mount solder operation (when the leads are being soldered), the thermal pad can also be soldered to a copper area underneath the package. Through the use of thermal paths within this copper area, heat can be conducted away from the package into either a ground plane or other heat dissipating device. The PowerPAD is electrically insulated from the amplifier circuitry, but connection to the ground plane is recommended due to the high thermal mass typically associated with a ground plane. The PowerPAD package represents a breakthrough in combining the small area and ease of assembly of surface mount with the, heretofore, awkward mechanical methods of heatsinking. ### PowerPAD design considerations (continued) NOTE A: The thermal pad is electrically isolated from all terminals in the package. Figure 41. Views of Thermally Enhanced Package Although there are many ways to properly heatsink the PowerPAD package, the following steps illustrate the recommended approach. Figure 42. PowerPAD PCB Etch and Via Pattern #### PowerPAD PCB LAYOUT CONSIDERATIONS - 1. Prepare the PCB with a top side etch pattern as shown in Figure 42. There should be etch for the leads as well as etch for the thermal pad. - 2. Place five vias in the area of the thermal pad. These holes should be 13 mils in diameter. Keep them small so that solder wicking through the holes does not occur during reflow. - 3. Additional vias may be placed anywhere along the thermal plane outside of the thermal pad area. This helps dissipate the heat generated by the IC. These additional vias may be larger than the 13-mil diameter vias directly under the thermal pad. Larger vias are permissible here because they are not susceptible to solder wicking as the vias underneath the device. - 4. Connect all vias to the internal ground plane for best thermal characteristics - 5. When connecting these holes to the ground plane, do not use the typical web or spoke via connection methodology. Web connections have a high thermal resistance connection that is useful for slowing the heat transfer during soldering operations. This makes the soldering of vias that have plane connections easier. In this application, however, low thermal resistance is desired for the most efficient heat transfer. Therefore, the holes under the PowerPAD package should make their connection to the internal ground plane with a complete connection around the entire circumference of the plated-through hole. - 6. The top-side solder mask should leave the terminals of the package and the thermal pad area with its five holes exposed. The bottom-side solder mask should cover the five holes of the thermal pad area. This prevents solder from being pulled away from the thermal pad area during the reflow process. - 7. Apply solder paste to the exposed thermal pad area and all of the IC terminals. - 8. With these preparatory steps in place, the IC is simply placed in position and run through the solder reflow operation as any standard surface-mount component. This results in a part that is properly installed. ### evaluation module and applications support An evaluation board is available for quick laboratory verification of performance. An evaluation module can be ordered from Texas Instruments' web site (www.ti.com) or from your local TI sales representative. Applications support is also available for designers. The Product Information Center (PIC) can put designers in touch with applications engineers at Texas Instruments. The PIC be contacted via the web site as well. ### additional reference material - PowerPAD Made Easy, application brief, Texas Instruments Literature Number SLMA004. - PowerPAD Thermally Enhanced Package, technical brief, Texas Instruments Literature Number SLMA002. - Noise Analysis of FET Transimpedance Amplifiers, application bulletin, Texas Instruments Literature Number SBOA060. - Tame Photodiodes With Op Amp Bootstrap, application bulletin, Texas Instruments Literature Number SBBA002. - Designing Photodiode Amplifier Circuits With OPA128, application bulletin, Texas Instruments Literature Number SBOA061. - Photodiode Monitoring With Op Amps, application bulletin, Texas Instruments Literature Number SBOA035. - Comparison of Noise Performance Between a FET Transimpedance Amplifier and a Switched Integrator, Application Bulletin, Texas Instruments Literature Number SBOA034. ### **MECHANICAL DATA** ### D (R-PDSO-G\*\*) ### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15). D. Falls within JEDEC MS-012 ### **MECHANICAL DATA** ### DDA (S-PDSO-G8) ### **Power PAD™ PLASTIC SMALL-OUTLINE** - NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. - D. The package thermal performance may be enhanced by bonding the thermal pad to an external thermal plane. This pad is electrically and thermally connected to the backside of the die and possibly selected leads. PowerPAD is a trademark of Texas Instruments. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2002, Texas Instruments Incorporated