QT1F-Plus Device Quad T1 Framer-Plus TXC-03103 **DATA SHEET** ### FEATURES - D4 SF, ESF (including HDLC Link support), and transparent framing modes - Encodes/decodes AMI/B8ZS and forced ones density line codes - Fractional T1 Gapped Clock - · Monitor function for frame pulse - Two frame slip buffers in both receive and transmit directions - Supports channel-associated and robbed-bit signaling (enabled or processor forced on a per DS0 basis) - Detects and forces Yellow and AIS alarms; detects OOF, Severely Errored Frame, and Change of Frame Alignment - Detects, counts and forces line code errors (BPVs and excess zeros), CRC errors (ESF only), and frame bit errors - Motorola/Intel compatible microprocessor interface - One-second interrupt input latches counter values and line events into shadow registers - Local, line remote, payload remote and DS0 channel loopbacks - Processor forcing/monitoring of DS0s for maintenance purposes - Boundary scan capability (IEEE 1149.1) - Single +5V power supply - 128-pin thin plastic quad flat package ### **DESCRIPTION** The QT1F-Plus is a four-channel DS1 (1.544 Mbit/s) framer designed with extended features for voice and data communications applications. AMI, B8ZS, and NRZ line codes are supported with full alarm detection and generation per ANSI T1M1.3. The transmit and receive sections of each of the four framers are independent, with individual slip buffers to allow operation in a wide range of switching and transmission products. D4 SF and ESF modes are provided per ANSI T1.403 - 1995 and AT&T PUB 62411, with per DS0 signaling and DS0 data access and control via a Motorola/Intelcompatible microprocessor. For ESF applications, each framer supplies a full duplex HDLC/bit-oriented message controller in addition to on-board latching of all required performance parameters; minimal software overhead is required to support either ANSI T1.403-1995 or AT&T PUB 54016 protocols. Diagnostic, test, and maintenance functions are provided, including four loopback modes and boundary scan (IEEE 1149.1). ## **APPLICATIONS** - SONET/SDH terminal or add/drop multiplexers supporting DS1 byte synchronous operation - DCS, digital central office or remote digital terminals - T1 multiplexers - T1 and fractional T1 CSUs - ATM products with integrated DS1 interfaces - LAN routers with integrated DS1 interfaces - Multichannel DS1 test equipment - Internet Access Equipment with T1 and Fractional T1 Interfaces ### **TABLE OF CONTENTS** | Section | <u>Page</u> | |--------------------------------------------------------|-------------| | List of Figures | | | Quad T1 Framer-Plus Features | 4 | | Block Diagram | 6 | | Block Diagram Description | 7 | | Pin Diagram | 10 | | Pin Descriptions | | | Absolute Maximum Ratings and Environmental Limitations | 20 | | Thermal Characteristics | 20 | | Power Requirements | 20 | | Input, Output and I/O Parameters | 21 | | Timing Characteristics | 23 | | Operation | 46 | | Line Interface Selection | 46 | | Line Interface Control | 48 | | Monitor Mode | 49 | | System Interface | 49 | | Transmission Mode | 50 | | MVIP Mode | 54 | | Fractional T1 Mode | 56 | | Framing | 56 | | Delay | 62 | | Signaling | 63 | | Clocking and Synchronization | 65 | | AIS Detection and Generation | 67 | | HDLC Channel | 68 | | Alarms | 70 | | Maintenance | 73 | | Boundary Scan | 76 | | Reset Procedure | 82 | | Memory Map | 83 | | Memory Map Descriptions | 92 | | Application Diagram | 141 | | Package Information | 142 | | Ordering Information | 144 | | Related Products | 144 | | Standards Documentation Sources | 146 | | List of Data Sheet Changes | | | Documentation Update Registration Form* | 153 | <sup>\*</sup> Please note that TranSwitch provides documentation for all of its products. Customers who are using a TranSwitch Product, or planning to do so, should register with the TranSwitch Marketing Department to receive relevant updated and supplemental documentation as it is issued. They should also contact the Applications Engineering Department to ensure that they are provided with the latest available information about the product, especially before undertaking development of new designs incorporating the product. # **LIST OF FIGURES** | Figure 1. | QT1F-Plus TXC-03103 Block Diagram | 6 | |-------------|-----------------------------------------------------------|-----| | Figure 2. | QT1F-Plus TXC-03103 Pin Diagram | 10 | | Figure 3. | Dual Unipolar (RAIL) Receive Interface Timing | 23 | | Figure 4. | Dual Unipolar (RAIL) Transmit Interface Timing | 24 | | Figure 5. | NRZ Receive Interface Timing (External Transceiver) | 25 | | Figure 6. | NRZ Transmit Interface Timing (External Transceiver) | | | Figure 7. | NRZ Receive Interface Timing (Fast Sync Mode) | | | Figure 8. | NRZ Transmit Interface Timing (Fast Sync Mode) | | | Figure 9. | Serial Port Write Timing | | | Figure 10. | Serial Port Read Timing | | | Figure 11. | Monitor Mode Timing | 31 | | Figure 12. | Receive Highway Timing - Transmission Mode | | | Ü | (Recovered Receive Line Clock) | 32 | | Figure 13. | Receive Highway Timing - Transmission Mode (System Clock) | 33 | | Figure 14. | Transmit Highway Timing - Transmission Mode | 34 | | Figure 15. | Receive Highway Timing - MVIP Mode | 35 | | Figure 16. | Transmit Highway Timing - MVIP Mode | 36 | | Figure 17. | Receive Highway Timing - Fractional T1 Gapped Clock | | | - | (Transmission Mode) | 37 | | Figure 18. | Transmit Highway Timing - Fractional T1 Gapped Clock | | | | (Transmission Mode) | 38 | | Figure 19. | Shadow Register Timing | 39 | | Figure 20. | Boundary Scan Timing | 40 | | Figure 21. | Intel Microprocessor Read Cycle Timing | 41 | | Figure 22. | Intel Microprocessor Write Cycle Timing | 42 | | Figure 23. | Motorola Microprocessor Read Cycle Timing | 43 | | Figure 24. | Motorola Microprocessor Write Cycle Timing | 44 | | Figure 25. | Clock Reference Timing | 45 | | Figure 26. | Line Interface For Dual Unipolar Mode | 46 | | Figure 27. | Line Interface For NRZ Mode | 47 | | Figure 28. | Transceiver Serial I/O Timing | 48 | | Figure 29. | Transmit Highway - Transmission Mode | 51 | | Figure 30. | Receive Highway - Transmission Mode | 53 | | Figure 31. | Transmit Highway - MVIP Mode | 54 | | Figure 32. | Receive Highway - MVIP Mode | 55 | | Figure 33. | D4 SF Framing Structure | 56 | | Figure 34. | ESF Framing Structure | 57 | | Figure 35. | Transmit Slip Buffer | 61 | | Figure 36. | Receive Slip Buffer | 62 | | Figure 37. | Receive Signaling Buffer | 63 | | Figure 38. | Transmit Signaling Buffer | 64 | | Figure 39. | HDLC Format | 68 | | Figure 40. | Shadow Register Operation | 72 | | Figure 41. | Local Loopback | 73 | | Figure 42. | Remote Line Loopback | 74 | | Figure 43. | Payload Remote Loopback | 75 | | Figure 44. | Boundary Scan Schematic | 77 | | Figure 45. | Some QT1F-Plus TXC-03103 Applications | 141 | | Figure 46a. | QT1F-Plus TXC-03103 128-Pin Package Diagram | 142 | | Figure 46b | QT1F-Plus TXC-03103 128-Pin Package Dimensions | 143 | ## **QUAD T1 FRAMER-Plus FEATURES** The Quad T1 Framer-*Plus* (QT1F-*Plus*) device is a highly-featured four-channel DS1 (T1) framer for use in a wide variety of interface, transmission and switching applications. Four independent DS1 framers are provided in a single monolithic VLSI device using sub-micron CMOS technology. Powered from a single +5.0 volt supply, the four framers dissipate less than a watt typically. The QT1F-*Plus* is provided in a rectangular 128-pin thin plastic quad flat package. Its ambient operating temperature range extends from -40 °C to +85 °C. The QT1F-Plus device has been designed to meet the latest industry standards, namely: - ANSI T1.403-1995 and T1M1.3-005R1 (April 1993) - Bellcore GR-499-CORE (Issue 1) - AT&T Pub. 62411 (Dec. 1990) and Pub. 54016 - IEEE 1149.1- 1990, -1994 - MVIP (Multi-Vendor Integration Protocol) The following features are independently selectable for each of the four DS1 framers: ### Framing Modes: - D4 SF (Superframe Format) programmable for Fs, Ft or both frame bits - ESF (Extended Superframe Format) FPS bits with or without a valid CRC-6 - Unframed (bypass) - T1DM and other SF modes with external logic #### Line Codes: - AMI - B8ZS - · AMI with forced ones density - NRZ (bypass) - Selectable polarity (NRZ) and clock edges ## Signaling: - A, AB (SF) - A, AB, ABCD (ESF) - Per DS0 enable with microprocessor read and substitution in both receive and transmit directions for call control and trunk conditioning - Signaling freeze on LOS ## Clock Management: - · Flexible receive and transmit clock selection, including local oscillator - Two frame slip buffers for each of receive and transmit paths, with independent bypass - · System side and line side clocks on receive and transmit, each independent #### Alarms and Errors: - · Detect and force yellow and blue (AIS) alarms - Detect Out Of Frame, Loss Of Signal, Severely Errored Frame, Change of Frame Alignment, Transmit Slips and Receive Slips - Detect, count and force CRC errors (ESF only), frame bit errors and line code errors (bipolar violations, with or without excessive zeros) - · Detect and force frame slips ### Fractional T1: - · Gapped Clock programmed DS0 channels - Receive and Transmit gapped clocks with selection and direction independent #### DS0 Control: Per DS0 enable (independent receive and transmit) with microprocessor read and substitution in both receive and transmit directions #### Maintenance: - · Loopbacks line remote, local, payload remote (ESF only) and DS0 channel - · Detect and transmit SF loop-up and loop-down codes - Full duplex HDLC link controller with bit-oriented code support for HDLC link and 16-byte receive and transmit FIFOs - Boundary Scan (IEEE 1149.1) for input/output pin monitoring ## Microprocessor Interface: - · Eight-bit status register for LOS, AIS, OOF, YEL, CFA, SEF, TXSLIP and RXSLIP - · Eight-bit latched event register and interrupt mask register - CRC (ESF only), code violation and frame bit error counters - · Shadow registers and counters - Full control of framing, alarm generation and propagation, codec features - HDLC link control, signaling access/control, DS0 access/control - · Reset, resync, slip buffer and frame bit access ### The following features are only selectable for the four framers as a group: - Transmission Mode ("off line" framing) or MVIP Mode system interfaces - Serial port to read/write control up to four line interface transceivers, or selection of one of four DS1 line interfaces (receive or transmit) to monitor clock, frame pulse and data - Microprocessor global reset, masks, polling registers, interrupt polarity and latch edge control - Two reference clock outputs at 8kHz or 1544 kHz with freeze on LOS - IEEE 1149.1 boundary scan - Motorola or Intel microprocessor access with separate address and data buses - · Ability to tri-state all outputs for in-circuit testing - Ability to place line side transmit clock and data to logic low for protection switching - Synchronization start position is programmable to any receive or transmit bit position on the system side - External shadow register clock input - Pseudo-Random Binary Sequence (PRBS) generator and analyzer ## **BLOCK DIAGRAM** Figure 1. QT1F-Plus TXC-03103 Block Diagram ## **BLOCK DIAGRAM DESCRIPTION** A simplified block diagram of the Quad T1 Framer-*Plus* (QT1F-*Plus*) is shown in Figure 1. The QT1F-*Plus* consists of the following major blocks: four Framer blocks, Line Interface Control, PRBS Generator, PRBS Analyzer, Microprocessor Input/Output Interface, and Test Access Port. Each of the four identical Framer blocks consists of the following blocks: Receive and Transmit Line Interface blocks, Receive and Transmit Framer blocks, HDLC block, Receive and Transmit Slip Buffer blocks, and Receive and Transmit Signaling blocks. The Receive and Transmit Line Interface blocks connect each of the four framers to an external line interface transceiver, which performs the LIU and clock recovery functions. The interface to the external line interface transceiver can be configured for two interface modes: a dual unipolar (rail) interface or a NRZ interface. When the dual unipolar interface mode is selected, input data from the external line interface transceiver is clocked into the QT1F-*Plus* on pins RPOSn and RNEGn using the recovered receive clock present on the LRCLKn input pin (where n=1-4 identifies one of the four framers). In the transmit direction, unipolar data is clocked out of the QT1F-*Plus* on pins TPOSn and TNEGn by the transmit line clock present on the LTCLKn output pin. For reduced power dissipation in protection switching applications, the LTCLKn, TPOSn, and TNEGn pins for the four framers may be forced low, by placing a low on the $\overline{CSO}$ pin. Control bits are provided in the memory map which enable the unipolar data to be clocked in and out of the QT1F-*Plus* on either edge of the clocks. For the dual unipolar interface mode, the QT1F-*Plus* provides either a Bipolar with Eight Zero Substitution (B8ZS), or an Alternate Mark Inversion (AMI), coder and decoder function, and Loss Of Signal detection. The Loss Of Signal detector meets the requirements specified in the ANSI T1M1.3 document listed above in the QT1F-*Plus* Features section. A sixteen-bit performance counter is provided for each framer, for counting B8ZS coding violation errors. An option is provided to also count excessive zeros in the coding violations counter. When the NRZ interface mode is selected, NRZ data is clocked in at the RLDATn pin by the recovered received clock present on the LRCLKn pin. The NRZ data is clocked out of the QT1F-Plus on the TLDATn pin by the transmit system clock present on the LTCLKn pin. Control bits are provided in the memory map which enable the NRZ data to be clocked in and out of the QT1F-Plus on either edge of the clocks. In NRZ interface mode, the B8ZS or AMI coder and decoder functions are bypassed. However, bipolar violations which are detected in the external line interface transceiver may be clocked into the QT1F-Plus on the RLBPVn pin and counted in the associated 16-bit coding violation performance counter. The Remote Line Loopback function for each framer is also implemented in the Line Interface blocks. The Receive Framer block for each framer performs frame synchronization alignment. The frame synchronization circuit has framing option for the SF and ESF formats. For the SF format, Fs or Ft, or Fs and Ft bits can be used for frame alignment. For the ESF format, FPS, or FPS and a valid CRC-6, may be used. The frame synchronizing circuit meets the framing requirements specified in the ANSI documents. The Out Of Frame alarm criteria can be programmed to use 2 out of 4, 5, or 6 framing bits in error. Framing bit errors and CRC-6 errors are counted in performance counters. The Receive Framer block also monitors and detects the yellow alarm for either the SF or ESF formats. A non-framing mode can be enabled when the QT1F-*Plus* is configured in the Transmission Modes. The non-framing mode bypasses the Receive Framer block and the Receive Slip Buffer block. When frame alignment is acquired, the signaling bits are forwarded to the Receive Signaling block for buffering, microprocessor access, and formatting into the signaling highway data stream. Each Receive Slip Buffer block controls time slot access and retiming for framer n by using a two-frame receive slip buffer that can be optionally bypassed in the Transmission Mode. When the receive slip buffer is enabled, received time slots are written into the buffer by recovered receive clock LRCLKn, and read out as data (RDATAn) from the receive slip buffer by the system input clock RCLKn. A phase shift between the two clocks is detected in this block and a deletion or repetition of one frame of data (24 DS0 channels) is provided when the buffer reaches an almost full or almost empty condition, respectively. Microprocessor access to the read and write pointers is also provided. The framing bits and signaling bits are not affected by a slip. Slip alarm indications are provided for the microprocessor. The receive slip buffer may be recentered by the microprocessor, or automatically. Individual time slots can be accessed by the microprocessor for the insertion of system idle or out of service codes. When the receive slip buffer is bypassed, the receive clock (RCLKn) and data (RDATAn) are provided as outputs, along with a receive sync signal (RSYNCn). For 2, 4 or 16-state signaling (robbed-bit signaling), a 96-bit signaling buffer is used to store the signaling bits which have been extracted by the Receive Framer. The signaling buffer may be read, frozen and written to by the microprocessor. This feature permits both signaling to or from the microprocessor (call control) as well as trunk conditioning under control of the microprocessor. If signaling is disabled for a particular channel, the ABCD signaling bits for that time slot will be frozen in their present states. When a loss of signal or an out of frame condition is detected, the signaling bits are also automatically frozen in their present states. The signaling bit states are held until framing has been recovered. On the terminal side, the system interface interconnects the four framers with the system. For each framer there is a separate receive and transmit highway for the Transmission and MVIP interface modes of operation. The receive highway consists of a data bus (RDATAn), a signaling bus (RSIGLn), a clock (RCLKn), and a synchronization signal (RSYNCn). The transmit highway consists of a data bus (TDATAn), a signaling bus (TSIGLn), a clock (TCLKn), and a synchronization signal (TSYNCn). In the Transmission Mode, the system interface operates at 1.544 MHz, with channels in the data highway, and signaling and alarms on the signaling highway. The receive and transmit system interfaces are synchronized by multiframe pulses that occur at 3-millisecond intervals. Twenty-four frames are sent on the data and signaling highways within the 3-millisecond period, with each of the twenty-four frames consisting of 193 bits (24 DS0 channels plus the framing bit), which correspond to a DS1 frame. The receive and transmit slip buffers can be individually bypassed in this mode. When the MVIP Mode is selected, the system interface also consists of receive and transmit data highways. However, the receive and transmit system interfaces are synchronized by pulses occurring at 125-microsecond intervals in this mode. The receive and transmit slip buffers must always be enabled in this mode. Each frame consists of 32 time slots which carry the DS0 channels in defined time slots on the data highway. The signaling highway also carries 32 time slots, which contain the signaling states for each channel. A transmit slip buffer is provided to absorb low speed jitter in the transmit data. Each Transmit Slip Buffer block controls time slot access and retiming for the framer by using a two-frame buffer that can be optionally bypassed in the Transmission Mode. When the transmit slip buffer is enabled, transmit time slots are written into the buffer by the transmit system clock (TCLKn), and they are read out from the buffer by the receive clock (LRCLKn), local oscillator (LO), or transmit system clock (TCLKn). A phase shift between the two clocks is detected in this block, and a deletion or repetition of one frame of data (i.e., 24 DS0 channels) is provided when the buffer reaches an almost full or almost empty condition, respectively. Microprocessor access to the read and write pointers is also provided. Buffer alarm indications are also provided. The slip buffer may be recentered by the microprocessor, or automatically. Individual time slots can be accessed by the microprocessor for the insertion of system idle or out of service codes. The Transmit Framer block forms the frame (SF or ESF formats) with DS0 channels read from the Transmit Slip Buffer block, and signaling information from the Transmit Signaling block. The HDLC bits (D-bits) in the ESF format can be inserted from the HDLC block or from the system interface (in Transmission Mode only). A 16-bit code word message provided by the microprocessor can also be inserted into the data bits. The CRC-6 is calculated and inserted for the ESF format. The Yellow Alarm Indication is inserted by the microprocessor, or via the signaling highway (TSIGLn). Yellow Alarm for SF format, and loop-up and loop-down codes, can be inserted, if selected. A single frame bit error, or CRC-6 error, can be generated for test purposes. The Transmit Framer and Transmit Slip Buffer can be bypassed if the unframed mode of operation is selected in the Transmission Mode. Each framer has a full duplex HDLC link controller. The HDLC link controller can be configured to send and receive messages using the 4 kbit/s D-Bits in the ESF format. A 16-byte FIFO is provided in each direction. Interrupt and status alarm support is provided to facilitate FIFO servicing for long messages. The HDLC link controller supports zero bit stuffing/destuffing, ITU-T CRC generation/checking, flag generation/detection, abort generation/detection, start of frame detection, end of frame detection, and FIFO underflows and overflows. The Line Interface Control block provides a serial port for communicating with an external line interface transceiver. This allows the system microprocessor to control the transceiver through the QT1F-Plus. The interface consists of a data output pin (LSDO), clock output pin (LSCLK), and a data input pin (LSDI). These signals are shared between all of the transceivers. Each transceiver is selected by the QT1F-Plus, using individual chip select output signals (LCSn). In addition, a general purpose input pin (LINTn) can be used to generate a maskable interrupt. The Test Access Port block includes a five-pin Test Access Port (TAP) that conforms to the IEEE 1149.1 standard. This Test Access Port block provides external boundary scan to read and write the QT1F-*Plus* input and output pins from the TAP for board and component testing. In addition, a four-byte read only memory location is provided for reading the JEDEC manufacturer ID, QT1F-*Plus* part number, and version number of the part. To assist in testing, built-in Pseudo Random Binary Sequence (PRBS) Generator and Analyzer blocks are provided. The PRBS Generator and Analyzer support a 2<sup>15</sup>-1 bit pseudo random binary sequence which is inverted relative to the pattern specified in the ITU-T Recommendation O.151. Each framer may select the PRBS Generator and Analyzer. The output of the Analyzer is provided on pin PRBSOOL. The PRBS framed mode, in which the transmit framer generates framing, is selected by writing a 1 to bit 6 in register 013H (PRBSFR) and is intended for use as a self-test feature. In this mode, the PRBS Generator and Analyzer can only communicate and frame up within the framer itself. The recovered line clock is the clock source for the Analyzer. If the receive slip buffer is enabled, then LRCLK must be its read clock source. The LO pin is the clock source for the Generator. In unframed PRBS mode, which is selected by writing a 0 to PRBSFR, the transmit framer does not generate framing. The QT1F-*Plus* also provides local loopback, remote line loopback, payload remote loopback, automatic remote line loopback (based on loop-up/down patterns received over a 5 second period), and DS0 channel loopback options for each framer. The QT1F-Plus can be configured to operate with either Intel or Motorola compatible microprocessors via the Microprocessor Input/Output Interface block. Interrupt capability is provided with global and individual framer mask bits. An option is provided in software which permits the interrupt polarity to be inverted. An external system clock is used to run the internal state machines. #### PIN DIAGRAM Figure 2. QT1F-Plus TXC-03103 Pin Diagram # **PIN DESCRIPTIONS** # **Power Supply and Ground** | Symbol | Pin No. | I/O/P* | Туре | Name/Function | |--------|--------------------------------------------------|--------|------|-------------------------------------------| | VDD | 14, 25, 45, 57,<br>78, 89, 116 | Р | | Power Supply:+5 volt supply voltage, ±5%. | | GND | 20, 30, 44, 47, 52, 73,<br>84, 94, 111, 121, 124 | Р | | Ground: 0 volt reference. | <sup>\*</sup> Note: I = Input; O = Output; P = Power; T=Tri-state. # **Line Interface Signals** | Symbol | Pin No. | I/O/P | Type * | Name/Function | |--------------------------------------|----------------------|-------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RPOSn/<br>RLDATn<br>(n=4-1) | 91<br>81<br>71<br>63 | ı | ΠL | Receive Unipolar Positive Signal Input: When control bit RAIL (bit 7 in register X00H) is a 1, the dual unipolar mode is selected, and the RPOSn pin carries the receive positive rail input signal. RPOSn is high whenever a positive pulse is received by the external line interface transceiver. | | | | | | Receive Line (NRZ) Data Input: When control bit RAIL (bit 7 in register X00H) is a 0, the NRZ mode is selected, and the RLDATn pin carries the receive NRZ data input signal. RLDATn is normally active high whenever a positive or negative pulse is received by the external line interface transceiver. When control bit RXNRZP (bit 0 in register X01H) is a 1, the QT1F-Plus accepts an inverted data signal and RLDATn is active low. | | RNEGn/<br>RLBPVn/<br>RFSn<br>(n=4-1) | 92<br>82<br>72<br>64 | I | ΠL | Receive Unipolar Negative Signal Input: When control bit RAIL (bit 7 in register X00H) is a 1, the dual unipolar mode is selected, and the RNEGn pin carries the receive negative rail input signal. RNEGn is high whenever a negative pulse is received by the external line interface transceiver. | | | | | | External Receive Bipolar Violation Indication Input: When control bit RAIL (bit 7 in register X00H) is a 0 and the fast sync option is not selected (control bit RXFS, bit 1 in register X06H, is a 0), the RLBPVn pin provides an input for indications of external bipolar violations detected in the external line interface transceiver. A high indicates a bipolar violation, and increments the internal 16-bit coding violation counter once on a clock cycle. A bipolar violation is clocked in on rising edges of the receive line clock LRCLKn. | | | | | | Receive Fast Sync: When control bit RAIL (bit 7 in register X00H) is a 0 and the fast sync mode is selected (control bit RXFS, bit 1 in register X06H, is a 1), this pin is used for a fast sync feature. A pulse on this pin is interpreted as identifying bit 192 of the last frame of the multiframe. | <sup>\*</sup> Note: See Input, Output and I/O Parameters section for Type definitions. | Symbol | Pin No. | I/O/P | Туре | Name/Function | |--------------------------------------|----------------------|-------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LRCLKn<br>(n=4-1) | 93<br>83<br>74<br>65 | I | TTL | Receive Line Clock: An input for the 1544 kHz recovered clock from the external line interface transceiver. Control bit RXCP (bit 6 in register X01H) determines the clock edge on which the receive line signals RPOSn/RNEGn and RLDATn are to be clocked in (1 for rising edge). | | TPOSn/<br>TLDATn<br>(n=4-1) | 95<br>85<br>75<br>66 | 0 | CMOS<br>2mA | <b>Transmit Unipolar Positive Signal Output:</b> When control bit RAIL (bit 7 in register X00H) is a 1, the dual unipolar mode is selected, and the TPOSn pin carries the transmit positive rail output signal. TPOSn is high whenever a positive pulse is to be transmitted by the external line interface transceiver. | | | | | | <b>Transmit Line (NRZ) Data Output:</b> When control bit RAIL (bit 7 in register X00H) is a 0, the NRZ mode is selected, and the TLDATn pin carries the transmit NRZ data output signal. TLDATn is normally active high whenever a positive or negative pulse is to be transmitted by the external line interface transceiver. When control bit TXNRZP (bit 5 in register X01H) is a 1, the data output TLDATn is inverted and it is active low. | | TNEGn/<br>TMODEn/<br>TFSn<br>(n=4-1) | 96<br>86<br>76<br>67 | 0 | CMOS<br>2mA | <b>Transmit Unipolar Negative Signal Output:</b> When control bit RAIL (bit 7 in register X00H) is a 1, the dual unipolar mode is selected, and the TNEGn pin carries the transmit negative rail output signal. TNEGn is high whenever a negative pulse is to be transmitted by the external line interface transceiver. | | | | | | Transmit Mode General Purpose Output: When control bit RAIL (bit 7 in register X00H) is a 0 and the fast sync mode is not selected (control bit TXFS, bit 0 in register X06H, is a 0), the state written into bit BE (bit 6 in register X00H) is clocked out on rising edges of the transmit line clock LTCLKn. | | | | | | <b>Transmit Fast Sync:</b> When control bit RAIL (bit 7 in register X00H) is a 0 and the fast sync mode is selected (control bit TXFS, bit 0 in register X06H is a 1), this pin is used for a fast sync feature providing a sync pulse every 3 ms whether in SF or ESF mode; a pulse is sent on this pin for bit 192 in frame 24 when the ESF framing mode is selected and every other frame number 12 when the SF framing mode is selected. The ESF mode is selected when control bits FMD1 and FMD0 (bits 2-1 in register X04H) are set to 11. The SF mode is selected when the FMD1 and FMD0 bits are written with 01. | | LTCLKn<br>(n=4-1) | 97<br>87<br>77<br>68 | 0 | CMOS<br>2mA | <b>Transmit Line Clock:</b> A 1544 kHz clock output. Control bit TXCP (bit 7 in register X01H) determines the clock edge on which the transmit line signals TPOSn/TNEGn and TLDATn are to be clocked out (1 for rising edge). | # **Line Interface Control Signals** | Symbol | Pin No. | I/O/P | Туре | Name/Function | |------------------|----------------------|-------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LINTn<br>(n=4-1) | 90<br>80<br>70<br>62 | I | ΠL | General Purpose Interrupt Input Port: When enabled by control bit LIE (bit 1 in register X00H) being set to 1, the signal on this pin is logically or-gated with the internal loss of signal indication to cause a loss of signal alarm and (if enabled) an interrupt. Control bit LPOL (bit 0 in register X00H) selects the input sense of this pin (1 for active low). This pin is active in both dual unipolar and NRZ modes. | | ICSn<br>(n=4-1) | 98<br>88<br>79<br>69 | 0 | CMOS<br>2mA | Line Interface Transceiver Chip Select: An active low signal that enables communications in both directions between the external line interface transceiver for channel n and the QT1F-Plus. | | LSCLK/<br>MONCLK | 61 | О(Т) | CMOS<br>2mA | Line Interface Transceiver Clock Signal: The clock for the transceiver is enabled when the CONFIG2 pin (pin 42) is low. This clock is shared between the four external transceivers. It is used to clock input data, and output data, between the external line interface transceiver and the QT1F-Plus. This clock is derived from the signal at pin LO. Output data (LSDO) is clocked out of the QT1F-Plus on falling edges of this clock. Input data (LSDI) is clocked into the QT1F-Plus on rising edges of this clock. Monitor Clock Signal: The monitor feature is enabled when the CONFIG2 pin (pin 42) is high. The MONCLK pin provides either a receive or transmit NRZ clock. The clock in this mode can be tri-stated by writing a 0 to control bit ESP/EMON (bit 4 in register 013H). | | LSDO/<br>MONDTO | 60 | O(T) | CMOS<br>2mA | Line Interface Transceiver Data Output Signal: The output data signal for the transceivers is enabled when the CONFIG2 pin (pin 42) is low. The output data signal is shared between the four transceivers. Monitor Data Signal: The monitor feature is enabled when the CONFIG2 pin (pin 42) is high. The MONDTO pin provides either a NRZ receive or transmit data signal. This pin can be tri-stated in this mode by writing a 0 to control bit ESP/EMON (bit 4 in register 013H). | | LSDI/<br>MONFRM | 59 | I/O | TTL/CMOS<br>4mA | Line Interface Transceiver Data Input Signal: The input data signal from the transceivers is enabled when the CONFIG2 pin (pin 42) is low. The input data signal is shared between the four transceivers. Monitor Frame: This pin becomes an output when the CONFIG2 pin is high and a 1 is written to control bit ENMONFR (bit 2 in register 013H). This bit is active high during the bit time of bit 192 and low during other bit times. The frame pulse is clocked out on the rising edges of MONCLK. | # **Clock Reference Signals** | Symbol | Pin No. | I/O/P | Туре | Name/Function | |---------|---------|-------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLKREF1 | 46 | O(T) | CMOS<br>2mA | Clock Reference 1: This clock reference output is enabled when control bit ENREF1 (bit 3 in register 019H) is a 1. The clock reference signal can be either a 1544 kHz clock or an 8 kHz clock. When control bit 1544kHZ (bit 4 in register 019H) is a 1, the 1544 kHz reference is selected. The framer from which the clock is derived is determined by selection bits CR1S1 and CR1S0 (bits 1 and 0 in register 019H). This pin is forced low when a loss of signal alarm occurs for the framer selected. | | CLKREF2 | 2 | O(T) | CMOS<br>2mA | Clock Reference 2: This clock reference output is enabled when control bit ENREF2 (bit 5 in register 019H) is a 1. The clock reference signal can be either a 1544 kHz clock or an 8 kHz clock. When control bit 1544kHZ (bit 4 in register 019H) is a 1, the 1544 kHz reference is selected. The framer from which the clock is derived is determined by selection bits CR2S1 and CR2S0 (bits 7 and 6 in register 019H). This pin is forced low when a loss of signal alarm occurs for the framer selected. | # **System Interface Signals** | Symbol | Pin No. | I/O/P | Туре | | Nam | ne/Functio | n | | |-------------------|---------------------|-------|------|-------------------------------------------------------------|---------------------------------------|--------------------------------|-----------------------------------------------|--------------------------------------------------| | TSYNCn<br>(n=4-1) | 3<br>12<br>22<br>32 | I | TTL | frame sync and | d is sourced by | frame sync<br>the system | counters w<br>n. The follow | rithin a QT1F-<br>ring table is a | | | | | | Interface Transmission MVIP Please note: The transmit date. | | Polarity High Low s also progr | <u>Period</u><br>3 ms<br>125 μs<br>rammable w | Lead Used<br>TSYNCn<br>TSYNCn<br>with respect to | | TCLKn<br>(n=4-1) | 4<br>13<br>23<br>33 | I | ΠL | clock in the TS | able is a summa | and TDATA<br>ary of the cl | An signals fro<br>lock rates ar | om the system<br>and clock trans | | | | | | Interface<br>Transmission<br>MVIP | <u>Rate</u><br>1.544 MHz<br>2.048 MHz | D/S<br>Pos.<br>Neg. | Sync<br>Pos.<br>Pos. | <u>Lead Use</u><br>TCLKn<br>TCLKn | | Symbol | Pin No. | I/O/P | Туре | Name/Function | |-------------------------------|---------------------|-------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TDATAn<br>(n=4-1) | 6<br>16<br>26 | I | ΠL | <b>Transmit Data Highway Input:</b> This lead carries the data time slots from the system interface to the QT1F- <i>Plus</i> . The following table is a summary of the transmit data highway format. | | | 35 | | | Interface Format Transmission DS1 frame (193 bit positions) repeated 24 times on TDATAn MVIP DS1 frame mapped into 32 time slots on TDATAn | | TSIGLn/<br>TFT1GCn<br>(n=4-1) | 5<br>15<br>24<br>34 | I/O | TTL/CMOS<br>4mA | <b>Transmit Signaling Highway Input:</b> This lead carries from the system the signals that represent signaling information and an alarm indication (Transmission Mode only), according to the table given below. | | | | | | Interface Format Transmission 193-bit frame format repeated 24 times on TSIGLn | | | | | | Transmit Fractional T1 Gapped Clock Output: The Transmit Fractional T1 gapped clock feature is enabled when the CONFIG1 pin is low (Transmission Mode) and control bit FT1M (bit 0 in register X02H) is written with a 1. A gapped clock is provided on the pin for the Fractional T1 channel(s) selected. One or more DS0 channels may be selected by writing a 1 to control bits TFD1-TFD24 in registers X3DH-X3FH. The gapped clock has the same phase as the TCLKn clock. | | RSYNCn<br>(n=4-1) | 7<br>17<br>27<br>36 | I/O | TTL/CMOS<br>4mA | Receive Sync Pulse: This signal is used to synchronize external system circuitry from the QT1F-Plus. It is an input if the receive slip buffer is enabled, otherwise it is an output. The following table is a summary of the sync pulses used for the various system interfaces. | | | | | | Interface Width Polarity Period Lead Used Transmission 1 Clk Cyc High 3 ms RSYNCn | | | | | | MVIP 1 Clk Cyc Low 125 µs RSYNCn Please note that for the Transmission Mode, the QT1F-Plus can source the sync pulse and clock. The selection of input or output is determined by control bit RXC (bit 5 in register X02H); writing a 0 to RXC causes RSYNCn to be an input and writing a 1 to RXC causes RSYNCn to be an output. The sync pulse is also programmable with respect to the receive data highway. | | Symbol | Pin No. | I/O/P | Туре | Name/Function | |-------------------------------|----------------------|-------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RCLKn<br>(n=4-1) | 8<br>18<br>28<br>37 | I/O | TTL/CMOS<br>4mA | Receive Clock: This clock is used to clock the RDATAn, RSIGLn, and RSYNCn signals from the system or (for RSYNCn) into the system. The following table is a summary of the clock rates and clock transitions used for clocking data (D), signaling (S), and the sync pulse. | | | | | | Clk out Clk in Interface Rate D/S Sync Lead Used Transmission 1.544 MHz Neg. Pos. RCLKn MVIP 2.048 MHz Pos. Pos. RCLKn Note: In the Transmission Mode, RSYNCn is clocked out on negative clock transitions when the sync pulse is an output. The selection of input or output is determined by control bit RXC (bit 5 in register X02H); writing a 0 to RXC causes RCLKn to be an input and writing a 1 to RXC causes RCLKn to be an output. | | RDATAn<br>(n=4-1) | 11<br>21<br>31<br>39 | 0 | CMOS<br>2mA | Receive Data Highway Output: This lead carries the time slots from the QT1F-Plus to the system. The following table is a summary of the receive data highway format. Interface Format Transmission DS1 frame (193 bit positions) repeated 24 times on RDATAn MVIP DS1 frame mapped into 32 time slots on RDATAn | | RSIGLn/<br>RFT1GCn<br>(n=4-1) | 10<br>19<br>29<br>38 | 0 | CMOS<br>2mA | Receive Signaling Highway Output: This lead carries to the system the signals that represent signaling information and an alarm indication (Transmission Mode only), according to the table given below. Interface Format Transmission 193-bit frame format repeated 24 times on RSIGLn MVIP 32 time slots on RSIGLn Receive Fractional T1 Gapped Clock Output: The Received Fractional T1 gapped clock feature is enabled when the CONFIG1 pin is low (Transmission Mode) and control bit FT1M (bit 0 in register X02H) is written with a 1. A gapped clock is provided on this pin for the Fractional T1 channel(s) selected. One or more DS0 channels may be selected by writing a 1 to control bits RFD1-RFD24 in registers X3AH-X3CH. The gapped clock has the same phase as the RCLKn clock. | | Symbol | Pin No. | I/O/P | Туре | Name/Function | |--------|---------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LO | 41 | I | ΠL | Local Oscillator Input: This independent 1544 kHz ± 32 ppm (50 ± 10) % duty cycle clock is an alternate clock source for the transmit line clock (LTCLKn), and for clocking out data from the slip buffer. This clock is selected as the transmit clock source when control bits TXC1 and TXC0 (bits 7 and 6 in register X02H) are both set to 0. On the detection of Loss of Signal, this clock is substituted for the receive line clock (LRCLKn) which becomes RCLKn when control bit RXC (bit 5 in register X02H) is set to a 1. This clock is required for generating LSCLK (pin 61) and the PRBS generator function. When used for the PRBS generator it must be synchronous with TCLKn, where 'n' is the framer sourcing PRBS. | # Other Signals | Symbol | Pin No. | I/O/P | Туре | Name/Function | |----------|---------|-------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T1SI | 40 | I | ΠL | One Second Shadow Register Signal: A positive pulse occurring every second which latches the performance counters (CRC-6 Error, Coding Violation, and Frame Bit Error) and PM and FM registers when the shadow register feature is enabled. The performance counters can count without this clock present, but they will not be shadowed. To comply with ANSI T1.403 this clock should be 1.0 Hz ± 32 ppm. The shadow register feature is enabled when a 1 is written to control bit ENPMFM (bit 3 in register 006H). This input is required for automatic loop-up/down code detection. | | CONFIG2 | 42 | I | TTL | <b>Configuration 2 Select Pin</b> : A low enables the line control interface for communications between the QT1F- <i>Plus</i> and the external line interface transceivers. A high disables the line control interface, and configures clock and data pins for a monitor interface. The selection is common to all four framers. | | CONFIG1 | 43 | I | ΠL | Configuration 1 Select Pin: A low configures the QT1F-Plus for the Transmission Mode of operation (1544 kbit/s) at the system interface. A high configures the QT1F-Plus for the MVIP Mode of operation at the system interface. The selection is common to all four framers. | | CSO | 49 | I | ΠL | <b>Power Down</b> : An active low on this pin forces the transmit clock (LTCLKn), and the transmit unipolar leads (TPOSn and TNEGn) for rail data output signals, of all four framers to the active low state for protection switching purposes. | | PRBSOOL | 48 | 0 | CMOS<br>2mA | PRBS Out Of Lock: Enabled only in the Transmission Mode and when control bit PRBSEN (bit 5 in register 013H) is a 1. A high indicates the analyzer is out of lock. This pin is low when lock is acquired or when this feature is disabled. | | IOTRI | 50 | I | TTL | <b>High Z State:</b> An active low placed on this pin forces all output pins (except TDO) to a high impedance state for test purposes. This pin must be held high for normal operation. | | SCAN_ENB | 51 | I | TTL | <b>TranSwitch Test Pin:</b> This pin is used for manufacturing tests only and must be held low for normal operation. | # **Boundary Scan** | Symbol | Pin No. | I/O/P | Туре | Name/Function | |--------|---------|-------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TCK | 53 | I | ΠL | <b>IEEE 1149.1 Test Port Serial Scan Clock:</b> This clock is used to shift data in on pin TDI on rising edges, and to shift data out on pin TDO on falling edges. The maximum clock frequency is 10 MHz. | | TMS | 58 | I | TTLp | <b>IEEE 1149.1 Test Port Mode Select:</b> This signal is clocked in on rising edges of the clock TCK, and is used to place the Test Access Port Controller into various states as defined in the IEEE 1149.1 standard. This pin must be high for normal framer operation. | | TDI | 55 | I | TTLp | IEEE 1149.1 Test Port Serial Scan Data In: Serial test instructions and data are clocked in to this pin on rising edges of clock TCK. | | TDO | 54 | O(T) | TTL<br>4mA | <b>IEEE 1149.1 Test Port Serial Scan Data Out:</b> Serial test instructions and data are clocked out of this pin on falling edges of clock TCK. When inactive, this output is forced to the high impedance state. | | TRS | 56 | I | TTLp | <b>IEEE 1149.1 Test Port Reset Pin:</b> This pin must either be held low, asserted low, or asserted low then high (pulsed low) to asynchronously reset the Test Access Port (TAP) controller. Failure to do so may cause the TAP controller to take control of the QT1F- <i>Plus</i> output pins. | # **Microprocessor Interface** | Symbol | Pin No. | I/O/P | Туре | Name/Function | |----------------|-----------------------------------|--------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | МОТО | 99 | I | TTL | Motorola / Intel Processor Select: This pin defines the operating mode of the Microprocessor Input/Output Interface. When it is high, Motorola (M) Mode is selected. When it is low, Intel (I) Mode is selected. | | ADDR(11-0) | 113, 112,<br>110-101 | I | TTL | Address Bus (Motorola/Intel Buses): These pins are address line inputs that are used for accessing a register location for a read/write cycle. High is logic 1. For normal operation ADDR11 may be tied low. | | DAT(7-0) | 123, 122,<br>120-117,<br>115, 114 | I/O(T) | TTL<br>8mA | <b>Data Bus:</b> Bidirectional data lines used for transferring data. High is logic 1. | | SEL | 127 | I | TTLp | <b>Select:</b> A low enables data transfers between the microprocessor and the QT1F- <i>Plus</i> during a read/write cycle. | | RD or<br>RD/WR | 126 | I | ΠL | Read (I Mode) or Read/Write (M Mode): Intel Mode - An active low signal generated by the microprocessor for reading the QT1F-Plus register locations. Motorola Mode - An active high signal generated by the microprocessor for reading the QT1F-Plus register locations. An active low signal is used to write to QT1F-Plus register locations. | | WR | 128 | I | TTL | Write (I Mode): Intel Mode - An active low signal generated by the microprocessor for writing to the QT1F-Plus register locations. Motorola Mode - Not used (should be set high). | | Symbol | Pin No. | I/O/P | Туре | Name/Function | |-----------|---------|-------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RDY/DTACK | 9 | O(T) | TTL<br>8mA | Ready (I Mode) or Data Transfer Acknowledge (M Mode): Intel Mode - A high is an acknowledgment from the addressed register location that the transfer can be completed. A low indicates that the QT1F-Plus cannot complete the transfer cycle, and microprocessor wait states must be generated. Motorola Mode - During a read bus cycle, a low signal indicates the information on the data bus is valid. During a write bus cycle, a low signal acknowledges the acceptance of data. This lead is tri-stated after the low signal. | | INT/ĪRQ | 125 | 0 | TTL<br>4mA | Interrupt: Intel Mode - A high on this output pin signals an interrupt request to the microprocessor. Motorola Mode - A low on this output pin signals an interrupt request to the microprocessor. The interrupt sense is inverted when a 1 is written to control bit IPOL (bit 4 in register 006H). | | RESET | 1 | I | TTLp | <b>Reset:</b> A low placed on this pin resets the QT1F- <i>Plus</i> . The reset must be placed on this pin after the clocks become stable, and must have a minimum duration of 10 cycles of the SYSCLK system clock. | | SYSCLK | 100 | I | ΠL | System Clock: This asynchronous clock is used by the QT1F-Plus to run the internal state machines and counters. The nominal frequency of this clock is 16.0-22.0 MHz with a duty cycle of (50 ± 10) %. This frequency range will provide correct operation with a T1 signal that complies with the frequency range and jitter as specified in AT&T Pub. 62411 or Bellcore GR-499-CORE. When the QT1F-Plus is used in a gapped clock situation (e.g., a direct connection to the T1 ports of the M13E device, TXC-03303), the SYSCLK minimum frequency must guarantee that at least 10 rising edges of SYSCLK occur between any two consecutive rising edges of any particular LRCLKn. | # **ABSOLUTE MAXIMUM RATINGS AND ENVIRONMENTAL LIMITATIONS** | Parameter | Symbol | Min | Max | Unit | Conditions | |-------------------------------------|-----------------|------|-----------------------|--------|-----------------------------------| | Supply voltage | V <sub>DD</sub> | -0.3 | +7.0 | V | Note 1 | | DC input voltage | $V_{IN}$ | -0.5 | V <sub>DD</sub> + 0.5 | V | Note 1 | | Storage temperature range | T <sub>S</sub> | -55 | 150 | °C | Note 1 | | Ambient operating temperature range | T <sub>A</sub> | -40 | 85 | °C | 0 ft/min linear airflow | | Component temperature x time | TI | | 270 x 5 | °C x s | Note 1 | | Moisture Exposure level | ME | 5 | | Level | per EIA/JEDEC<br>JESD22-A112-A | | Relative Humidity, during assembly | RH | 30 | 60 | % | Note 2 | | Relative Humidity, in-circuit | RH | 0 | 100 | % | non-condensing | | ESD Classification | ESD | | ±2000 | V | per MIL-STD-883D<br>Method 3015.7 | #### Notes: - 1. Conditions exceeding the Min or Max values may cause permanent failure. Exposure to conditions near the Min or Max values for extended periods may impair device reliability. - 2. Pre-assembly storage in non-drypack conditions is not recommended. Please refer to the instructions on the "CAUTION" label on the drypack bag in which devices are supplied. ## THERMAL CHARACTERISTICS | Parameter | Min | Тур | Max | Unit | Test Conditions | |---------------------|-----|-----|------|------|-------------------------| | Thermal Resistance: | | | 24.8 | °C/W | 0 ft/min linear airflow | | junction to ambient | | | | | | # **POWER REQUIREMENTS** | Parameter | Min | Тур | Max | Unit | Test Conditions | | |------------------------------------|------|------------------|------------------|------|------------------------------------------------------------------------------------------------------|--| | $V_{DD}$ | 4.75 | 5.0 | 5.25 | V | | | | I <sub>DD</sub> (outputs loaded) | | 90 <sup>1</sup> | 171 <sup>2</sup> | mA | 1. All channels operating. | | | P <sub>DD</sub> (outputs loaded) | | 450 <sup>1</sup> | 9002 | mW | Output load 30 pF. SYSCLK at 16 MHz. 2. All channels operating. Output load 30 pF. SYSCLK at 22 MHz. | | | I <sub>DD</sub> (outputs unloaded) | | | 110 | mA | All channels operating. | | | P <sub>DD</sub> (outputs unloaded) | | | 578 | mW | Output load 0 pF.<br>SYSCLK at 16 MHz. | | | I <sub>DD</sub> (outputs loaded) | | 72 | | mA | All channels powered | | | P <sub>DD</sub> (outputs loaded) | | 360 | | mW | down. Output load 30 pF. SYSCLK at 16 MHz. | | # INPUT, OUTPUT AND I/O PARAMETERS # **Input Parameters For TTL** | Parameter | Min | Тур | Max | Unit | Test Conditions | |-----------------------|-----|-----|-----|------|---------------------------------------------------| | V <sub>IH</sub> | 2.0 | | | V | 4.75 <u>&lt;</u> V <sub>DD</sub> <u>&lt;</u> 5.25 | | V <sub>IL</sub> | | | 0.8 | V | 4.75 ≤V <sub>DD</sub> ≤ 5.25 | | Input leakage current | | | 10 | μΑ | V <sub>DD</sub> =5.25 | | Input capacitance | | 4.1 | | pF | | # **Input Parameters For TTLp** | Parameter | Min | Тур | Max | Unit | Test Conditions | |-----------------------|------|-----|------|------|----------------------------------------| | V <sub>IH</sub> | 2.0 | | | V | 4.75 ≤V <sub>DD</sub> ≤ 5.25 | | V <sub>IL</sub> | | | 0.8 | V | 4.75 ≤V <sub>DD</sub> ≤ 5.25 | | Input leakage current | 0.05 | | 0.50 | mA | V <sub>DD</sub> =5.25; Input = 0 volts | | Input capacitance | | 5.5 | | pF | | ## **Output Parameters For TTL4mA** | Parameter | Min | Тур | Max | Unit | Test Conditions | |-------------------|-----|-----|------|------|------------------------------------------------| | V <sub>OH</sub> | 2.4 | | | V | V <sub>DD</sub> = 4.75; I <sub>OH</sub> = -2.0 | | V <sub>OL</sub> | | | 0.4 | V | $V_{DD} = 4.75; I_{OL} = 4.0$ | | I <sub>OL</sub> | | | 4.0 | mA | | | I <sub>OH</sub> | | | -2.0 | mA | | | t <sub>RISE</sub> | | | 8 | ns | C <sub>LOAD</sub> = 15 pF | | t <sub>FALL</sub> | | | 5 | ns | C <sub>LOAD</sub> = 15 pF | # **Output Parameters For TTL8mA** | Parameter | Min | Тур | Max | Unit | Test Conditions | |-------------------|-----|-----|------|------|------------------------------------------------| | V <sub>OH</sub> | 2.4 | | | V | V <sub>DD</sub> = 4.75; I <sub>OH</sub> = -4.0 | | V <sub>OL</sub> | | | 0.4 | V | V <sub>DD</sub> = 4.75; I <sub>OL</sub> = 8.0 | | I <sub>OL</sub> | | | 8.0 | mA | | | I <sub>OH</sub> | | | -4.0 | mA | | | t <sub>RISE</sub> | | | 10 | ns | C <sub>LOAD</sub> = 25 pF | | t <sub>FALL</sub> | | | 5 | ns | C <sub>LOAD</sub> = 25 pF | # **Output Parameters For CMOS2mA** | Parameter | Min | Тур | Max | Unit | Test Conditions | |-------------------|-----------------------|-----|------|------|------------------------------------------------| | V <sub>OH</sub> | V <sub>DD</sub> - 0.5 | | | V | V <sub>DD</sub> = 4.75; I <sub>OH</sub> = -2.0 | | V <sub>OL</sub> | | | 0.4 | V | $V_{DD} = 4.75; I_{OL} = 2.0$ | | I <sub>OL</sub> | | | 2.0 | mA | | | I <sub>OH</sub> | | | -2.0 | mA | | | t <sub>RISE</sub> | | | 10 | ns | C <sub>LOAD</sub> = 15 pF | | t <sub>FALL</sub> | | | 10 | ns | C <sub>LOAD</sub> = 15 pF | | Leakage Tri-state | | | ±10 | μΑ | 0 to 5.25 V input | # Input/Output Parameters For TTL8mA (slew rate controlled) | Parameter | Min | Тур | Max | Unit | Test Conditions | |-----------------------|-----|-----|------|------|---------------------------------------------------| | V <sub>IH</sub> | 2.0 | | | V | 4.75 <u>&lt;</u> V <sub>DD</sub> ≤ 5.25 | | V <sub>IL</sub> | | | 0.8 | V | 4.75 <u>&lt;</u> V <sub>DD</sub> <u>&lt;</u> 5.25 | | Input leakage current | | | 10 | μΑ | V <sub>DD</sub> = 5.25 | | Input capacitance | | 7.0 | | pF | | | V <sub>OH</sub> | 2.4 | | | V | $V_{DD} = 4.75; I_{OH} = -4.0$ | | V <sub>OL</sub> | | | 0.4 | V | $V_{DD} = 4.75; I_{OL} = 8.0$ | | I <sub>OL</sub> | | | 8.0 | mA | | | Гон | | | -4.0 | mA | | | t <sub>RISE</sub> | | | 10 | ns | C <sub>LOAD</sub> = 25 pF | | t <sub>FALL</sub> | | | 5 | ns | $C_{LOAD} = 25 \text{ pF}$ | ## Input/Output Parameters For TTL/CMOS4mA | Parameter | Min | Тур | Max | Unit | Test Conditions | |-----------------------|-----------------------|-----|------|------|---------------------------------------------------| | V <sub>IH</sub> | 3.15 | | | V | 4.75 <u>&lt;</u> V <sub>DD</sub> ≤ 5.25 | | V <sub>IL</sub> | | | 1.65 | V | 4.75 <u>&lt;</u> V <sub>DD</sub> <u>&lt;</u> 5.25 | | Input leakage current | | | 10 | μΑ | V <sub>DD</sub> = 5.25 | | Input capacitance | | 7.0 | | pF | | | V <sub>OH</sub> | V <sub>DD</sub> - 0.5 | | | V | $V_{DD} = 4.75; I_{OH} = -4.0$ | | V <sub>OL</sub> | | | 0.4 | V | $V_{DD} = 4.75; I_{OL} = 4.0$ | | I <sub>OL</sub> | | | 4.0 | mA | | | I <sub>OH</sub> | | | -4.0 | mA | | | t <sub>RISE</sub> | | | 10 | ns | C <sub>LOAD</sub> = 15 pF | | t <sub>FALL</sub> | | | 10 | ns | C <sub>LOAD</sub> = 15 pF | | Leakage Tri-state | | | ±10 | μΑ | 0 to 5.25 V input | ### TIMING CHARACTERISTICS Detailed timing diagrams for the QT1F-*Plus* are illustrated in Figures 3 through 25, with values of the timing intervals tabulated below the waveform diagrams in each figure. All output times are measured with a maximum 25 pF load capacitance. Timing parameters are measured at voltage levels of $(V_{IH} + V_{IL})/2$ for input signals or $(V_{OH} + V_{OL})/2$ for output signals, unless otherwise indicated. LRCLKn (See Note 1) t<sub>SU</sub> Figure 3. Dual Unipolar (RAIL) Receive Interface Timing | (Input) | | / \ | _ | | |----------------------------------|------------------|-----|-----|-----| | Note: n=1, 2, 3, | 4 | | | | | Parameter | Symbol | Min | Тур | Max | | LRCLKn clock period (see Note 2) | t <sub>CYC</sub> | 560 | 648 | | t<sub>PWH</sub> $t_{PWL}$ $t_{SU}$ $t_H$ RPOSn RNEGn ## Notes: LRCLKn high time LRCLKn low time RPOSn/RNEGn set-up time to LRCLKn↓ RPOSn/RNEGn hold time after LRCLKn↓ LRCLKn is shown for control bit RXCP (bit 6 in register X01H) set to 0. Data (RPOSn/RNEGn) is clocked in on the rising edges of LRCLKn when control bit RXCP is a 1. 240 240 10 10 324 324 The minimum frequency of SYSCLK must guarantee at least 10 rising edges of SYSCLK occur between any two consecutive rising edges of any particular LRCLKn. Unit ns ns ns ns ns Figure 4. Dual Unipolar (RAIL) Transmit Interface Timing | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------|------------------|-----|-----|-----|------| | LTCLKn clock period | t <sub>CYC</sub> | 637 | 648 | 656 | ns | | LTCLKn duty cycle (t <sub>PWH</sub> /t <sub>CYC</sub> ) | | 45 | 50 | 55 | % | | TPOSn/TNEGn delay after LTCLKn↑ | t <sub>D</sub> | 5.0 | 10 | 15 | ns | Note: LTCLKn is shown for control bit TXCP (bit 7) in register X01H set to 1. Data is clocked out on falling edges of LTCLKn when control bit TXCP is a 0. LRCLKn (See Note 1) RLDATn (Input) RLBPVn (Input) Figure 5. NRZ Receive Interface Timing (External Transceiver) | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------------------|------------------|-----|-----|-----|------| | LRCLKn clock period (see Note 2) | t <sub>CYC</sub> | 560 | 648 | | ns | | LRCLKn high time | t <sub>PWH</sub> | 240 | 324 | | ns | | LRCLKn low time | t <sub>PWL</sub> | 240 | 324 | | ns | | RLDATn/RLBPVn set-up time to LRCLKn↓ | t <sub>SU</sub> | 20 | | | ns | | RLDATn/RLBPVn hold time after LRCLKn↓ | t <sub>H</sub> | 20 | | | ns | #### Notes: - 1. LRCLKn is shown for control bit RXCP (bit 6 in register X01H) set to 0. RLDATn and RLBPVn are clocked in on rising edges of LRCLKn when control bit RXCP is a 1. The QT1F-*Plus* accepts an inverted RLDATn signal when control bit RXNRZP (bit 0 in register X01H) is a 1. Control bit RXFS (bit 1 in register X06H) must be set to 0 to use the RLBPVn input. - 2. The minimum frequency of SYSCLK must guarantee that at least 10 rising edges of SYSCLK occur between any two consecutive rising edges of any particular LRCLKn. Figure 6. NRZ Transmit Interface Timing (External Transceiver) | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------|------------------|-----|-----|-----|------| | LTCLKn clock period | t <sub>CYC</sub> | 637 | 648 | 656 | ns | | LTCLKn duty cycle (t <sub>PWH</sub> /t <sub>CYC</sub> ) | | 45 | 50 | 55 | % | | TLDATn/TMODEn delay after LTCLKn↑ | t <sub>D</sub> | 10 | 15 | 20 | ns | Note: LTCLKn is shown for control bit TXCP (bit 7 in register X01H) set to 1. TLDATn and TMODEn are clocked out on falling edges of LTCLKn when control bit TXCP is a 0. The QT1F-*Plus* provides an inverted TLDATn signal when control bit TXNRZP (bit 5 in register X06H) is a 1. Control bit TXFS (bit 0 in register X06H) must be set to 0 to obtain the TMODEn output. $t_{CYC(1)}$ t<sub>PWH(1)</sub> $_{t_{PWL(1)}}$ **LRCLKn** (Input) t<sub>H</sub> $t_{SU}$ RLDATn Bit Bit Bit Bit (Input) 192 192 0 t<sub>CYC(2)</sub> ESF Format: Frame 24 SF Format: Every other frame 12 t<sub>SU</sub> RFSn (Input) Figure 7. NRZ Receive Interface Timing (Fast Sync Mode) | Parameter | Symbol | Min | Тур | Max | Unit | |-------------------------------------|---------------------|-----|-----------------------|-----|------| | LRCLKn clock period | t <sub>CYC(1)</sub> | 560 | 648 | | ns | | LRCLKn high time | t <sub>PWH(1)</sub> | 240 | 324 | | ns | | LRCLKn low time | t <sub>PWL(1)</sub> | 240 | 324 | | ns | | RLDATn/RFSn set-up time to LRCLKn↓ | t <sub>SU</sub> | 20 | | | ns | | RLDATn/RFSn hold time after LRCLKn↓ | t <sub>H</sub> | 20 | | | ns | | RFSn period | t <sub>CYC(2)</sub> | | 3.0 | | ms | | RFSn pulse width high time | t <sub>PW</sub> | | $1 \times t_{CYC(1)}$ | | ns | Note: LRCLKn is shown for control bit RXCP (bit 6 in register X01H) set to 0. Data is clocked in on rising edges when control bit RXCP is a 1. The QT1F-*Plus* will accept an inverted RLDATn signal when a 1 is written to control bit RXNRZP (bit 0 in register X01H). The fast sync mode is selected by writing a 1 to control bit RXFS (bit 1 in register X06H). tCYC(1) **LTCLKn** t<sub>PWH(1)</sub> (Output) frame f+1 frame f **TLDATn** Bit 192 Bit 192 Bit 0 (Output) ESF Format: Frame 24 SF Format: Every other frame 12 $t_{PW}$ $t_{D}$ **TFSn** (Output) Figure 8. NRZ Transmit Interface Timing (Fast Sync Mode) | Parameter | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------|---------------------|-----|-----------------------|-----|------| | LTCLKn clock period | t <sub>CYC(1)</sub> | 637 | 648 | 656 | ns | | LTCLKn duty cycle t <sub>PWH(1)</sub> /t <sub>CYC(1)</sub> | | 45 | 50 | 55 | % | | TFSn delay after LTCLKn↑ | t <sub>D</sub> | 5.0 | 10 | 15 | ns | | TFSn pulse width high time | t <sub>PW</sub> | | $1 \times t_{CYC(1)}$ | | ns | | TFSn period | t <sub>CYC(2)</sub> | | 3.0 | | ms | t<sub>CYC(2)</sub> Note: LTCLKn is shown for control bit TXCP (bit 7 in register X01H) set to 1. TLDATn/TFSn are clocked out on falling edges of LTCLKn when control bit TXCP is set to 0. The QT1F-*Plus* will output an inverted TLDATn signal when control bit TXNRZP (bit 5 in register X06H) is a 1. The fast sync mode is selected by writing a 1 to control bit TXFS (bit 0 in register X06H). Figure 9. Serial Port Write Timing | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------------|-------------------|-----|-----|-----|------| | LCSn pulse width high time | t <sub>PW</sub> | 300 | | | ns | | LSCLK clock period (see Note 2) | t <sub>CYC</sub> | 560 | 648 | | ns | | LSCLK high time | t <sub>PWH</sub> | 280 | 324 | | ns | | LSCLK low time | t <sub>PWL</sub> | 280 | 324 | | ns | | CSn delay after LSCLK↓ | t <sub>D(1)</sub> | 5.0 | 10 | 15 | ns | | LSDO delay after LSCLK↓ | t <sub>D(3)</sub> | 5.0 | 10 | 15 | ns | | LCSn delay after LSCLK↑ | t <sub>D(2)</sub> | 5.0 | 10 | 15 | ns | ### Notes: - 1. The serial port interface for the line interface transceiver is selected when an active low is placed on the CONFIG2 pin (pin 42). - The clock period for LSCLK is the same as that of the clock provided on the LO pin (pin 41), since LSCLK is derived from the signal at LO. Figure 10. Serial Port Read Timing | Parameter | Symbol | Min | Тур | Max | Unit | |-----------------------------|-------------------|-----|-----|-----|------| | LSDI set-up time to LSCLK↑ | t <sub>SU</sub> | 20 | | | ns | | LSDI hold time after LSCLK↑ | t <sub>H</sub> | 20 | | | ns | | CSn delay after LSCLK↓ | t <sub>D(1)</sub> | 20 | 25 | 30 | ns | | CSn↑ delay after LSCLK↓ | t <sub>D(2)</sub> | 20 | 25 | 30 | ns | #### Notes: - 1. The serial port interface for the line interface transceiver is selected when an active low is placed on the CONFIG2 pin (pin 42). - The clock period for LSCLK is the same as that of the clock provided on the LO pin (pin 41), since LSCLK is derived from the signal at LO. Figure 11. Monitor Mode Timing | Parameter | Symbol | Min | Тур | Max | Unit | |----------------------------|-------------------|-----|-----|-----|------| | MONCLK clock period | t <sub>CYC</sub> | 637 | 648 | 656 | ns | | MONCLK high time | t <sub>PWH</sub> | 240 | 324 | | ns | | MONCLK low time | t <sub>PWL</sub> | 240 | 324 | | ns | | MONDTO delay after MONCLK↑ | t <sub>D(1)</sub> | 5.0 | 10 | 15 | ns | | MONFRM delay after MONCLK↑ | t <sub>D(2)</sub> | 5.0 | 10 | 15 | ns | Note: The Monitor port is enabled when an active high is placed on the CONFIG2 pin (pin 42). Control bits T1CHCS1 and T1CHCS0 (bits 1, 0 in register 013H) select the channel to be monitored. Control bit RXTX (bit 3 in register 013H) selects either the receive side or transmit side to be monitored. Writing a 0 to control bit ESP/EMON (bit 4 in register 013H) tri-states both outputs. The input signals to the receive framer (MONDTO and MONCLK) are monitored when control bit RXTX is a 1 and control bit ENMONFR (bit 2 in register 013H) is a 0. When control bits RXTX and ENMONFR are equal to 1, the receive framer output is monitored (MONDTO, MONFRM and MONCLK). Figure 12. Receive Highway Timing - Transmission Mode (Recovered Receive Line Clock) | Parameter | Symbol | Min | Тур | Max | Unit | |----------------------------------|-------------------|-----|-----|-----|------| | RCLKn clock period | t <sub>CYC</sub> | 560 | 648 | | ns | | RCLKn low time | t <sub>PWL</sub> | 240 | 324 | | ns | | RCLKn high time | t <sub>PWH</sub> | 240 | 324 | | ns | | RDATAn/RSIGLn delay after RCLKn↓ | t <sub>D</sub> | 5.0 | 10 | 20 | ns | | RSYNCn delay after RCLKn↓ | t <sub>D(1)</sub> | 5.0 | 10 | 20 | ns | | RSYNCn pulse width | t <sub>PW</sub> | 500 | 648 | 750 | ns | Note: The Transmission Mode is selected when a low is placed on the CONFIG1 pin (pin 43). The recovered receive line clock (RCLKn) and an internal sync pulse are used to clock out data (RDATAn), signaling (RSIGLn), and the sync pulse (RSYNCn) to the system, when control bits RXC and RSE (bits 5 and 3 in register X02H) are 10 or 11. Control bit RXC selects the clock source, while RSE enables/disables the receive slip buffer. The position of RSYNCn with respect to the RDATAn/RSIGLn signals can be offset. The values written to register 018H will determine the offset. RSYNCn is shown for an offset value equal to zero. RCLKn (Input) RDATAn RSIGLn (Outputs) Bit 191 Bit 192 Bit 0 (Frame Bit) RSYNCn (Input) Figure 13. Receive Highway Timing - Transmission Mode (System Clock) | Parameter | Symbol | Min | Тур | Max | Unit | |----------------------------------|------------------|-----|-----|-----|------| | RCLKn clock period | t <sub>CYC</sub> | 560 | 648 | | ns | | RCLKn low time | t <sub>PWL</sub> | 240 | 324 | | ns | | RCLKn high time | t <sub>PWH</sub> | 240 | 324 | | ns | | RDATAn/RSIGLn delay after RCLKn↓ | t <sub>D</sub> | 5.0 | 15 | 20 | ns | | RSYNCn setup time to RCLKn↑ | t <sub>SU</sub> | 20 | | | ns | | RSYNCn hold time after RCLKn↑ | t <sub>H</sub> | 20 | | | ns | Note: The Transmission Mode is selected when a low is placed on the CONFIG1 pin (pin 43). The system clock (RCLKn) and sync pulse (RSYNCn) are used to clock data out of the slip buffer when control bits RXC and RSE (bits 5 and 3 in register X02H) are 01. Control bit RXC selects the clock source, while RSE enables/disables the receive slip buffer. The position of RSYNCn with respect to the RDATAn/RSIGLn signals can be offset. The value written to register 018H compensates for any offset. RSYNCn is shown for an offset equal to zero. TCLKn (Input) TDATAn TSIGLn (Inputs) Bit 191 Bit 192 Bit 0 (Frame Bit) TSYNCn (Input) Figure 14. Transmit Highway Timing - Transmission Mode | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------------------|--------------------|-----|-----|-----|------| | TCLKn clock period | t <sub>CYC</sub> | 560 | 648 | | ns | | TCLKn low time | t <sub>PWL</sub> | 240 | 324 | | ns | | TCLKn high time | t <sub>PWH</sub> | 240 | 324 | | ns | | TDATAn/TSIGLn set-up time to TCLKn↑ | t <sub>SU(1)</sub> | 20 | | | ns | | TDATAn/TSIGLn hold time after TCLKn↑ | t <sub>H(1)</sub> | 20 | | | ns | | TSYNCn set-up time to TCLKn↑ | t <sub>SU(2)</sub> | 20 | | | ns | | TSYNCn hold time after TCLKn↑ | t <sub>H(2)</sub> | 20 | | | ns | Note: The Transmission Mode is selected when a low is placed on the CONFIG1 pin (pin 43). The position of TSYNCn may be offset with respect to the TDATAn/TSIGLn signals. The value written to register 017H compensates for any offset. TSYNCn is shown for an offset equal to zero. Figure 15. Receive Highway Timing - MVIP Mode | Parameter | Symbol | Min | Тур | Max | Unit | |----------------------------------------------|------------------|-----|-------|-----|------| | RCLKn clock period | t <sub>CYC</sub> | 465 | 488.3 | 513 | ns | | RCLKn low time | t <sub>PWL</sub> | 220 | 244 | 268 | ns | | RCLKn high time | t <sub>PWH</sub> | 220 | 244 | 268 | ns | | RDATAn/RSIGLn delay after RCLKn <sup>↑</sup> | t <sub>D</sub> | 10 | 15 | 20 | ns | | RSYNCn set-up time to RCLKn↑ | t <sub>SU</sub> | 10 | | | ns | | RSYNCn hold time after RCLKn↑ | t <sub>H</sub> | 5.0 | | | ns | | RSYNCn pulse width low time | t <sub>PW</sub> | 200 | 488 | 500 | ns | Note: The MVIP Mode is selected when a high is placed on the CONFIG1 pin (pin 43). The receive slip buffer is always enabled in this mode. The position of RSYNCn may be offset with respect to the RDATAn/RSIGLn signals. The value written to register 018H compensates for any offset. RSYNCn is shown for an offset equal to zero. TCLKn (Input) TDATAn TSIGLn (Inputs) Bit 256 Bit 1 (first bit of Time Slot 0) TSYNCn (Input) t<sub>PW</sub> Bit 2 (second bit of Time Slot 0) Figure 16. Transmit Highway Timing - MVIP Mode | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------------------|--------------------|-----|-------|-----|------| | TCLKn clock period | t <sub>CYC</sub> | 480 | 488.3 | 497 | ns | | TCLKn low time | t <sub>PWL</sub> | 220 | 244 | 268 | ns | | TCLKn high time | t <sub>PWH</sub> | 220 | 244 | 268 | ns | | TDATAn/TSIGLn set-up time to TCLKn↓ | t <sub>SU(1)</sub> | 10 | | | ns | | TDATAn/TSIGLn hold time after TCLKn↓ | t <sub>H(1)</sub> | 10 | | | ns | | TSYNCn set-up time to TCLKn↑ | t <sub>SU</sub> | 5.0 | | | ns | | TSYNCn hold time after TCLKn↑ | t <sub>H</sub> | 5.0 | | | ns | | TSYNCn pulse width low time | t <sub>PW</sub> | 200 | 488 | 500 | ns | Note: The MVIP Mode is selected when a high is placed on the CONFIG1 pin (pin 43). The transmit slip buffer is always enabled in this mode. The position of TSYNCn may be offset with respect to the TDATAn/TSIGLn signals. The value written to register 017H compensates for any offset. TSYNCn is shown for an offset equal to zero. Figure 17. Receive Highway Timing - Fractional T1 Gapped Clock (Transmission Mode) | Parameter | Symbol | Min | Тур | Max | Unit | |-----------------------------|-------------------|-----|-----|-----|------| | RCLKn clock period | tcyc | 560 | 648 | | ns | | RCLKn low time | t <sub>PWL</sub> | 240 | 324 | | ns | | RCLKn high time | t <sub>PWH</sub> | 240 | 324 | | ns | | RDATAn delay after RCLKn↓ | t <sub>D(1)</sub> | 5.0 | 10 | 20 | ns | | RFT1GCn√ delay after RCLKn√ | t <sub>D(2)</sub> | 12 | 20 | 25 | ns | | RSYNCn delay after RCLKn↓ | t <sub>D(3)</sub> | 5.0 | 10 | 20 | ns | | RSYNCn pulse width | t <sub>PW</sub> | 500 | 648 | 750 | ns | Note: The fractional T1 gapped clock feature is enabled when the CONFIG1 pin is low and control bit FT1M (bit 0 in register X02H) is written with a 1. One or more DS0 channels may be selected by writing a 1 to one or more control bits RFD1-RFD24 (in registers X3AH-X3CH). Figure 18. Transmit Highway Timing - Fractional T1 Gapped Clock (Transmission Mode) | Parameter | Symbol | Min | Тур | Max | Unit | |----------------------------------|--------------------|-----|-----|-----|------| | TCLKn clock period | t <sub>CYC</sub> | 560 | 648 | | ns | | TCLKn low time | t <sub>PWL</sub> | 240 | 324 | | ns | | TCLKn high time | t <sub>PWH</sub> | 240 | 324 | | ns | | TDATAn set-up time to TCLKn↑ | t <sub>SU(1)</sub> | 20 | | | ns | | TDATAn hold time after TCLKn↑ | t <sub>H(1)</sub> | 20 | | | ns | | TSYNCn set-up time to TCLKn↑ | t <sub>SU(2)</sub> | 20 | | | ns | | TSYNCn hold time after TCLKn↑ | t <sub>H(2)</sub> | 20 | | | ns | | TFT1GCn output delay from TCLKn↑ | t <sub>D</sub> | 5.0 | 10 | 15 | ns | Note: The fractional T1 gapped clock feature is enabled when the CONFIG1 pin is low (transmission mode) and control bit FT1M (bit 0 in register X02H) is written with a 1. One or more DS0 channels may be selected by writing a 1 to one or more control bits TFD1-TFD24 (in registers X3DH-X3FH). Figure 19. Shadow Register Timing | Parameter | Symbol | Min | Тур | Max | Unit | |-----------------------|------------------|------|-----|-----|------| | T1SI clock period | t <sub>CYC</sub> | | 1.0 | | Sec | | T1SI pulse width high | t <sub>PWH</sub> | 0.50 | 50 | 100 | ms | | T1SI pulse width low | t <sub>PWL</sub> | 6.0 | 950 | 980 | ms | Note: The shadow register feature and this input are enabled when a 1 is written to control bit ENPMFM (bit 3 in register 006H). t<sub>PWI</sub> Figure 20. Boundary Scan Timing | TCK<br>(Input) | tpwh tpwh th(1) | |-----------------|--------------------------------------| | TMS<br>(Input) | t <sub>SU(1)</sub> ◀ | | TDI<br>(Input) | t <sub>SU(2)</sub> t <sub>H(2)</sub> | | TDO<br>(Output) | t <sub>D</sub> | | Parameter | Symbol | Min | Max | Unit | |--------------------------|--------------------|-----|-----|------| | TCK clock high time | t <sub>PWH</sub> | 50 | | ns | | TCK clock low time | t <sub>PWL</sub> | 50 | | ns | | TMS setup time to TCK↑ | t <sub>SU(1)</sub> | 3.0 | - | ns | | TMS hold time after TCK↑ | t <sub>H(1)</sub> | 2.0 | - | ns | | TDI setup time to TCK↑ | t <sub>SU(2)</sub> | 5.0 | - | ns | | TDI hold time after TCK↑ | t <sub>H(2)</sub> | 5.0 | - | ns | | TDO delay from TCK↓ | t <sub>D</sub> | 5.0 | 7.0 | ns | Figure 21. Intel Microprocessor Read Cycle Timing | Parameter | Symbol | Min | Тур | Max | Unit | |----------------------------------------|--------------------|----------------------|-----------------------|------------------------|------| | ADDR(11-0) valid set-up time to SEL↓ | t <sub>SU(1)</sub> | 5.0 | | | ns | | DAT valid delay after RDY↑ | t <sub>D(1)</sub> | -20 | -15 | -10 | ns | | DAT float time after RD↑ | t <sub>F</sub> | 1.0 | 2.0 | 5.0 | ns | | SEL set-up time to RD↓ | t <sub>SU(3)</sub> | 5.0 | | | ns | | ADDR(11-0) valid hold time after RD↑ | t <sub>H(2)</sub> | 5.0 | | | | | SEL hold time after RD↑ | t <sub>H(3)</sub> | 5.0 | | | ns | | RD pulse width low time | t <sub>PW(1)</sub> | 30 | | | ns | | RDY delay after RD↓ | t <sub>D(2)</sub> | 8.0 | 10 | 15 | ns | | RDY pulse width low time | t <sub>PW(2)</sub> | 1 cycle of<br>SYSCLK | 2 cycles of<br>SYSCLK | 10 cycles of<br>SYSCLK | ns | | RDY high to tri-state delay after SEL↑ | t <sub>D(4)</sub> | 17 | 20 | 25 | ns | - 1. The Intel microprocessor bus is selected by placing a low on the MOTO pin (pin 99). - 2. The system clock has a nominal frequency of 16-22 MHz. Figure 22. Intel Microprocessor Write Cycle Timing | Parameter | Symbol | Min | Тур | Max | Unit | |----------------------------------------|--------------------|-------------------------|-----------------------|-------------------------|------| | ADDR(11-0) valid set-up time to SEL↓ | t <sub>SU(1)</sub> | 5.0 | | | ns | | ADDR(11-0) valid hold time after WR↑ | t <sub>H(1)</sub> | 5.0 | | | ns | | DAT valid set-up time to WR↑ | t <sub>SU(2)</sub> | 5.0 | | | ns | | DAT hold time after WR↑ | t <sub>H(2)</sub> | 5.0 | | | ns | | SEL set-up time to WR↓ | t <sub>SU(3)</sub> | 5.0 | | | ns | | WR pulse width low time | t <sub>PW(1)</sub> | 40 | | | ns | | RDY delay after WR↓ | t <sub>D(2)</sub> | 0 | | 12 | ns | | RDY pulse width low time (Note 3) | t <sub>PW(2)</sub> | 1/4 cycles of<br>SYSCLK | 2 cycles of<br>SYSCLK | 10 cycles of<br>SYSCLK* | ns | | RDY high to tri-state delay after SEL↑ | t <sub>D(4)</sub> | 17 | 20 | 25 | ns | - 1. The Intel microprocessor bus is selected by placing a low on the MOTO pin (pin 99). - 2. The system clock has a nominal frequency of 16-22 MHz. - \* Wait states only occur if a write cycle immediately follows a previous read/write cycle (e.g., read modify write or word wide write). Figure 23. Motorola Microprocessor Read Cycle Timing | Parameter | Symbol | Min | Тур | Max | Unit | |-------------------------------------|--------------------|-----------------------|-------------------------|------------------------|------| | ADDR valid set-up time to SEL↓ | t <sub>SU(1)</sub> | 5.0 | | | ns | | DAT delay to tri-state after SEL↑ | t <sub>D(3)</sub> | 2.0 | 3 | 5 | ns | | DAT valid output delay after DTACK↓ | t <sub>D(1)</sub> | -1 cycle of<br>SYSCLK | -1/2 cycle of<br>SYSCLK | | ns | | SEL pulse width low time | t <sub>PW(1)</sub> | 40 | | | ns | | RD/WR set-up time to SEL↓ | t <sub>SU(3)</sub> | 5.0 | | | ns | | DTACK pulse width high time | t <sub>PW(2)</sub> | 2 cycles of<br>SYSCLK | 5 cycles of<br>SYSCLK | 10 cycles of<br>SYSCLK | ns | | DTACK float time after SEL↑ | t <sub>F</sub> | 4.0 | 5.0 | 11 | ns | | DTACK delay after SEL↓ | t <sub>D(2)</sub> | 5.0 | 10 | 15 | ns | - 1. The Motorola microprocessor bus is selected by placing a high on the MOTO pin (pin 99). - 2. The system clock has a nominal frequency of 16-22 MHz. ADDR(11-0) (Input) $t_{H(2)}$ t<sub>SU(2)</sub> DAT(7-0) (Input) +t<sub>H(1)</sub> → $t_{SU(1)}$ SEL $t_{PW(1)}$ (Input) $t_{SU(3)}$ RD/WR (Input) t<sub>PW(2)</sub> tri-state tri-state DTACK (Output) $t_{D(2)}$ Figure 24. Motorola Microprocessor Write Cycle Timing | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------------------|--------------------|------------------------|----------------------|-------------------------|------| | ADDR valid set-up time to SEL↓ | t <sub>SU(1)</sub> | 5.0 | | | ns | | ADDR hold time after SEL↑ | t <sub>H(1)</sub> | 5.0 | | | ns | | DAT valid set-up time to SEL↑ | t <sub>SU(2)</sub> | 20 | | | ns | | SEL pulse width low time | t <sub>PW(1)</sub> | 40 | | | ns | | DAT hold time after SEL↑ | t <sub>H(2)</sub> | 5.0 | | | ns | | RD/WR set-up time to SEL↓ | t <sub>SU(3)</sub> | 5.0 | | | ns | | DTACK pulse width high time (Note 3) | t <sub>PW(2)</sub> | 1/2 cycle of<br>SYSCLK | 1 cycle of<br>SYSCLK | 10 cycles of<br>SYSCLK* | ns | | DTACK float time after SEL↑ | t <sub>F</sub> | 8.0 | 9.0 | 10 | ns | | DTACK delay after SEL↓ | t <sub>D(2)</sub> | 9.0 | 10 | 12 | ns | - 1. The Motorola microprocessor bus is selected by placing a high on the MOTO pin (pin 99). - 2. The system clock has a nominal frequency of 16-22 MHz. - \* Wait states only occur if a write cycle immediately follows a previous read or write cycle (e.g., read modify write or word wide write). Figure 25. Clock Reference Timing | Parameter | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------|---------------------|-----|-----|-----|------| | CLKREF1,2 clock period when control bit 1544KHZ = 1; see note 2 | t <sub>CYC(1)</sub> | 560 | 648 | | ns | | CLKREF1,2 high time when control bit 1544KHZ = 1; see note 2 | t <sub>PWH(1)</sub> | 240 | 324 | | ns | | CLKREF1,2 low time when control bit 1544KHZ = 1; see note 2 | t <sub>PWL(1)</sub> | 240 | 324 | | ns | | CLKREF1,2 clock period when control bit 1544KHZ = 0; see note 2 | t <sub>CYC(2)</sub> | | 125 | | ms | | CLKREF1,2 high time when control bit 1544KHZ = 0; see note 2 | t <sub>PWH(2)</sub> | 560 | 648 | | ns | - CLKREF1 and CLKREF2 output pins are controlled by register 019H. Control bit 1544KHZ selects either a direct clock output when set to 1 or via a divide by 193 circuit when set to 0. Control bits ENREF1 and ENREF2 enables output pins CLKREF1 and CLKREF2 when set to 1; when ENREF1 and ENREF2 are set to 0 CLKREF1 and CLKREF2 are tri-stated. The particular receive clock LRCLKn used as a reference is selected by control bits CR1S1,2 for CLKREF1 and control bits CR2S1,2 for CLKREF2. - 2. The actual clock period and high or low times are a function of the selected clock LRCLKn. - 3. A fault detected (LOS or LINT pin active if enabled by control bit LIE) by the particular channel selected for the reference clock will cause CLKREF1,2 to stay low. The output only goes to tri-state if control bit ENREF1 or ENREF2 is set to 0. ## **OPERATION** The following sections detail the internal operation of the QT1F-Plus. ### LINE INTERFACE SELECTION Each of the four framers in the QT1F-*Plus* can be programmed to provide either a dual unipolar interface or a NRZ interface. The dual unipolar interface is selected when a 1 is written into control bit RAIL (bit 7) in the Framer Configuration register located at address X00H in the memory map. The X stands for the framer selected, and will be equal to the value n used to identify the framer (1 for framer 1, 2 for framer 2, etc.). The B8ZS line or AMI coder/decoder (CODEC) feature can be selected for the dual unipolar interface. The B8ZS CODEC is selected by writing a 1 to control bit BE (bit 6) in the Framer Configuration register X00H. A 0 will select an AMI CODEC. The B8ZS stands for Bipolar with eight Zero Substitution, which is described in ANSI Document ANSI T1.102-1993 and other Bellcore documents. The clock polarity of the input and output line clocks is selectable by writing the sense required to control bits TXCP and RXCP (bits 7 and 6) in the Framer Configuration register X01H. When a framer is configured for the dual unipolar mode, the line signal is monitored for loss of signal (LOS). LOS is detected if no transitions are present for $175 \pm 75$ pulse positions. Recovery occurs when a ones density of 12.5% or more is detected in $175 \pm 75$ pulse positions. The connections between a QT1F-Plus framer and external line interface transceivers are shown in Figure 26 below for dual unipolar mode. Note: n is the channel number (1, 2, 3, 4) Figure 26. Line Interface For Dual Unipolar Mode The NRZ interface is selected when a 0 is written into control bit RAIL (bit 7) in register X00H. The clock polarity of the line input and output clocks is selectable by writing to control bits TXCP and RXCP (bits 7 and 6) in the Framer Configuration register X01H. Options are provided for inverting the polarity of the transmit and receive data pins. A 1 written to control bit TXNRZP (bit 5) in register X01H inverts the polarity of the transmit data signal, TLDATn, while a 1 written to control bit RXNRZP (bit 0) in the same register inverts the polarity of the receive data signal RLDATn. In NRZ mode, the RNEGn pin may be used to input an external indication of coding violations (RLBPVn) or a fast sync pulse for testing purposes (RFSn). External coding violations are counted in a 16-bit performance counter when control bit RXFS (bit 1) in register X06H is a 0. Coding violations are counted when the input is high for rising edges of the line clock LRCLKn. When control bit RXFS is a 1, this pin is used for inputting a receive fast sync pulse. In the transmit direction, when the NRZ mode is selected, the TNEGn pin becomes a TFSn or TMODEn pin. The pin may be used to output a fast sync pulse (TFSn), or it may be used as a general purpose output pin (TMODEn). When control bit TXFS (bit 0) in register X06H is a 1, a fast sync output pulse is provided on this pin. When control bit TXFS is a 0, this pin can be used as a general purpose output pin. The output state is defined by the value written to bit BE (bit 6) in register X00H. A typical interface between a framer in the QT1F-*Plus* and an external line transceiver is shown in Figure 27 below for the NRZ mode. Note: n is the channel number (1, 2, 3, 4) Figure 27. Line Interface For NRZ Mode ## LINE INTERFACE CONTROL This interface permits the microprocessor to have complete control of the four external line interface transceivers through the QT1F-Plus. This interface is selected by placing a low on the CONFIG2 pin (pin 42). The line interface control leads are common to all four framers and comprise a data input pin (LSDI), a data output pin (LSDO), and a clock output pin (LSCLK). The clock signal LSCLK is derived from the signal at the LO pin (pin 41) and has the same clock period. Individual chip select pins (LCSn) are used between the QT1F-Plus and the external transceivers to determine which of the four external transceivers is to be accessed through the QT1F-Plus. In addition, general purpose input leads (LINTn) are provided. The signal on this lead is locally or-gated with the internal loss of signal alarm when control bit LIE (bit 1) in the Framer Configuration register X00H is a 1. The operating sense of this lead is programmable by control bit LPOL (bit 0) in the Framer Configuration register X00H. The status indication of this pin is given by the LINT status bit (bit 0) in register X15H. Typical interfaces between the QT1F-Plus and external line interface transceivers using the line interface control pins are shown in Figures 26 and 27, for the dual unipolar and NRZ interface modes, respectively. Data to be written to the external transceiver is formatted as a two-byte message. The first byte is an address/command byte and the second byte contains the data to be written or read. Figure 28 illustrates the message and control formats associated with the transceiver serial I/O timing. Figure 28. Transceiver Serial I/O Timing The format of the address/command byte depends upon the external transceiver being controlled. Please refer to the transceiver's data sheet for the command/data formats. The interface for controlling the external transceiver operates in the following way. The external transceiver selection (via $\overline{LCSn}$ ) is determined by the value written to two T1CHCS bits (bits 1 and 0) in register 013H. For example, a 00 value selects the transceiver for framer 1 while a 11 value selects the transceiver for framer 4. The microprocessor writes the command byte to LCB7-LCB0 in the Line Interface Control register 010H. This is followed by writing the data byte to LDO7-LD00 in Line Interface Control register 011H. The serial message is sent on LSDO when a 1 is written to replace the 0 in the ESP/EMON bit (bit 4) in register 013H. The ESP/EMON bit must be first written with a 0, followed by a 1, before another transfer can take place between the QT1F-*Plus* and the external transceiver selected. Broadcast capability to all transceivers is enabled when the control bit BDCST (bit 7) in register 013H is written with a 1. Eight clock cycles later, the selected transceiver will respond by sending serial data on the LSDI input pin. The data is shifted in LSB first to LDI7-LDI0 in the Serial Port Data Input Register 012H. ## **MONITOR MODE** The monitor mode interface permits the QT1F-Plus to provide an external receive or transmit NRZ signal from one of the framers to an external device. This interface is selected by placing a high on the CONFIG2 pin (pin 42). Please note that the pins for this mode are shared with the line control interface, and if the monitor mode is selected, these pins cannot be used to provide a serial interface between the external transceivers and the QT1F-Plus. In addition, a 1 must be written into the ESP/EMON control bit (bit 4) in the Global Configuration register 013H to enable the monitor mode interface output pins. A 0 written into this control bit causes these data and clock pins to be tri-stated, permitting multiple QT1F-Plus devices to share an external device. A 1 written to control bit RXTX (bit 3) in register 013H selects the receive side, while a 0 selects the transmit side. The framer to be monitored is selected by the value written into the two T1CHCS bits (bits 1 and 0) in register 013H. For example, a value of 00 selects framer 1, and a value of 11 selects framer 4. The selected framer NRZ signal is provided on output pin MONDTO (pin 60). The NRZ receive or transmit data is clocked out on rising edges of the clock MONCLK (pin 61). ### SYSTEM INTERFACE The system interface connects each of the four framers within the QT1F-Plus to and from the system. The system interface is selected by the CONFIG1 input pin, according to the table given below. | CONFIG1<br>Pin 43 | System Interface | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Low | <b>Transmission Mode.</b> Data highway, signaling highway, 1.544 MHz clock and 3 ms sync pulse for each framer in both transmit and receive directions. Sync pulse is positive, and one clock cycle wide. The system receive clock and sync pulse may be outputs when slip buffer is bypassed. | | High | <b>MVIP Mode:</b> Data highway, signaling highway, 2.048 MHz clock, and 125 microsecond sync pulse for each framer in both transmit and receive directions. The slip buffers must be enabled. The system receive and transmit clock and sync pulses are inputs to the QT1F- <i>Plus</i> . The negative sync pulses are one clock cycle wide. | For the Transmission and MVIP Modes, each framer has separate transmit and receive interfaces that are referred to as receive and transmit highways. Each highway consists of a data bus (i.e., data highway) RDATAn/TDATAn, a signaling bus (i.e., signaling highway) RSIGLn/TSIGLn, a clock RCLKn/TCLKn, and a synchronization signal RSYNCn/TSYNCn. Internally, each data bus is connected to a two-frame slip buffer, and each signaling bus is connected to a 96-bit signaling buffer. Please note that control bits are provided which enable the slip buffers to be bypassed when the Transmission Mode is selected. For the MVIP Mode, the receive and transmit slip buffers must be enabled by setting control bits RSE (bit 3), and TSE (bit 4) in register X02H to a 1. ### TRANSMISSION MODE The Transmission Mode is enabled when a low is placed on the CONFIG1 pin (pin 43). # **Transmit Highway** When the Transmission Mode is selected, the transmit highway carries information from the system to the QT1F-*Plus* for each framer. The highway is subdivided into two time division multiplexed buses, one for data (TDATAn), and the other one for signaling and alarms (TSIGLn). The n in the TDATAn and TSIGLn signals represents one of the four framers. The two buses are synchronous with respect to the highway clock (TCLKn), which has a clock rate of 1544 kHz. The data highway is a single bit-serial bus organized into 193-bit groups called frames, with the bits in each group numbered 0 through 192. Each frame consists of 24 DS0 channels, numbered from 1 to 24, as shown in Figure 29. Bit 0 carries the frame synchronization bit and multiframe bit for the SF frame format, and synchronization bits. Also note that 24 frames form a multiframe, with the beginning of each multiframe identified by an active high synchronization pulse (TSYNCn), one (TCLKn) clock cycle wide, which occurs every 3 ms, normally at the end of frame 24. Each multiframe carries one Extended Superframe (ESF) or two regular Superframes (SF). The position of the TSYNCn pulse is programmable to any bit position within the data bus frame using control bits TSD7-TSD0 in register 017H. The synchronization pulse is aligned to bit 8 in DS0 Channel 24 in frame 24 when a value of 00H is written into this register. The signaling bus (TSIGLn) is also divided into 193-bit frames. Each signaling frame consists of 193 bits of signaling and alarm information for the 24 DS0 channels, numbered from 1 to 24, that are carried on the data bus. The first bit in the signaling highway is assigned to carry the framing bits for the SF and ESF frame formats. The transmit section of the framer will rewrite the Ft and Fs for the SF frame format. The framer will rewrite the Ft bits, and recalculate the CRC for the ESF frame format. The HDLC link D bits (m-bits) may be inserted from the signaling highway. The sync pulse (TSYNC) determines the start of the frame and the first frame in the multiframe. The S1, S2, S3 and S4 bits represent the ABCD signaling states associated with each of the DS0 channels. For example, if 16-state signaling is selected, frame 1 will carry the A1, A2, A3 and A4 signaling states in the S1, S2, S3 and S4 bits for DS0 channels 1, 2, 3 and 4. Frame 2 in the multiframe will carry the A5, A6, A7 and A8 signaling states in the S1, S2, S3 and S4 bits for DS0 channels 5, 6, 7 and 8, while frame 24 in the multiframe will carry the D21, D22, D23 and D24 signaling states in the S1, S2, S3 and S4 bits for DS0 channels 21, 22, 23 and 24. The QT1F-*Plus* inserts the signaling bits from the signaling highway into the robbed bit positions if enabled by control bits SE1 through SE24 in registers XE8, XE9, and XFA The next bit is defined as the Y bit and defines the system remote defect indication alarm (yellow) alarm. The next 11 bits are not used. The bits in channels 3 through 24 carry a system AIS alarm indication (A). Status bits VTAIS (bit 3) and VTRDI (bit 2) in register X14H provide the active states of the AIS bits and a remote defect indication on the signaling highway in the Transmission mode. These VT alarms correspond to alarms that are present for a system SONET byte synchronous interface. Figure 29. Transmit Highway - Transmission Mode # **Receive Highway** In the Transmission Mode, the receive highway for each framer carries information from the QT1F-*Plus* to the system. Like the transmit path, the receive highway is also subdivided into two time division multiplexed buses, one for data (RDA-TAn), and one for signaling and alarms (RSIGLn), where n represents one of the four framers. The two buses are synchronous with the highway clock (RCLKn), which has a clock rate of 1544 kHz. The clock (RCLKn) is either an output to the system or an input from the system. The system clock (RCLKn) or the line clock (LRCLKn) may be the input clock source for the slip buffer when it is enabled. Usually the system clock (RCLKn) is used. The QT1F-*Plus* sources the clock (RCLKn) as an output when the slip buffer is bypassed. The receive slip buffer for a framer is disabled when a 0 is written to the RSE bit (bit 3) in the Framer Configuration register X02H. The clock source selection is determined by the RXC bit (bit 5) in register X02H. A 0 written into this bit position selects the system clock (RCLKn) as the source clock. In addition to controlling the source of the clock, control bit RXC also controls the source of the sync pulse. The data bus is a single bit-serial bus organized into 193-bit groups called frames, as shown in Figure 30. Each frame consists of 24 time slots, plus a frame synchronization bit, as shown for the transmit interface. Twenty-four frames form a multiframe, with the beginning of each multiframe identified by an active high synchronization pulse (RSYNCn), one (RCLKn) clock cycle wide, which occurs every 3 ms, normally at the end of frame 24. Each multiframe carries one Extended Superframe (ESF) or two regular Superframes (SF). The position of the RSYNCn pulse is programmable to any bit position within the frame using control bits RSD7-RSD0 in register 018H. The synchronization pulse is aligned to bit 8 in DS0 Channel 24 in frame 24 when a value of 00H is written into this register. The signaling bus (RSIGLn) is also divided into 193-bit frames. Each signaling frame consists of 193 bits of signaling and alarm information for the 24 data channels carried on the data bus. The first bit in the signaling highway carries the framing bits for the SF and ESF frame formats which are the line framing bits. The S1, S2, S3 and S4 bits represent the ABCD signaling states associated with each of the DS0 channels. For example, if 16-state signaling is selected, frame 1 will carry the A1, A2, A3 and A4 signaling states in the S1, S2, S3, and S4 bits for DS0 channels 1, 2, 3 and 4. Frame 2 in the multiframe will carry the A5, A6, A7 and A8 signaling states in the S1, S2, S3 and S4 bits for DS0 channels 5, 6, 7 and 8, while frame 24 in the multiframe will carry the D21, D22, D23 and D24 signaling states in the S1, S2, S3 and S4 bits for DS0 channels 21, 22, 23 and 24. The next bit is defined as the Y bit and provides the system with the line yellow alarm status. The next 11 bits are not used. The bits in channels 3 through 24 carry an AIS alarm indication (A). Control bits ENAIS, ENOOF, and ENLOS (bits 2, 1, and 0 of register X03H), when set to 1, enable the A bits to be set to a 1 if AIS, OOF, or LOS is detected. Figure 30. Receive Highway - Transmission Mode ## **MVIP MODE** The MVIP Mode is enabled when a high is placed on the CONFIG1 pin (pin 43). # **Transmit Highway** In the MVIP Mode, the transmit highway for each framer in the QT1F-*Plus* carries input information from the system. The highway for framer n is subdivided into two time division multiplexed buses, one for data (TDATAn), and one for signaling (TSIGLn). The two buses are synchronous with the highway clock (TCLKn), which has a clock rate of 2048 kHz. The data bus is a single bit-serial bus organized into 256-bit groups called frames. Each frame consists of thirty-two time slots, 24 of which carry the 24 DS0 channels, as shown in the table below and in Figure 31. | TDATAn time slot | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | |------------------|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----| | DS1 DS0 No. | Х | 1 | 2 | 3 | Х | 4 | 5 | 6 | Х | 7 | 8 | 9 | Χ | 10 | 11 | 12 | Χ | 13 | 14 | 15 | Х | 16 | 17 | 18 | Х | 19 | 20 | 21 | Х | 22 | 23 | 24 | The frame start is identified by a synchronization pulse (TSYNCn), which is one (TCLKn) clock cycle wide and occurs every 125 microseconds. The position of the TSYNCn pulse is programmable to any bit position within the frame using control bits TSD7-TSD0 in register 017H. The synchronization pulse is aligned to bit 1 in Time Slot 0 when a value of 00H is written into this register. The signaling bus (TSIGLn) is also divided into 256-bit frames. Each signaling frame consists of 32 time slots, of which 24 time slots carry the ABCD signaling bits associated with the 24 DS0 channels. Like the Data highway, Time Slots 0, 4, 8, 12, 16, 20, 24 and 28 do not carry signaling information. The signaling information (ABCD) is carried in the last four bits of a signaling bus time slot. The first four bits in each signaling bus time slot should be set to zero. The signaling buffer is updated every other frame. The line signaling states are updated once every six frames. Notes: ABCD = Signaling bits for channel c (1-24). Time Slots 0, 4, 8, 12, 16, 20, 24 and 28 do not carry signaling information and should be set to 0. Figure 31. Transmit Highway - MVIP Mode # **Receive Highway** In the MVIP Mode, the receive highway for each framer carries output information from the QT1F-*Plus* to the system. The highway for framer n is subdivided into two time division multiplexed buses, one for data (RDATAn), and one for signaling (RSIGLn). The two buses are synchronous with the highway clock (RCLKn), which has a clock rate of 2048 kHz. The data bus is a single bit-serial bus organized into 256-bit groups called frames. Each frame consists of thirty-two time slots, 24 of which carry the 24 DS0 channels, as shown in the table below and in Figure 32. | RDATAn time slot | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | |------------------|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----| | DS1 DS0 No. | Х | 1 | 2 | 3 | Х | 4 | 5 | 6 | Х | 7 | 8 | 9 | Х | 10 | 11 | 12 | Χ | 13 | 14 | 15 | Х | 16 | 17 | 18 | Χ | 19 | 20 | 21 | Х | 22 | 23 | 24 | The frame start is identified by a synchronization pulse (RSYNCn), which is one (RCLKn) clock cycle wide and occurs every 125 microseconds. The position of the RSYNCn pulse is programmable by setting the values of the control bits RSD7-RSD0 in register 018H. The effect is always to restart the data and signaling highways during transmit or receive highway channel number 0. This time slot can become 9, 10, 11 or 12 bits long. Since the frame does not provide any information in Time Slot 0 there is no effect on framer performance. The synchronization pulse is aligned to bit 1 in Time Slot 0 when a value of 00H is written into this register. The signaling bus (RSIGLn) is also divided into 256-bit frames. Each signaling frame consists of 32 time slots, of which 24 time slots carry the ABCD signaling bits associated with the 24 DS0 channels. Like the Data highway, Time Slots 0, 4, 8, 12, 16, 20, 24 and 28 do not carry signaling information and are set to zero, except for Time Slot 0, which carries eight ones. The signaling information (ABCD) is carried in the last four bits of a signaling bus time slot. The first four bits in each time slot are 0000. The signaling bus is updated from the signaling buffer every frame. The signaling buffer is updated by the line every 6 frames. ABCD = Signaling bits for channel c (1-24). Time Slots 0, 4, 8, 12, 16, 20, 24 and 28 do not carry signaling information and are equal to 0, except for Time Slot 0, which carries eight ones. Figure 32. Receive Highway - MVIP Mode ### FRACTIONAL T1 MODE In the Fractional T1 mode, the receive and transmit signaling (RSIGLn and TSIGLn) pins are reassigned to provide fractional T1 gapped clock signals RFT1GCn and TFT1GCn. The Fractional T1 Mode feature is only available in the transmission mode. The RSIGLn input lead becomes the RFT1GCn (Receive Fractional T1 Gapped Clock) output lead and the TSIGLn input lead becomes the TFT1GCn (Transmit Fractional T1 Gapped Clock) output lead. A gapped clock for a receive fractional T1 channel is enabled by writing a 1 to the DS0 channels required in control bits RFD1 to RFD24 (registers X3AH-X3CH). The fractional T1 gapped clock will have the same phase as the RCLKn clock. A gapped clock for a transmit fractional T1 channel is enabled by writing a 1 to the DS0 channels required in control bits TFD1 to TFD24 (registers X3DH-X3FH). The fractional T1 gapped clock will have the same phase as the TCLKn clock. ### **FRAMING** ### Frame Structure Each of the four framers can select either the D4 SF (Superframe) or ESF (Extended Superframe) frame format for operations. The D4 SF frame format structure is shown in Figure 33. The SF format consists of 12 DS1 frames (or 2316 bits). Each DS1 frame consists of 193 bit positions. The first bit, the F bit, carries the pattern for frame alignment (Ft bits) and signaling phase alignment (Fs bits). The other 192 bits in the frame are used to carry 24 DS0 channels (eight bits per channel). Bit 2 in each DS0 channel is alternately assigned to carry a Yellow alarm indication when set to zero. The Japanese standard designates the Fs bit in frame 12 of the 12 frame superframe, which is normally is a 0, as the Yellow alarm indication. The yellow alarm indicates that the distant end has detected a loss of signal or frame. The SF format carries either two-state signaling or four-state signaling by using bit 8 in the DS0 channels in frames 6 and 12 of the 12-frame superframe. | From # | 1st Bit in frame | F- | Bit | Bit Use | for each ti | ime-slot | Sig | naling Option | ons | |---------|------------------|---------|-----|----------|-------------|-----------|------|---------------|---------| | Frame # | ist bit in frame | Fs | Ft | Data | YA | Signaling | None | 2-state | 4-state | | 1 | 0 | - | 1 | Bits 1-8 | Bit 2 | None | - | - | - | | 2 | 193 | 0 | - | Bits 1-8 | Bit 2 | None | - | - | - | | 3 | 386 | - | 0 | Bits 1-8 | Bit 2 | None | - | - | - | | 4 | 579 | 0 | - | Bits 1-8 | Bit 2 | None | - | - | - | | 5 | 772 | - | 1 | Bits 1-8 | Bit 2 | None | - | - | - | | 6 | 965 | 1 | - | Bits 1-7 | Bit 2 | Bit 8 | - | Α | Α | | 7 | 1158 | - | 0 | Bits 1-8 | Bit 2 | None | - | - | - | | 8 | 1351 | 1 | - | Bits 1-8 | Bit 2 | None | - | - | - | | 9 | 1544 | - | 1 | Bits 1-8 | Bit 2 | None | - | - | - | | 10 | 1737 | 1 | - | Bits 1-8 | Bit 2 | None | - | - | - | | 11 | 1930 | - | 0 | Bits 1-8 | Bit 2 | None | - | - | - | | 12 | 2123 | 0 or YA | - | Bits 1-7 | Bit 2 | Bit 8 | - | А | В | Figure 33. D4 SF Framing Structure The ESF frame format structure consists of 24 DS1 frames, as shown in Figure 34. Each DS1 frame consists of 193 bit positions. The first bit, the F bit, carries the pattern for frame alignment (FPS bits), a 4 kbit/s HDLC link (D bits), and a CRC-6. The CRC-6 is used for performance monitoring purposes. The other 192 bits in the frame are used to carry 24 DS0 channels (eight bits per channel). The yellow alarm is indicated by setting the HDLC link bits to a sequence of 8 ones followed by 8 zeros. The yellow alarm indicates that the distant end has detected a loss of signal or frame. The ESF format carries either 2, 4 or 16-state signaling by using bit 8 in the DS0 channels in frame 6, 12, 18 and 24. | Frame # | 1st Bit in frame | | F-Bit | | | for each<br>e-slot | Rob | bed bit Sig | naling Op | tions | |---------|------------------|-----|-------|-----|----------|--------------------|------|-------------|-----------|----------| | | | FPS | DI | CRC | Data | Signaling | None | 2-state | 4-state | 16-state | | 1 | 0 | - | D | - | Bits 1-8 | None | - | - | - | - | | 2 | 193 | - | | 1 | Bits 1-8 | None | - | - | - | - | | 3 | 386 | - | D | - | Bits 1-8 | None | - | - | - | - | | 4 | 579 | 0 | | - | Bits 1-8 | None | - | - | - | - | | 5 | 772 | - | D | - | Bits 1-8 | None | - | - | - | - | | 6 | 965 | - | | 2 | Bits 1-7 | Bit 8 | - | Α | Α | А | | 7 | 1158 | - | D | - | Bits 1-8 | None | - | - | - | - | | 8 | 1351 | 0 | | - | Bits 1-8 | None | - | - | - | - | | 9 | 1544 | - | D | - | Bits 1-8 | None | - | - | - | - | | 10 | 1737 | - | | 3 | Bits 1-8 | None | - | - | - | - | | 11 | 1930 | - | D | - | Bits 1-8 | None | - | - | - | - | | 12 | 2123 | 1 | | - | Bits 1-7 | Bit 8 | - | Α | В | В | | 13 | 2316 | - | D | - | Bits 1-8 | None | - | - | - | - | | 14 | 2509 | - | | 4 | Bits 1-8 | None | - | - | - | - | | 15 | 2702 | - | D | - | Bits 1-8 | None | - | - | - | - | | 16 | 2895 | 0 | | - | Bits 1-8 | None | - | - | - | - | | 17 | 3088 | - | D | - | Bits 1-8 | None | - | - | - | - | | 18 | 3281 | - | | 5 | Bits 1-7 | Bit 8 | - | Α | Α | С | | 19 | 3474 | - | D | - | Bits 1-8 | None | - | - | - | - | | 20 | 3667 | 1 | | - | Bits 1-8 | None | - | - | - | - | | 21 | 3860 | - | D | - | Bits 1-8 | None | - | - | - | - | | 22 | 4053 | - | | 6 | Bits 1-8 | None | - | - | - | - | | 23 | 4246 | - | D | - | Bits 1-8 | None | - | - | - | - | | 24 | 4439 | 1 | | - | Bits 1-7 | Bit 8 | - | А | В | D | Figure 34. ESF Framing Structure # Frame Alignment The selection of the bits for frame alignment is determined by the value written to control bits SYC1 and SYC0 (bits 4 and 3 in register X04H). The following table lists the options for selecting the F-bits that are used for frame alignment. | SYC1<br>X04H:4 | SYC0<br>X04H:3 | D4 SF | ESF | |----------------|----------------|----------------|----------------------------| | 0 | 0 | Not Used | Not Used | | 0 | 1 | Fs Bits | FPS Bits | | 1 | 0 | Ft Bits | Not Used | | 1 | 1 | Fs and Ft Bits | FPS Bits and a valid CRC-6 | # **Out Of Frame Alignment** An Out Of Frame (OOF) alarm is declared when a specified number of errored bits is detected in a specified number of consecutive framing bits. The framing bits that are used for alignment are determined by the value written to control bits SYC1 and SYC0. The out of frame alignment is programmable using control bits OOF1 and OOF0 (bits 7 and 6 in register 04H). The following table lists the options for declaring an Out Of Frame (OOF) alarm. | OOF1<br>X04H:7 | OOF0<br>X04H:6 | Out Of Frame Criteria | |----------------|----------------|----------------------------------| | 0 | 0 | 2 out of 4 framing bits in error | | 0 | 1 | 2 out of 5 framing bits in error | | 1 | 0 | 2 out of 6 framing bits in error | | 1 | 1 | 2 out of 4 framing bits in error | The QT1F-Plus device supports offline framing. It continues to send data to the terminal side output while the framer is in the process of determining whether it has lost frame synchronization. If the framer goes back to in-frame, and the framing bit positions are not changed, the framer will continue passing the individual DS0's through without affecting the data path. In the unlikely event that the framing bit position has been changed, the DS0 data path will be affected and a CFA alarm will be declared via registers X10H and X11H. ## Framing Pattern Mimic During PRBS Payloads When PRBS patterns are carried in the DS1 payload, the pattern may simulate (mimic) the framing pattern to some extent, with the risk of causing false frame synchronization. In the case of using ESF with CRC6, any mimic captured by the framer synchronizer will be rejected due to the mismatch of the CRC6 calculation. Therefore, any mimic will not affect framing with the ESF format signal. When D4SF signal format is selected and a correct input signal framing format is applied, a mimic in the payload will not last longer than the framing pattern itself. Therefore, the correct framing position should be detected. However, when the incoming signal does not comply with the D4SF framing format, the receive framer might capture the mimic. Because the mimic will eventually run into mismatches, the framer will go Out of Frame again. In an experiment, sending an ESF signal to a QT1F-Plus programmed for D4SF with QRSS in the payload caused from 4 to 6 OOF events per second. ### **Transmit Framer** Each of the four transmit framers performs the following functions, unless the framer is configured for the transparent (unframed) mode of operation when the Transparent Mode only is selected. When the SF format is selected: - Generate the framing (terminal Ft bits and signaling Fs bits) pattern - Set the Yellow alarm into bit 2 in all 24 DS0 channels or leave the bits for normal data - Insert the 24 DS0 channels into the transmitted frame - Insert the signaling states into bit 8 in all DS0 channels in frames 6 and 12 or leave the bits as is for clear channel operation # When the ESF format is selected: - Generate the framing bit (FPS bits) pattern - Insert the 4 kbit/s HDLC link bits (D bits) into the F-bits - Insert the calculated CRC-6 value from the previous 24-frame superframe - Insert the 24 DS0 channels into the transmitted frame - Insert the signaling states into bit 8 in all DS0 channels in frames 6, 12, 18 and 24 or leave the bits as is for clear channel operation - Calculate CRC-6 for next superframe insertion Please note that when a framer is configured for the transparent mode of operation, all the channels in the frame are transmitted from the data bus transparently through the QT1F-Plus, bypassing the slip buffers. The SF format is selected by writing control bits FMD1 (bit 2) and FMD0 (bit 1) in register X04H to 01. The ESF format is selected by writing control bits FMD1 (bit 2) and FMD0 (bit 1) in register X04H to 10. The selection is common to both the transmit and receive sides of a framer channel. The yellow alarm forces bit 2 to zero in all of the DS0 channels for the SF format (in place of data which can be either zero or one), while a repeating sequence of eight ones followed by eight zeros in the HDLC link is used in the ESF format. The microprocessor can write the state of the Yellow alarm indication. When the microprocessor writes a 1 to control bit YEL (bit 2) in register X07H, the Yellow alarm indication is transmitted for either the SF or ESF format. In addition, when control bit ENYEL (bit 4) in register 00H is written with a 1, the yellow alarm indication from the signaling highway in the Transmission mode only will result in a Yellow alarm indication being transmitted. The transmitted path for the data link bits (D-bits) in the ESF format can be assigned from the signaling highway, HDLC link controller, or an internally generated 16-bit coded message. When control bit BFDL (bit 1) in register X01H is a 1, the bits are sent via the signaling highway. When control bit BFDL is 0, the bits are sent via the HDLC link controller. The selection of the D-bits from either signaling highway or the HDLC link controller can be overwritten by the Yellow alarm indication generation or when the 16-bit coded message is enabled. The 16-bit coded message is generated for the ESF format only when control bit EBT (bit 0) in register X08H is written with a 1. The 16-bit message consists of eight ones followed by a 0, a six-bit code, and another 0 (11111111 0XXXXXXX0). The six-bit code word is written to control bits TBCD5-TBCD0 in register X08H. Each framer has the capability of generating framing pattern errors, and also CRC-6 errors in the ESF format. When control bit FRME (bit 3) in register X07H is written with a 1, the framer will generate and transmit one bad framing bit. The bit that is detected in error depends on the framing pattern selected in the receiver. When control bit CRC (bit 4) in register X07H is written with a 1, the CRC bits are transmitted inverted for one superframe. Each framer is capable of sending SF loop-up and loop-down codes per ANSI T1.403-1995. The specific loop-up code is provided by setting control bits LU6- LU0 (bits 6 - 0) in register 014H to the desired code and bits ULEN1 and ULEN0 (bits 4 and 3) in register 016H to the desired length. Setting control bit TXUP (bit 5) in register X05H will cause the loop-up code to be sent on the line continuously in place of normal data and framing. The specific loop-down code is provided by setting control bits LD6- LD0 (bits 6 - 0) in register 015H to the desired code and bits DLEN1 and DLEN0 (bits1 and 0) in register 016H to the desired length. Setting control bit TXDN (bit 4) in register X05H will cause the loop-down code to be sent on the line continuously in place of normal data and framing. ### Channels 1-24 Channels 1-24 are inserted into the transmitted frame from the slip buffer when it is enabled, or directly from the data highway when it is bypassed (Transmission Mode only). The slip buffer locations are registers X90H - XA7H (frame 1) and XA8H - XBFH (frame 2). An individual time slot in the buffer can be frozen by writing a 0 to one or more control bits TDE1-TDE24 in registers XE4H - XE6H. This permits the microprocessor to write idle or service codes for one or more DS0s. ## **Fast Sync Mode** The QT1F-*Plus* provides a fast sync mode which may be used for testing purposes. The fast sync mode for the receiver side is selected when control bit RXFS (bit 1) in register X06H is written with a 1 in the NRZ mode. A pulse that is one clock cycle wide in bit position 192 of the last frame forces the framer into synchronization. It can occur repetitively at 3 ms intervals for the ESF format or at 1.5 ms intervals for the SF format, or it can be pulsed once provided the received framing sequence is valid afterwards. The fast sync mode for the transmitter side is selected when control bit TXFS (bit 0) in register X06H is written with a 1 in the NRZ mode. The TFSn output in this mode is a one clock cycle wide pulse in bit position 192 of the last frame in the multiframe that occurs every 3 ms for the ESF format or every 1.5 ms for the SF format. This allows an external device to be synchronized to the QT1F-*Plus* framer. # Slip Buffers Each framer contains a two-frame slip buffer in both the transmit and receive data directions. Either of the slip buffers can be bypassed, if required, in the Transmission Mode only. The slip buffers must be enabled in the MVIP Mode. Only the transmit and receive data time slots (DS0 Channels 1-24) are passed through the slip buffers. The signaling states and framing bits are buffered in a separate memory location and are not subjected to slips. Each buffer is organized as a circular queue two frames in length. At this point, if data is arriving faster than it is being removed, the buffer will begin to fill. Before the buffer becomes totally full, a controlled slip will occur and one frame of data will discarded. This is accomplished by moving the write pointer back one frame and overwriting the previous frame that was written. If, after recentering, the data is being removed faster than it is arriving, the buffer will begin to empty. Before the buffer becomes completely empty, a controlled slip occurs in the opposite direction, and a frame of data is added to the buffer. This is accomplished by moving the read pointer back one frame and repeating the last frame sent. Each buffer may be manually recentered by setting the TSR or RSR control bits (bit 2 and 1) in the Framer Clock Control register X02H. The transmit slip buffer is used to absorb low speed jitter in the transmit direction. The transmit slip buffer is enabled by writing a 1 to control bit TSE (bit 4) in the Framer Clock Control register X02H. When enabled, time slots are written into the transmit slip buffer by the system clock (TCLKn), and read out by the recovered receive clock (LRCLKn), the system clock (TCLKn), or the local oscillator (LO). Control bits TXC1 and TXC0 (bits 7 and 6) in register X02H select the clock source. The time slots (t = 1-24) from the transmit data bus are written into the slip buffer when their respective enable bits (TDEt) in registers XE4H, XE5H and XE6H are written with a 1. If a phase shift between the two clocks is detected, a deletion or repetition of one frame of data (24 DS0s) occurs by the buffer reaching an almost full or almost empty threshold. A transmit slip error is indicated by status bit TXSLIP (bit 1) in register X10H, with a latched event LTXSLIP (bit 1) indicated in register X11H. The transmit slip buffer status is indicated by reading status bits TXS1 and TXS0 (bits 7 and 6) in register X14H which indicate if a slip has occurred and if it is a repetition or deletion. The individual DS0 channels in both frames can be accessed by the microprocessor, as well as written by the microprocessor in place of data. When a DS0 channel enable control bit in register location XE4-XE6H is written with a 0, the content of the two-frame slip buffer location is frozen. The microprocessor can write an idle or service code to be transmitted to the line. The transmit slip buffer data locations are X90H (Channel 1) to XA7H (Channel 24) for frame 1, and XA8H (Channel 1) to XBFH (Channel 24) for frame 2. Please note that both buffer locations (i.e., frame 1 and frame 2) must be written with the service or idle code. A simplified schematic of the transmit slip buffer is shown in Figure 35. Note: n is the framer number (1, 2, 3, 4) Figure 35. Transmit Slip Buffer The receive slip buffer is used when the receive clock (RCLKn) is provided from an external source. The receive slip buffer controls the time slot access and retiming, providing a two-frame buffer that is optionally bypassable in the Transmission Mode only. The slip buffer must be enabled in MVIP Mode. Time slots from the line interface are written into the slip buffer by the recovered receive clock (LRCLKn), and read out by the system clock (RCLKn). If a phase shift between the two clocks is detected, a deletion or repetition of one frame of data (24 DS0s) occurs by the buffer reaching an almost full or almost empty threshold. The time slots from the receive line signal are written into the slip buffer when their respective enable bits (RDEn) in registers XE0H, XE1H and XE2H are written with a 1. Individual DS0 channels can be accessed by the microprocessor, and they can be written by the microprocessor in place of data. When a DS0 enable control bit in register location XE0-XE2H is written with a 0, the content of the two-frame slip buffer location is frozen. The microprocessor can write an idle or service code in the location that will be transmitted to the receive data highway. The receive slip buffer data locations are X40H (Channel 1) to X57H (Channel 24) for frame 1, and X58H (Channel 1) to X6FH (Channel 24) for frame 2. Please note that both buffer locations (i.e., frame 1 and frame 2) must be written with the service or idle code. A simplified schematic of the receive slip buffer is shown in Figure 36. A receive slip error is indicated by status bit RXSLIP (bit 0) in register X10H, with a latched event LRXSLIP (bit 0) indicated in register X11H. The receive slip buffer status is indicated by reading status bits RXS1 and RXS0 (bits 5 and 4) in register X14H which indicate if a slip has occurred and if it is a repetition or deletion. Note: n is the framer number (1, 2, 3, 4) Figure 36. Receive Slip Buffer ## **DELAY** Delay through the QT1F-Plus is a function mainly of the slip buffers, though other factors also influence the amount of delay. The table below gives the typical delay for different elements of the framer from line to system and from system to line. All numbers are in bit times for a clock rate of 1544 kHz. To estimate the total delay through a framer, add the system interface delay to the slip buffer delay (choose enabled or disabled value) and the codec delay (choose NRZ, AMI or B8ZS value), and then multiply by 648 ns. | Direction of | System | Slip E | Buffer | Codec (select one) | | | | | |------------------------------|-----------|----------|----------------------|--------------------|-----|------|--|--| | Signal Flow | Interface | Disabled | Enabled | NRZ | AMI | B8ZS | | | | RPOSn/<br>RLDATn to<br>RDATn | 1 | 4 | 8 to 378<br>(Note 1) | 1 | 1 | 8 | | | | TDATn to<br>TPOSn/<br>TLDATn | 1 | 4 | 8 to 378<br>(Note 2) | 1 | 1 | 8 | | | Note 1: When the framer is reset, the nominal delay is 96 bits through the slip buffer. Recenter (control bit RSR toggled) will cause a slip if the delay exceeds 289 bits to minimize the delay. Note 2: When the framer is reset, the nominal delay is 96 bits through the slip buffer. Recenter (control bit TSR toggled) will cause a slip if the delay exceeds 289 bits to minimize the delay. ### **SIGNALING** The signaling states are carried in bit 8 in the DS0 channels in frames 6 and 12 for the SF format and frames 6, 12, 18 and 24 for the ESF format. Control bits TYP1 (bit 7) and TYP0 (bit 6) in register 03H select the signaling format to be carried. Clear channel capability is also selectable by written these control bits with a 00. The SF format carries two and four-state signaling. Two-state signaling (A bits) is carried in frames 6 and 12. For four-state signaling, the A bit states are carried in frame 6, and the B states are carried in frame 12. The ESF format carries 2, 4 or 16-state signaling. Two-state signaling (A bits) is carried in frames 6, 12, 16 and 24. For four-state signaling, the A bit states are carried in frames 6 and 18, and the B states are carried in frames 12 and 24. For 16-state signaling, the A state is carried in frame 6, the B state in frame 12, the C state in frame 18, and the D state in frame 24. # Signaling Buffers The transmit and receive signaling buffers that are used to interface the QT1F-*Plus* to the system are 96 bits in length. In the receive direction, the signaling bits are extracted from the data stream and placed in the receive signaling buffer after the framing sequence is detected in the receive framer block. A simplified schematic of the receive signaling buffer is shown in Figure 37. In the Transmission Mode, four signaling bits are sent each frame, and all signaling states are sent over the 24 frames. Receive signaling bits are clocked out by the system clock (RCLKn), which is sourced by either the system or the QT1F-*Plus*. The signaling bits on RSIGLn are sent such that they will meet the system requirements for formatting a Virtual Tributary (VT) in a SONET format in the next multiframe. These bits can be extracted using the receive sync signal RSYNCn. In the MVIP Mode, all the signaling bits are sent for every DS0 channel every frame (125 microseconds) from the receive signaling buffer by using the system clock (RCLKn) and sync pulse (RSYNCn). Note: n is the framer number (1, 2, 3, 4) Figure 37. Receive Signaling Buffer The received signaling bits are stored sequentially in the receive signaling buffer in the order they are received. The signaling bits in the receive signaling buffer (register locations X80H, X81H, X82H, X84H, X85H, X86H, X88H, X89H, X8AH, X8CH, X8DH and X8EH) may be read at any time by the microprocessor in order to monitor the signaling states, or written to modify the outgoing values. Since the buffer is accessed by multiple asynchronous processes, the read and write cycles for the signaling buffer are synchronized to the internal clocks. Simultaneous accesses are serviced sequentially. The priority of service depends on the amount of latency acceptable between when the request was received and when the data is required to be available. When the corresponding (receive and transmit) signaling enable bits (SE1-SE24 bits) in register locations XE8H (channels 1 - 8), XE9H (channels 9 - 16), and XEAH (channels 17 - 24) are written with a 1, the signaling bits are sent on the signaling highway (and data highway). For example, a 1 written to control bit SE1 enables the signaling bits for DS0 channel 1 to be written into the signaling buffer. When a 0 is written into control bit SE1, the signaling buffer for channel 1 signaling is frozen. The frozen states will be sent on the signaling highway until the SE1 bit is written with a 1 or the microprocessor writes a new signaling value. The signaling bits in the receive direction are automatically frozen in their present states when loss of signal or loss of synchronization occurs. A signaling freeze may also be initiated manually by writing a 1 to control bit RXF (bit 5) in register X03H. A receive signaling freeze indication is given by status bit RXSF (bit 7) in register X15H. A simplified schematic of the transmit signaling buffer is shown in Figure 38. Transmit signaling bits on the signaling pin TSIGLn are clocked into the transmit signaling buffer using the transmit system clock TCLKn and sync pulse TSYNCn. In the Transmission Mode, four signaling bits are provided each frame. In the MVIP Mode, all signaling bits are written to the TX signaling RAM for every channel every other frame (250 microseconds). However, signaling from the signaling highway must be provided every frame. Note: n is the framer number (1, 2, 3, 4) Figure 38. Transmit Signaling Buffer The transmit signaling bits from the signaling highway are stored sequentially in the transmit signaling buffer in the order they are received. The signaling bits in the transmit signaling buffer (register locations XD0H, XD1H, XD2H, XD4H, XD5H, XD6H, XD8H, XD9H, XDAH, XDCH, XDDH and XDEH) may be read at any time by the microprocessor in order to monitor the signaling states, or written to modify the outgoing values. Since the buffer is accessed by multiple asynchronous processes, the read and write cycles for the signaling buffer are synchronized to the internal clocks. Simultaneous accesses are serviced sequentially. The priority of service depends on the amount of latency acceptable between when the request was received and when the data is required to be available. When the corresponding signaling enable bits (SE1-SE24 bits) in register locations XE8H (channels 1 - 8), XE9H (channels 9 - 16), and XEAH (channels 17 - 24) are written with a 1, the signaling bits are written into the transmit signaling buffer. For example, a 1 written to control bit SE1 enables the signaling bits from the signaling highway for channel 1 to be written into the signaling buffer. When a 0 is written into control bit SE1, the signaling buffer for channel 1 signaling is frozen. The frozen states will be transmitted until the SE1 bit is written with a 1 or the microprocessor writes a new signaling value. A transmit signaling freeze indication occurs when control bit TXF (bit 4) in register X03H is written with a 1 (manual freeze), or when AIS is detected on the signaling highway (Transmission Mode only). A transmit signaling freeze indication is given by status bit TXSF (bit 6) in register X15H. #### **CLOCKING AND SYNCHRONIZATION** The clocking and synchronization portion of the QT1F-Plus includes the receive clock configuration, transmit clock synchronization, and the slip buffers for each of the framers. The following table provides a summary of the RCLKn clock operation in the receive direction. | Interface Mode | Clock Rate | Sync Edge<br>In | Data/Sig<br>Edge Out | Comments | |----------------|------------|-----------------|----------------------|------------------------------------------------------------------------------------------------------------------| | Transmission | 1.544 MHz | Pos. | Neg. | Clock and sync pulse may be outputs* in which RCLKn clock is derived from the recovered received clock (LRCLKn). | | MVIP | 2.048 MHz | Pos. | Pos. | System clock and sync pulse must be inputs. | <sup>\*</sup> Note: Control bit RXC (bit 5) in the Framer Clock Control Register X02H configures RCLKn as an input or output for each of the framers. In the MVIP Mode, the system clock must be an input. In the transmit direction, the system clock TCLKn and sync pulse TSYNCn are always inputs to the QT1F-*Plus*. The transmit data TDATAn is clocked out of the slip buffer by either the transmit system clock (TCLKn), the local oscillator input (LO), or the recovered receive clock (LRCLKn). The clock selection for each framer is controlled by TXC1 (bit 7), and TXC0 (bit 6) in Framer Clock Control Register X02H. The local oscillator input (LO) has a nominal frequency of 1.544 MHz and should be accurate to ±32 ppm. LO is the source for the RCLKn output when RXC = 1 and LOS is detected. The following table provides a summary of the TCLKn clock operation in the transmit direction. | Interface Mode | Clock Rate | Sync Edge<br>In | Data/Sig<br>Edge In | Comments | |----------------|------------|-----------------|---------------------|----------| | Transmission | 1.544 MHz | Pos. | Pos. | | | MVIP | 2.048 MHz | Pos. | Neg. | | ### **Clock Reference** For system applications that require the recovered receive clock, the QT1F-Plus can provide two reference clocks derived from any of the four clock inputs (LRCLKn), when enabled. The recovered receive clock input LRCLKn that is used to derive the reference clock CLKREF1 (pin 46) is determined by the value written to control bits CR1S1 and CR1S0 (bits 1 and 0) in the Clock Reference Selection Register (019H). The recovered receive clock that is used to derive the reference clock CLKREF2 (pin 2) is determined by the value written to control bits CR2S1 and CR2S0 (bits 7 and 6) in the Clock Reference Selection Register (019H). The following table lists the various conditions for enabling/disabling the clock reference signal on the CLKREF1 pin. The ENREF1 and 1544KHZ control bits are located at bits 3 and 4 in the Clock Reference Selection Register (019H). The LIE control bit (bit 1) is located in the Frame Configuration Register (X00H). The LOS alarm status bit (bit 7) is located in the DS1 Status Register (X10H). | ENREF1<br>(Control) | LOS(n)<br>(Alarm) | LIE(n)<br>(Control) | 1544KHZ<br>(Control) | Action | |---------------------|-------------------|---------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------| | 0 | Х | Х | Х | CLKREF1 pin tri-stated. | | 1 | 0 | 0 | 0 | 8 kHz Reference provided on CLKREF1. The 8 kHz signal is derived from the recovered clock that is selected (LRCLKn). | | 1 | 0 | 0 | 1 | 1544 kHz Reference provided on CLKREF1. The 1544 kHz signal is derived from the recovered clock that is selected (LRCLKn). | | 1 | 1 | Х | Х | CLKREF1 pin is forced low. | | 1 | Х | 1 | Х | CLKREF1 pin is forced low when LINTn is in the active true state. | ## X can be either state. The following table lists the various conditions for enabling/disabling the clock reference signal on the CLKREF2 pin. The ENREF2 and 1544KHZ control bits are located at bits 5 and 4 in the Clock Reference Selection Register (019H). The LIE control bit (bit 1) is located in the Frame Configuration Register (X00H). The LOS alarm status bit (bit 7) is located in the DS1 Status Register (X10H). | ENREF2<br>(Control) | LOS(n)<br>(Alarm) | LIE(n)<br>(Control) | 1544KHZ<br>(Control) | Action | |---------------------|-------------------|---------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------| | 0 | Х | Х | Х | CLKREF2 pin tri-stated. | | 1 | 0 | 0 | 0 | 8 kHz Reference provided on CLKREF2. The 8 kHz signal is derived from the recovered clock that is selected (LRCLKn). | | 1 | 0 | 0 | 1 | 1544 kHz Reference provided on CLKREF2. The 1544 kHz signal is derived from the recovered clock that is selected (LRCLKn). | | 1 | 1 | Х | Х | CLKREF2 pin is forced low. | | 1 | Х | 1 | Х | CLKREF2 pin is forced low when LINTn is in the active true state | X can be either state. ### AIS DETECTION AND GENERATION A line AIS is detected when the received line signal has 99.9% or more ones present in a period of 48 ms. Recovery occurs when fewer than 99.9% of ones occur in a 48 ms period. The status of line AIS is given by the AIS status bit (bit 0) in register X1BH. The QT1F-Plus also provides control bits and enable bits for alarms to generate AIS for the receive highway. When control bit SVTAIS (bit 6) in register X07H is written with 1, the AIS, OOF and LOS alarms, if enabled by their respective ENAIS (bit 2), ENOOF (bit 1), and ENLOS (bit 0) control bits in the Signaling and Time Slot Control register X03H, cause the generation of AIS according to the following table. The table reflects the AIS actions taken on Out Of Frame (OOF) alarm when enabled by ENOOF and SVTAIS. Control bits ENAIS for AIS and ENLOS for loss of signal function in the same manner. Please note that the microprocessor can force AIS to be generated for the receive data highway independent of the three control bits by writing a 1 to control bit SYSALL1 (bit 5) in register X07H. #### **Transmission Mode** | ENOOF | SVTAIS | Action | |-------|--------|---------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Normal operation. No AIS generated on signaling or data highway. | | 0 | 1 | Normal operation. No AIS generated on signaling or data highway. | | 1 | 0 | AIS generated only on signaling highway when OOF alarm is detected. A-bits on the signaling highway are equal to 1. | | 1 | 1 | AIS generated on signaling and data highways when OOF alarm is detected. A-bits on the signaling highway are equal to 1. | ### **MVIP Mode** | ENOOF | SVTAIS | Action | |-------|--------|--------------------------------------------------------------------------------| | 0 | 0 | Normal operation. No AIS generated on data highway. | | 0 | 1 | Normal operation. No AIS generated on data highway. | | 1 | 0 | Normal operation. No AIS generated on data highway when OOF alarm is detected. | | 1 | 1 | AIS generated on data highway when OOF alarm is detected. | In the transmit direction, from the transmit highway to the line, line AIS can be generated. When the microprocessor writes a 1 to control bit AISE (bit 1) in register X07H, the all ones AIS pattern is transmitted in all bits of the frame continuously until the control bit is written with a 0. When the microprocessor writes a 1 to control bit ENSAIS (bit 2) in register X00H, in the Transmission Mode only, the all ones AIS pattern is transmitted in all bits of the frame when the A-bits in the signaling highway are detected as ones. In addition, a status bit VTAIS (bit 3) in register X14H indicates when the A-bits are set to 1 in the Transmission Mode. ### **HDLC CHANNEL** A HDLC message frame is composed of four parts: an opening flag, the message (which consists of multiple bytes), a two-byte CRC-16 frame check sequence, and a closing flag, as shown in Figure 39 below. | Bit | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | |--------------|---------------------------------------|---|---|---|---|---|---|---| | Opening Flag | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | | Message | Address<br>and<br>Control Information | | | | | | | | | CRC-16 | | | | | | | | | | Closing Flag | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | Figure 39. HDLC Format The opening and closing flags are represented by a single, unique 8-bit character defined as 01111110, which contains six contiguous ones. To avoid the occurrence of a false flag within the data stream, a zero is inserted (stuffed) after each string of five contiguous ones in the message or CRC-16. Reception of more than six contiguous ones is interpreted as a frame abort sequence. When an abort sequence is received, the remainder of the current frame is ignored and the received portion is discarded as an invalid frame. A two-byte CRC-16 frame check sequence is computed across the contents of the message (after the opening flag), and appended to the end of the message. The time between consecutive frames is filled with one or more flags. When two or more flags occur in sequence, they may share the boundary zero between them (011111101111110). A 16-byte FIFO is provided in each direction for each framer, which permits short messages to be transmitted and received without having the microprocessor service the FIFOs. For long messages, interrupts and status information are provided to facilitate FIFO servicing by the microprocessor. For both short and long messages, the HDLC link controller performs the following functions: - Zero bit stuffing/destuffing (11111 to 111110 / 111110 to 11111) - ITU-T CRC-16 generation/checking (16-bit sequence) - Flag generation/detection (01111110) - Abort generation/detection (01111111...) - Start of frame detection - End of frame detection - FIFO overflow and underflow The HDLC receiver is enabled when a 1 is written to control bit EHR (bit 7) in the HDLC Link Control Register X08H. When enabled, the HDLC receiver will remove the stuffed zero bits, search for the opening flag and place the message contents in a 16-byte FIFO. The HDLC link controller will compute a CRC and compare it against the CRC that is received. The received CRC is not stored in the FIFO and is discarded after being received. The receive FIFO is monitored for fill level, with maskable interrupts and latched indications provided. Bits RXFS1 and RXFS0 (bits 3 and 2) in the HDLC Link Status Register X16H indicate when the receive FIFO is less then half full, equal to or greater than half full, full and overflowed. An interrupt may also be set at the end of the message, or when the FIFO is half full, using the RHIE control bit (bit 3) in the HDLC Link Control Register X08H. Thus, when the messages are always expected to be shorter than the maximum FIFO depth of 16 bytes, the HDLC link controller will generate an interrupt on the completion of the message. When the messages are expected to exceed the maximum FIFO depth of 16 bytes, the controller will generate an interrupt when the FIFO is half filled. Bits C4-C0 (bits 4-0) in the HDLC Link Receive Data Register (X18H) provide the number of bytes presently stored in the receive FIFO. Bits RHIS2-RHIS0 (bits 7-5) in the HDLC Link Status Register (X16H) provide message status and error indications, including when a bit code message is received. The HDLC link controller will generate a maskable interrupt for start of message detected, valid message received, CRC in error, and message aborted. The message bytes are read by the microprocessor at bits RHD7-RHD0 in register X17H for each framer. Bit 0 corresponds to the first bit received in a byte. The HDLC transmitter is enabled when a 1 is written to control bit EHT (bit 6) in the HDLC Link Control Register X08H. When enabled, the HDLC link controller will transmit flags until data is placed in the transmit FIFO. Up to 16 bytes can be placed in the 16-byte FIFO. The message bytes are written into bits THD7-THD0 in the HDLC Link Transmit Data Register X0AH. Bit 0 corresponds to the first bit transmitted. The transmit bytes are read from the transmit FIFO and a 16-bit CRC is computed until the end of message is detected. When the last byte of the message is written into the FIFO, the microprocessor will set the end of message status bit EOM (bit 4) in the HDLC Link Control Register X08H. The computed 16-bit CRC will be appended to the end of the message followed by at least one flag before another message is transmitted. When the transmit FIFO is emptied without setting the EOM bit, the FIFO will set an underflow indication, and an abort character will be transmitted, thereby terminating the message. The transmit HDLC link controller provides latched event bits and maskable interrupt bits related to the transmit FIFO status. Information such as underflow, overfill, and fill status is provided by reading status bits TXFS1-TXFS0 (bits 1-0) in the HDLC Link Status Register X16H. Transmit HDLC FIFO service interrupts may be programmed to occur when the transmit FIFO is half empty, or when the last byte is sent, by setting control bit THIE (bit 2) in register X08H. For short messages, the entire message may be written into the FIFO, and the controller will generate an interrupt, indicated by status bit THIS (bit 4) in register X16H, when the message has been sent. For longer messages, the controller will generate an interrupt when the FIFO is ready to accept more data. There are four general types of message transfers, which are described below: transmitting long and short messages, and receiving long and short messages. The difference between the long and short messages is primarily in how the 16-bit FIFOs are serviced. With short messages, the entire message will fit into the FIFOs and interrupts will be generated when the end of the message occurs. With long messages, the message will not fit into the FIFO, and the message will have to be transmitted or received in several segments. Since long and short received messages are similar, their processing is described under the same heading. # **Transmit Short Message** To transmit a short message, first configure the transmitter to generate an interrupt at the end of message by writing a 0 to control bit THIE (bit 2) in the HDLC Link Control Register X08H. Then write a 1 to control bit EHT (bit 6) in register X08H to enable the transmitter. The HDLC link controller will transmit flags until data is written into the transmit HDLC FIFO. Write the message into the transmit FIFO by writing each byte in turn to THD7-THD0 in register X0AH. Bit 0 represents the first bit in the byte to be transmitted. The bytes written into THD7-THD0 are transferred automatically into the FIFO. After the last byte is written into the FIFO, the EOM (bit 4) in register X08H is written with a 1. The transmitter will then begin to send the message bytes until the FIFO is empty. Since the EOM bit was set, the completion of the message will generate an interrupt, if not masked, indicated by the latched THIS status bit ETHIS, (bit 4) in register X0EH. This latched status indication indicates that the message is complete or the FIFO is half full. After the CRC-16 is sent, the HDLC link controller will start to send flags. # Transmit Long Message To transmit a long message, first configure the transmitter to generate an interrupt at the half full level of the FIFO by writing a 1 to control bit THIE (bit 2) in the HDLC Link Control Register X08H. Then write a 1 to control bit EHT (bit 6) in register X08H to enable the transmitter. The HDLC link controller will transmit flags until data is written into the transmit HDLC FIFO. Write the first 16-byte message segment into the transmit FIFO by writing each byte in turn to THD7-THD0 in register X0AH. Bit 0 represents the first bit in the byte to be transmitted. The bytes written into THD7-THD0 are transferred automatically into the FIFO. The HDLC link controller will then start to send the message bytes. When the FIFO empties to the half full level, the ETHIS bit (bit 4) in register X0EH will be latched, and an interrupt generated, if the corresponding mask bit MTHIS (bit 4) in register X0FH is set to 0. This is an indication for the microprocessor to write another 8 bytes into the transmit HDLC FIFO. This process of sending and refilling is repeated, 8 bytes at a time, until the last byte in the message is written into the FIFO, when the EOM (bit 4) in register X08H is written with a 1. The transmitter continues to send the final message bytes until the FIFO is empty. When the last byte is transmitted and the FIFO is empty, the ETHIS bit will latch while EOM=1, indicating completion of the message. After the CRC-16 is sent, the HDLC link controller will start to send flags. The latched event register X0EH should be cleared before sending the next message to enable the reception of the status of the next transmitted message. Status bits TXFS1-TXFS0 (bits 1-0) in register X16H indicate the fill level of the transmit FIFO. # **Receive Message** To receive a message, first configure the receiver to generate an interrupt at the half full level of the FIFO by writing a 1 to control bit RHIE (bit 3) in the HDLC Link Control Register X08H. Then enable the receiver by writing a 1 to control bit EHR (bit 7) in register X08H. The receiver will generate an interrupt (provided the corresponding mask bit is written with a 0), when the FIFO is half full or when an end of message is detected. The receive message is read from the FIFO by reading the bytes RHD7-RHD0 in register X17H. Bit 0 represents the first bit in the byte to be received. The bytes in RHD7-RHD0 are transferred automatically from the receive FIFO. When the interrupt occurs, the RHIS2-RHIS0 status bits (bits 7 - 5) in register X16H are also set in the ERHIS2-ERHIS0 bits (bits 7-5) in the latched register X0EH, indicating the message status. If the message in progress status is set, the microprocessor should read the message bytes from RHD7-RHD0 using the FIFO Depth bits C4-C0 in register X18H to detect the number of bytes stored in the receive FIFO. Please note that the FIFO depth count is updated when the event indication is latched and interrupt generated, and will not be modified until it is read and cleared by the microprocessor. During long messages, the count is allowed to change after the half full indication. If the microprocessor fails to read out the FIFO in time, a second interrupt indication is generated. The reason for interrupt is indicated by status bits RXFS1-RXFS0 (bits 3-2) in register X16H. These control bits provide status information about the fill level of the receive FIFO. An end of message is also indicated by the RHIS2-RHIS0 status bits. ### **ALARMS** The following line level alarms for each of the four framers are detected in the QT1F-Plus: Loss Of Signal (LOS), Alarm Indication Signal (AIS), Out Of Frame (OOF), Yellow Alarm Indication (YEL), Change Of Frame Alignment (CFA), Severely Errored Frame (SEF), transmit slip (TXSLIP) and receive slip (RXSLIP). These alarms are provided by the DS1 Status and Mask Registers (registers X09H-X13H). In addition, the following HDLC link level alarms are supported by the QT1F-Plus: Receive HDLC event and status, Transmit HDLC event and status, Receive FIFO event and status, and Transmit FIFO event and status (registers X0EH and X16H). Each HDLC event bit can cause an interrupt when the corresponding mask bit is set to 0 in register X0FH. The latched status event indication (which can also be referred to as a software interrupt indication) for an alarm or condition is latched on either positive transitions, negative transitions, or both transitions. Control bits RISE (bit 6), and FALL (bit 5) in the Global Configuration register 006H determine the transitions that cause an event bit to latch for all four framers, as shown in the following table: | RISE (bit 6) | FALL (bit 5) | Action | | |--------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | 0 | Latched status bit indications in all registers disabled. Hardware and software interrupt indications disabled. | | | 1 | 0 | Latched status indication sets on positive alarm transition, along with generating a hard-ware interrupt provided the corresponding mask bit and the global interrupt status indication bit GIM (bit 7 in register 006H) are both 0. | | | 0 | 1 | Latched status indication sets on negative alarm transition, along with generating a hardware interrupt provided the corresponding mask bit and the global interrupt status indication bit GIM (bit 7 in register 006H) are both 0. | | | 1 | 1 | Latched status indication sets on both positive and negative alarm transitions, along with generating a hardware interrupt provided the corresponding mask bit and the global interrupt bit GIM (bit 7 in register 006H) are both 0. | | The latched event is cleared by writing a 0 to the associated bit position in the latched status indication register. The QT1F-Plus also provides a Global Interrupt Mask (GIM) bit for the microprocessor interrupt pin (pin 125, INT/IRQ). When a 1 is written to control bit GIM (bit 7) in the Global Configuration Register 006H, this hardware interrupt indication pin is tristated when a latched indication (event) bit is set. When a 0 is written into the GIM bit, the hardware interrupt pin is enabled. When enabled, the polarity of the interrupt pin can be inverted by writing a 1 to control bit IPOL (bit 4) in the Global Configuration Register 006H. Besides providing individual unlatched and latched alarm status indications, and interrupt mask bits, on a per framer basis, the QT1F-Plus provides global interrupt status indication bits, as well as global interrupt mask bits and framer pointer bits in the Global Register segment (registers 00AH-00EH). A global interrupt status indication bit is set to 1 in register 00AH if the same type of alarm occurs in any of the four framers, provided that the corresponding global mask bit in register 00BH is not set to 1 and the QT1F-Plus is configured to latch on one of or both transitions of the alarm. Registers 00CH and 00EH provide pointers to the framer which caused the line event or HDLC link event that triggered the interrupt. For example, assuming a loss of signal alarm occurred in framer 1 only, the LOS alarm will set the LOS bit (bit 7) in the unlatched register 110H. This alarm indication bit will be set to 1 for the duration of the alarm. Assuming that control bits RISE and FALL (bits 6 and 5) in the Global Configuration Register 006H are set to 10 (latched event set on a positive transition), the transition from 0 to 1 of the LOS alarm will cause the LLOS bit (bit 7) in register 111H to latch. A hardware interrupt will be generated on pin 125 if the interrupt mask bit MLOS (bit 7) in register 109H is a 0, and the global interrupt mask bit GIM (bit 7) in register 006H is a 0. If either of these bits is set to 1, the hardware interrupt will not occur. In addition, the latched LOS indication will also cause a Global LOS indication (bit 7) in register 00AH. The framer in which the loss of signal alarm was detected can be found by reading bits 3-0 in register 00CH. The interrupt will be reset by first reading the LLOS latched alarm bit position (bit 7) in register 111H and then writing a 0 into the bit position. This will also clear the global LOS indication bit. Reading the register confirms that the loss of signal alarm occurred in framer 1. If the LOS alarm persists, it will not cause the latched bit position to relatch. The alarm status can be determined by now reading repeatedly the unlatched status bit (bit 7) in register 110H, until it becomes 0, indicating that recovery has taken place. # **Shadow Registers** The QT1F-Plus also provides shadow registers for the alarms of each of the four framers. The shadow register feature in the QT1F-Plus is enabled by writing a 1 to the Enable Performance Monitoring and Fault Monitoring control bit (ENP-MFM), bit 3 in the Global Configuration register 006H. By applying a pulse at one second intervals to T1SI (pin 40), an indication bit will be set in register X12H if the corresponding alarm occurred at any time in the last one second interval. In addition, an indication bit will be set in register X13H if the alarm is active, but the transition to the active state did not occur in the last one second interval (i.e., the alarm has persisted for longer than one second). The rising edge of the T1SI pulse will also reset a latched event bit position in register X11H independent of the microprocessor. Figure 40 illustrates the operation of the shadow registers for a loss of signal (LOS) alarm for framer 1. The behavior shown in the diagram also applies to the other line signal alarms in the same registers (AIS, OOF, YEL, CFA, SEF, TXS-LIP, and RXSLIP). This figure assumes that control bits RISE and FALL (bits 6 and 5) in the Global Configuration Register 006H are set to 10 (latched event set on a positive transition). Please note that the LOS alarm causes a latched status indication LLOS (bit 7) in register 111H, and that the latched bit is reset by the rising edge of the T1SI pulse. The PLOS status bit (bit 7) in register 112H is a 1 whenever there is a transition to LOS during the last one second interval or LOS is present at the end of the last one second interval. The FLOS status bit (bit 7) in register 113H is a 1 if the LOS alarm is active but did not become active during the previous one-second interval. Note 1: For this example, latched events are set only on positive event transitions. Note 2: PLOS = LOS + LLOS evaluated at one second boundaries (where '+' is a logical or). Note 3: FLOS = LOS & $\overline{\text{LLOS}}$ evaluated at one second boundaries (where '&' is a logical and, and $\overline{\text{X}}$ is a logical inversion). Figure 40. Shadow Register Operation In addition, shadow registers have been provided for monitoring the number of line errors that have occurred in one second intervals. When the Enable PM/FM control bit (ENPMFM), bit 3 in the Global Configuration register 006H, is a 1, the following shadow registers are updated with the count from the previous one-second interval on the rising edges of the one-second pulse provided at the T1SI pin: a 9-bit register for a CRC-6 error count, a 16-bit register for a coding violations count, and an 8-bit register for a framing bit error count. The rising edge of the one-second pulse also clears the counters that were holding the count for the transfer to the shadow registers. For example, the shadow register for monitoring frame bit errors in framer 1 works in the following way. The 8-bit framing bit error counter FBE7-FBE0 in register 1FCH counts the number of frame bit errors over a one-second interval, which is determined by the T1SI signal. At the rising edge of the pulse on the T1SI pin, the count in register 1FCH is transferred to the shadow register LFBE7-LFBE0 in location 1FAH. The frame bit error counter in register 1FCH is cleared at the same instant and it starts the error count for the next one-second interval. At the end of the next one-second interval, the shadow register is updated with the new count. A counter overflow bit FBEO is also provided (bit 7 in register 1FDH), with a corresponding shadow overflow bit LFBEO (bit 7) in register 1FBH. The microprocessor can also clear the counter in register 1FCH by writing 00H to it. The shadow register holds its count during a microprocessor read cycle. #### **MAINTENANCE** The QT1F-Plus provides three loopback modes. Local, remote line, and payload remote loopbacks are available for each of the four framers. These three loopbacks allow the user to section a network path and isolate a specific failure. In addition, a pseudo-random test generator and analyzer are provided. ### **Local Loopback** Local loopback for a framer is enabled when a 1 is written to control bit LLP (bit 0) in register X05H. Local loopback connects the transmit path with the receive path in the direction toward the line, as illustrated in Figure 41 below. The loopback is independent of the line interface selected, NRZ or dual unipolar (rail). When control bit TX1S (bit 2) in register X05H is written to 1, an AIS (all ones signal) is transmitted to the line instead of data. Please note that transmit line AIS can be enabled independent of the local loopback feature. Note: Bold/dashed lines show paths used for TX1S=1 and LLP=1. Figure 41. Local Loopback ### Remote Line Loopback Remote line loopback for a framer is enabled when a 1 is written to control bit RLP (bit 1) in register X05H. Remote line loopback connects the receive line data back to the transmitter, as illustrated in Figure 42 below. The loopback is performed before the B8ZS codec. The loopback is independent of the line interface selected, NRZ or dual unipolar (rail). Note: Bold/dashed lines show paths used for RLP=1. Figure 42. Remote Line Loopback The remote line loopback can be activated or deactivated by the reception of loop-up or loop-down codes on the line. These codes are described in ANSI-T1.403-1995 for the SF mode of operation. This feature is enabled by setting control bit ENPMFM (bit 3) in register 006H to a 1, setting control bit ALUP (bit 6) in register X05H to a 1 and providing a one second pulse on pin T1SI. The specific loop-up code is provided by setting control bits LU6-LU0 (bits 6 - 0) in register 014H to the desired code and bits ULEN1 and ULEN0 (bits 4 and 3) in register 016H to the desired length. If a matching pattern is received for 5 seconds the QT1F-*Plus* channel will automatically enter the remote line loopback state and remain there until a loop-down code is received. The local microprocessor can determine if a channel is in loopback by reading status bits UP (bit 2) and DOWN (bit 1) in register X15H. The specific loop-down code is provided by setting control bits LD6-LD0 (bits 6 - 0) in register 015H to the desired code and bits DLEN1 and DLEN0 (bits1 and 0) in register 016H to the desired length. If a matching pattern is received for 5 seconds the QT1F-*Plus* channel will automatically exit the remote line loopback state. #### **DS0 Channel Loopback** The DS0 channel loopback feature is enabled when a 1 is written to control bit ENDS0LB (bit 4 in register 0FFH). One or more DS0 channels can be looped back by writing a 1 to the corresponding control bit LBD24-LBD1 in registers X1EH, X1DH and X1CH. The loopback takes place after the slip buffer and is provided whether the receive slip buffer is enabled or disenabled. Control bits ENDS0LB and LBD24-LBD1 are set to 0 upon a hardware reset. This function requires the presence of TCLKn to operate correctly. ### Payload Remote Loopback The QT1F-Plus device provides two payload remote loopback mechanisms; one that is identical to the QDS1F and one that is improved relative to the QDS1F. For the QDS1F style mechanism, setting control bit PAYL (bit 3) in register X05H provides this feature in a way that only the sequence integrity of the payload is kept. A small FIFO is provide between the receive and transmit sides of the framer as shown in Figure 43 below to account for skipping the receive frame bit and inserting the transmit frame bit. Therefore, the framing bit position of the outgoing bit stream is changed relative to the payload signals of the incoming bit stream from the line. In order to keep the framing bit and payload relation intact, the QT1F-Plus also provides a payload remote loopback by enabling all 24 DS0 loopbacks. This function requires the presence of TCLKn to operate correctly. In this way, the transmit data highway selects the data from the receive data payload through a buffer that permits received DS0n data to be mapped to transmit DS0n positions for n = 1 through 24, as shown in Figure 43 below. Figure 43. Payload Remote Loopback #### **BOUNDARY SCAN** #### Introduction The IEEE 1149.1 Standard defines the requirements of a boundary scan architecture that has been specified by the IEEE Joint Test Action Group (JTAG). Boundary scan is a specialized scan architecture that provides observability and controllability for the interface pins of the device. The Test Access Port block, which implements the boundary scan functions, consists of a Test Access Port (TAP) controller, instruction and data registers, and a boundary scan register path bordering the input and output pins, as illustrated in Figure 44. The boundary scan test bus interface consists of four input signals (i.e., the Test Clock (TCK), Test Mode Select (TMS), Test Data Input (TDI) and Test Reset (TRS) input signals) and a Test Data Output (TDO) output signal. The TAP controller receives external control information via a Test Clock (TCK) signal, a Test Mode Select (TMS) signal, and a Test Reset (TRS) signal, and it sends control signals to the internal scan paths. The scan path architecture consists of a two-bit serial instruction register and two or more serial data registers. The instruction and data registers are connected in parallel between the serial Test Data Input (TDI) and Test Data Output (TDO) signals. The Test Data Input (TDI) signal is routed to both the instruction and data registers and is used to transfer serial data into a register during a scan operation. The Test Data Output (TDO) is selected to send data from either register during a scan operation. When boundary scan testing is not being performed, the boundary scan register is transparent, allowing the input and output signals at the device pins to pass to and from the QT1F-*Plus* device's internal logic, as illustrated in Figure 44. During boundary scan testing, the boundary scan register disables the normal flow of input and output signals to allow the device to be controlled and observed via scan operations. A timing diagram for the boundary scan feature is provided in Figure 20. ### **Boundary Scan Support** The maximum frequency the QT1F-Plus device will support for boundary scan is 10 MHz. The QT1F-Plus device performs the following boundary scan test instructions: - EXTEST - SAMPLE/PRELOAD - IDCODE - BYPASS ### **EXTEST Test Instruction:** One of the required boundary scan tests is the external boundary test (EXTEST) instruction. When this instruction is shifted in, the QT1F-*Plus* device is forced into an off-line test mode. While in this test mode, the test bus can shift data through the boundary scan registers to control the external QT1F-*Plus* input and output leads. #### SAMPLE/PRELOAD Test Instruction: When the SAMPLE/PRELOAD instruction is shifted in, the QT1F-*Plus* device remains fully operational. While in this test mode, QT1F-*Plus* input data, and data destined for device outputs, can be captured and shifted out for inspection. The data is captured in response to control signals sent to the TAP controller. #### BYPASS Test Instruction: When the BYPASS instruction is shifted in, the QT1F-Plus device remains fully operational. While in this test mode, a scan operation will transfer serial data from the TDI input, through an internal scan cell, to the TDO pin. The purpose of this instruction is to abbreviate the scan path through the circuits that are not being tested to only a single clock delay. ### **IDCODE Test Instruction:** The format of the IDCODE test instruction is "10". ## **Boundary Scan Reset** Specific control of the $\overline{TRS}$ pin is required in order to ensure that the boundary scan logic does not interfere with normal device operation. This pin must either be held low, asserted low, or asserted low then high (pulsed low), to asynchronously reset the Test Access Port (TAP) controller during power up of the QT1F-Plus. If boundary scan testing is to be performed and the pin is held low, then a pull-down resistor value should be chosen which will allow the tester to drive this pin high, but still meet the $V_{IL}$ requirements listed in the "Input, Output and I/O Parameters" section of this Data Sheet for worst case leakage currents of all devices sharing this pull-down resistor. Figure 44. Boundary Scan Schematic ## **Boundary Scan Chain** There are 141 scan cells in the QT1F-*Plus* boundary scan chain. Bidirectional device pins require two scan cells. Additional scan cells are used for direction control as needed. The following table shows the listed order of the scan cells and their functions. Cells that are not associated with a pin are marked "NA". | Scan Cell No. | VO | Pin No. | Symbol | Comments | |---------------|-----------|---------|-------------|------------------------------------------------| | 140 | CONTROL | NA | XIOTRI_B | A '1' enables the outputs of I/O type OUTPUT3. | | 139 | OUTPUT3 | 39 | RDATA1_O39 | | | 138 | OUTPUT3 | 38 | RSIGL1_O38 | | | 137 | CONTROL | NA | XRXC1_B | A '0' makes Pins 37, 36 to be OUTPUT. | | 136 | BIDIR_IN | 37 | RCLK1_IO37 | | | 135 | BIDIR_OUT | 37 | RCLK1_IO37 | | | 134 | BIDIR_IN | 36 | RSYNC1_IO36 | | | 133 | BIDIR_OUT | 36 | RSYNC1_IO36 | | | 132 | INPUT | 35 | TDATA1_I35 | | | 131 | CONTROL | NA | XTFT4_ENB | A '0' makes Pin 34 to be OUTPUT. | | 130 | BIDIR_IN | 34 | TSIGL1_IO34 | | | 129 | BIDIR_OUT | 34 | TSIGL1_IO34 | | | 128 | INPUT | 33 | TCLK1_I33 | | | 127 | INPUT | 32 | TSYNC1_I32 | | | 126 | OUTPUT3 | 31 | RDATA2_O31 | | | 125 | OUTPUT3 | 29 | RSIGL2_O29 | | | 124 | CONTROL | NA | XRXC2_B | A '0' makes Pins 28, 27 to be OUTPUT. | | 123 | BIDIR_IN | 28 | RCLK2_IO28 | | | 122 | BIDIR_OUT | 28 | RCLK2_IO28 | | | 121 | BIDIR_IN | 27 | RSYNC2_IO27 | | | 120 | BIDIR_OUT | 27 | RSYNC2_IO27 | | | 119 | INPUT | 26 | TDATA2_I26 | | | 118 | CONTROL | NA | XTFT2_ENB | A '0' makes Pin 24 to be OUTPUT. | | 117 | BIDIR_IN | 24 | TSIGL2_IO24 | | | 116 | BIDIR_OUT | 24 | TSIGL2_IO24 | | | 115 | INPUT | 23 | TCLK2_I23 | | | 114 | INPUT | 22 | TSYNC2_I22 | | | 113 | OUTPUT3 | 21 | RDATA3_O21 | | | 112 | OUTPUT3 | 19 | RSIGL3_O19 | | | 111 | CONTROL | NA | XRXC3_B | A '0' makes Pins 18, 17 to be OUTPUT. | | Scan Cell No. | VO | Pin No. | Symbol | Comments | |---------------|-----------|---------|----------------|-----------------------------------------------------------------------| | 110 | BIDIR_IN | 18 | RCLK3_IO18 | | | 109 | BIDIR_OUT | 18 | RCLK3_IO18 | | | 108 | BIDIR_IN | 17 | RSYNC3_IO17 | | | 107 | BIDIR_OUT | 17 | RSYNC3_IO17 | | | 106 | INPUT | 16 | TDATA3_I16 | | | 105 | CONTROL | NA | XTFT3_ENB | A '0' makes Pin 15 to be OUTPUT. | | 104 | BIDIR_IN | 15 | TSIGL3_IO15 | | | 103 | BIDIR_OUT | 15 | TSIGL3_IO15 | | | 102 | INPUT | 13 | TCLK3_I13 | | | 101 | INPUT | 12 | TSYNC3_I12 | | | 100 | OUTPUT3 | 11 | RDATA4_O11 | | | 99 | OUTPUT3 | 10 | RSIGL4_O10 | | | 98 | CONTROL | NA | XRDY_ENB | A '0' makes Pin 9 to be OUTPUT.<br>A '1' makes Pin 9 to be tri-state. | | 97 | OUTPUT3 | 9 | RDY_O9 | | | 96 | CONTROL | NA | XRXC4_B | A '0' makes Pins 8, 7 to be OUTPUT. | | 95 | BIDIR_IN | 8 | RCLK4_IO8 | | | 94 | BIDIR_OUT | 8 | RCLK4_IO8 | | | 93 | BIDIR_IN | 7 | RSYNC4_IO7 | | | 92 | BIDIR_OUT | 7 | RSYNC4_IO7 | | | 91 | INPUT | 6 | TDATA4_I6 | | | 90 | CONTROL | NA | XTFT4_ENB | A '0' makes Pin 5 to be OUTPUT. | | 89 | BIDIR_IN | 5 | TSIGL4_IO5 | | | 88 | BIDIR_OUT | 5 | TSIGL4_IO5 | | | 87 | INPUT | 4 | TCLK4_I4 | | | 86 | INPUT | 3 | TSYNC4_I3 | | | 85 | CONTROL | NA | XREF_CLK_EN2_B | A '0' makes Pin 2 to be OUTPUT enabled. | | 84 | OUTPUT3 | 2 | CLKREF2_O2 | | | 83 | INPUT | 1 | RESET_L_I1 | | | 82 | INPUT | 128 | WR_L_I128 | | | 81 | INPUT | 127 | SEL_L_I127 | | | 80 | INPUT | 126 | RD_L_I126 | | | 79 | OUTPUT3 | 125 | INT_O125 | | | 78 | CONTROL | NA | XDT_EN | A '0' makes Pins 123-114 to be OUTPUT. | | | | | | | | Scan Cell No. | I/O | Pin No. | Symbol | Comments | |---------------|-----------|---------|-------------|----------| | 77 | BIDIR_IN | 123 | DAT7_IO123 | | | 76 | BIDIR_OUT | 123 | DAT7_IO123 | | | 75 | BIDIR_IN | 122 | DAT6_IO122 | | | 74 | BIDIR_OUT | 122 | DAT6_IO122 | | | 73 | BIDIR_IN | 120 | DAT5_IO120 | | | 72 | BIDIR_OUT | 120 | DAT5_IO120 | | | 71 | BIDIR_IN | 119 | DAT4_IO119 | | | 70 | BIDIR_OUT | 119 | DAT4_IO119 | | | 69 | BIDIR_IN | 118 | DAT3_IO118 | | | 68 | BIDIR_OUT | 118 | DAT3_IO118 | | | 67 | BIDIR_IN | 117 | DAT2_IO117 | | | 66 | BIDIR_OUT | 117 | DAT2_IO117 | | | 65 | BIDIR_IN | 115 | DAT1_IO115 | | | 64 | BIDIR_OUT | 115 | DAT1_IO115 | | | 63 | BIDIR_IN | 114 | DAT0_IO114 | | | 62 | BIDIR_OUT | 114 | DAT0_IO114 | | | 61 | INPUT | 113 | ADDR11_I113 | | | 60 | INPUT | 112 | ADDR10_I112 | | | 59 | INPUT | 110 | ADDR9_I110 | | | 58 | INPUT | 109 | ADDR8_I109 | | | 57 | INPUT | 108 | ADDR7_I108 | | | 56 | INPUT | 107 | ADDR6_I107 | | | 55 | INPUT | 106 | ADDR5_I106 | | | 54 | INPUT | 105 | ADDR4_I105 | | | 53 | INPUT | 104 | ADDR3_I104 | | | 52 | INPUT | 103 | ADDR2_I103 | | | 51 | INPUT | 102 | ADDR1_I102 | | | 50 | INPUT | 101 | ADDR0_I101 | | | 49 | INPUT | 100 | SYSCLK_I100 | | | 48 | INPUT | 99 | MOTO_I99 | | | 47 | OUTPUT3 | 98 | LCS4_L_O98 | | | 46 | OUTPUT3 | 97 | LTCLK4_O97 | | | 45 | OUTPUT3 | 96 | TNEG4_O96 | | | 44 | OUTPUT3 | 95 | TPOS4_O95 | | | Scan Cell No. | VO | Pin No. | Symbol | Comments | |---------------|-----------|---------|------------|----------------------------------| | 43 | INPUT | 93 | LRCLK4_I93 | | | 42 | INPUT | 92 | RNEG4_I92 | | | 41 | INPUT | 91 | RPOS4_I91 | | | 40 | INPUT | 90 | LINT4_I90 | | | 39 | OUTPUT3 | 88 | LCS3_L_O88 | | | 38 | OUTPUT3 | 87 | LTCLK3_O87 | | | 37 | OUTPUT3 | 86 | TNEG3_O86 | | | 36 | OUTPUT3 | 85 | TPOS3_O85 | | | 35 | INPUT | 83 | LRCLK3_I83 | | | 34 | INPUT | 82 | RNEG3_I82 | | | 33 | INPUT | 81 | RPOS3_I81 | | | 32 | INPUT | 80 | LINT3_I80 | | | 31 | OUTPUT3 | 79 | LCS2_L_O79 | | | 30 | OUTPUT3 | 77 | LTCLK2_O77 | | | 29 | OUTPUT3 | 76 | TNEG2_076 | | | 28 | OUTPUT3 | 75 | TPOS2_075 | | | 27 | INPUT | 74 | LRCLK2_I74 | | | 26 | INPUT | 72 | RNEG2_I72 | | | 25 | INPUT | 71 | RPOS2_I71 | | | 24 | INPUT | 70 | LINT2_I70 | | | 23 | OUTPUT3 | 69 | LCS1_L_O69 | | | 22 | OUTPUT3 | 68 | LTCLK1_O68 | | | 21 | OUTPUT3 | 67 | TNEG1_067 | | | 20 | OUTPUT3 | 66 | TPOS1_066 | | | 19 | INPUT | 65 | LRCLK1_I65 | | | 18 | INPUT | 64 | RNEG1_I64 | | | 17 | INPUT | 63 | RPOS1_I63 | | | 16 | INPUT | 62 | LINT1_I62 | | | 15 | CONTROL | NA | XMON_ENB | A '0' enables Pins 61, 60. | | 14 | OUTPUT3 | 61 | LSCLK_O61 | | | 13 | OUTPUT3 | 60 | LSDO_O60 | | | 12 | CONTROL | NA | XFRM_ENB | A '0' makes Pin 59 to be OUTPUT. | | 11 | BIDIR_IN | 59 | LSDI_IO59 | | | 10 | BIDIR_OUT | 59 | LSDI_IO59 | | | Scan Cell No. | VO | Pin No. | Symbol | Comments | |---------------|---------|---------|----------------|------------------------------------------| | 9 | INPUT | 51 | SCAN_ENB | | | 8 | INPUT | 50 | IOTRI_L_I50 | | | 7 | INPUT | 49 | CSO_L_I49 | | | 6 | OUTPUT3 | 48 | PRBSOOL_O48 | | | 5 | CONTROL | NA | XREF_CLK_EN1_B | A '0' makes Pin 46 to be OUTPUT enabled. | | 4 | OUTPUT3 | 46 | CLKREF1_O46 | | | 3 | INPUT | 43 | CONFIG1_I43 | | | 2 | INPUT | 42 | CONFIG2_I42 | | | 1 | INPUT | 41 | LO_I41 | | | 0 | INPUT | 40 | T1SI_I40 | | #### **RESET PROCEDURE** After power-up the QT1F-*Plus* requires a hardware reset. This reset will reset all the per channel registers in the memory map below address X40H. It will also reset all of the global registers at addresses 004H through 0FFH. A low placed on the RESET pin for at least 10 cycles of SYSCLK after all clocks become stable will accomplish the hardware reset. A global software reset is also available and should be applied at least 40 ms after power-up. This resets the performance counters, internal state machines, and the latched/shadow registers; it does not change the state of any of the control registers. Writing a 91H to control byte RESET in register 005H places the QT1F-*Plus* in a reset state. Writing a value other than 91H to control byte RESET will take the QT1F-*Plus* out of the reset state. The RESET register can be read to determine the reset state of the QT1F-*Plus*. A value of 01H in the RESET register indicates the QT1F-*Plus* is in a reset state; a value of 00H indicates the QT1F-*Plus* is not in reset. A per channel version of this function is available by writing a 1 to control bit SRST (bit 7) in register X05H followed by writing a 0 to control bit SRST. Note that all the memory locations at addresses X40H through XFFH are located in a per channel internal RAM and are not reset by either a hardware reset or a software reset. Changing the mode of operation of a framer should be followed by a per channel software reset (SRST). The mode bits can be found in framer per channel registers X00H through X04H (RAIL, BE, ENZC, ENSAIS, ENSYEL, LIE, LPOL, TXCP, RXCP, TXNRZP, RXNRZP, PWRD, FDAT, FPOL, BFDL, TXC1, TXC0, RXC, TSE, RSE, TYP1, TYP0, ENAIS, ENOOF, ENLOS, OOF1, OOF0, ALT, SYC1, SYC0, FMD1 and FMD0). Not resetting the framer after changing most mode control bits will have minimal effect. However, if control bits FMD1 and FMD0 (bits 2 and 1) in register X04 are changed a per channel software reset procedure is required. Also, control bits located in per channel internal RAM (at addresses X40H through XFFH) need to be re-programmed after a change to FMD1 or FMD0. ### **MEMORY MAP** The QT1F-Plus memory map contains registers and counters which may be accessed by the microprocessor. Addresses which are shown as spare, or which are not listed in the memory map, must not be accessed by the microprocessor. The status designation R indicates a read-only unlatched register location, R(L) a read-only latched register location, W a write-only register location and RW a read/write register location. R and R(L) register bit positions designated as Reserved (R) will read out an indeterminate value unless a 0 or 1 read value is indicated. Some RW Reserved (R) bit positions do not exist (i.e., they have no memory associated with them), so that any values written to these bits cannot be read. Those that do have associated memory should be written to 0, as indicated in the following tables. RW Reserved (R) bit positions should not be used for storage of any application information. ## **Device ID Registers** | Address<br>(Hex) | Status | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------------|--------|-------|-------|-------|-------|-------|-------|-------|-------| | 000 | R | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | | 001 | R | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | 002 | R | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | | 003 | R | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | ### **Customer Notebook Register** | A | ddress<br>(Hex) | Status | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---|-----------------|--------|-------|-------|-------|-------------|-------------|-------|-------|-------| | | 004 | RW | | | | User Define | ed Register | | | | ### **Global Software Register** | Address<br>(Hex) | Status | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------------|--------|-------|-------|-------|---------------|-------------|----------|-------|-------| | 005 | RW | | | QT1F- | Plus Software | Reset (RESE | ET byte) | | | ### **Global Configuration Registers** | Address<br>(Hex) | Status | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |------------------|--------|-------|----------------|-------|---------|--------|----------|-------|-------|--| | 006 | RW | GIM | RISE | FALL | IPOL | ENPMFM | R (0) | R (0) | ENHWM | | | 007 | | | Spare | | | | | | | | | 008 | | | Spare | | | | | | | | | 009 | | | | | Sp | are | | | | | | 01A-0FE | | | Spare | | | | | | | | | 0FF | RW | Re | served (Set to | 0 0) | ENDS0LB | | Reserved | | R (0) | | # Global Status Indication, Interrupt Mask and Pointer Registers | Address<br>(Hex) | Status | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------------|--------|-------|-------|-------|-------|-------|-------|----------|----------| | 00A | R | GLOS | GAIS | GOOF | GYEL | GCFA | QSEF | GTXSLIP | GRXSLIP | | 00B | RW | GMLOS | GMAIS | GMOOF | GMYEL | GMCFA | GMSEF | GMTXSLIP | GMRXSLIP | | 00C | R | | Rese | erved | | CHA4 | CHA3 | CHA2 | CHA1 | | 00D | | | | | S | pare | | | | | 00E | R | | Rese | erved | | CHDL4 | CHDL3 | CHDL2 | CHDL1 | | 00F | | | | | S | pare | | • | | ## **Line Interface Control and Monitoring Registers** | Address<br>(Hex) | Status | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |------------------|--------|-------|------------------------------------------|--------|----------------|----------------|----------|---------|---------|--| | 010 | RW | | LCB7 - LCB0 (Command Byte) | | | | | | | | | 011 | RW | | LDO7 - LDO0 (Line Interface Data Output) | | | | | | | | | 012 | R | | | LDI7 | - LDI0 (Line I | Interface Data | a Input) | | | | | 013 | RW | BDCST | PRBSFR | PRBSEN | ESP/<br>EMON | RXTX | ENMONFR | T1CHCS1 | T1CHCS0 | | ## **Loop-Up/Down Control Registers** | Address<br>(Hex) | Status | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------------|--------|-------|------------------------|-------|--------|-------------|---------|-------|-------| | 014 | RW | R (0) | LU6-LU0 (Loop-Up Code) | | | | | | | | 015 | RW | R (0) | | | LD6-LD | 0 (Loop-Dow | n Code) | | | | 016 | RW | | Reserved | | ULEN1 | ULEN0 | R (0) | DLEN1 | DLEN0 | ## **Transmit And Receive Sync Delay Registers** | Address<br>(Hex) | Status | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | |------------------|--------|-------|-----------------------------------|-------|-------|-------|-------|-------|-------|--|--| | 017 | RW | | TSD7 - TSD0 (Transmit Sync Delay) | | | | | | | | | | 018 | RW | | RSD7 - RSD0 (Receive Sync Delay) | | | | | | | | | ## **Clock Reference Selection Register** | Address<br>(Hex) | Status | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------------|--------|-------|-------|--------|---------|--------|-------|-------|-------| | 019 | RW | CR2S1 | CR2S0 | ENREF2 | 1544KHZ | ENREF1 | R | CR1S1 | CR1S0 | ## PER CHANNEL CONTROL AND STATUS INDICATION REGISTERS The following registers configure, control or provide status information on a per channel basis. When an address location is written as XXXH, the first X indicates 1, 2, 3, or 4 to identify the associated channel, which corresponds to the like-numbered framer (n=1, 2, 3 or 4). ## **Framer Configuration and Control Registers** | Address<br>CH 1, 2, 3, 4 | Status | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------------------------|--------|-------|-------|--------|--------|-------|--------|-------|--------| | 100 200 300 400 | RW | RAIL | BE | ENZC | ENSYEL | FOD | ENSAIS | LIE | LPOL | | 101 201 301 401 | RW | TXCP | RXCP | TXNRZP | PWRD | FDAT | FPOL | BFDL | RXNRZP | | 102 202 302 402 | RW | TXC1 | TXC0 | RXC | TSE | RSE | TSR | RSR | FT1M | | 103 203 303 403 | RW | TYP1 | TYP0 | RXF | TXF | OSE | ENAIS | ENOOF | ENLOS | | 104 204 304 404 | RW | OOF1 | OOF0 | ALT | SYC1 | SYC0 | FMD1 | FMD0 | RSYC | | 13A 23A 33A 43A | RW | RFD8 | RFD7 | RFD6 | RFD5 | RFD4 | RFD3 | RFD2 | RFD1 | | 13B 23B 33B 43B | RW | RFD16 | RFD15 | RFD14 | RFD13 | RFD12 | RFD11 | RFD10 | RFD9 | | 13C 23C 33C 43C | RW | RFD24 | RFD23 | RFD22 | RFD21 | RFD20 | RFD19 | RFD18 | RFD17 | | 13D 23D 33D 43D | RW | TFD8 | TFD7 | TFD6 | TFD5 | TFD4 | TFD3 | TFD2 | TFD1 | | 13E 23E 33E 43E | RW | TFD16 | TFD15 | TFD14 | TFD13 | TFD12 | TFD11 | TFD10 | TFD9 | | 13F 23F 33F 43F | RW | TFD24 | TFD23 | TFD22 | TFD21 | TFD20 | TFD19 | TFD18 | TFD17 | ## Software Reset and Loopback Control Register | Address<br>CH 1, 2, 3, 4 | Status | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------------------------|--------|-------|-------|-------|-------|-------|-------|-------|-------| | 105 205 305 405 | RW | SRST | ALUP | TXUP | TXDN | PAYL | TX1S | RLP | LLP | ## **System AIS and Test Registers** | Address<br>CH 1, 2, 3, 4 | Status | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------------------------|--------|-------|--------|---------|-------|---------|-------|-------|-------| | 106 206 306 406 | RW | R (0) | R | R | R (0) | INSPRBS | SFZ | RXFS | TXFS | | 107 207 307 407 | RW | R | SVTAIS | SYSALL1 | CRC | FRME | YEL | AISE | BPV | # **DS1 Status and Mask Registers** | Address<br>CH 1, 2, 3, 4 | Status | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------------------------|--------|-------|-------|-------|-------|-------|-------|---------|---------| | 109 209 309 409 | RW | MLOS | MAIS | MOOF | MYEL | MCFA | MSEF | MTXSLIP | MRXSLIP | | 110 210 310 410 | R | LOS | AIS | OOF | YEL | CFA | SEF | TXSLIP | RXSLIP | | 111 211 311 411 | RW | LLOS | LAIS | LOOF | LYEL | LCFA | LSEF | LTXSLIP | LRXSLIP | | 112 212 312 412 | RW | PLOS | PAIS | POOF | PYEL | PCFA | PSEF | PTXSLIP | PRXSLIP | | 113 213 313 413 | RW | FLOS | FAIS | FOOF | FYEL | FCFA | FSEF | FTXSLIP | FRXSLIP | # **Counters and Counter Shadow Registers** | Address<br>CH 1, 2, 3, 4 | Status | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | |--------------------------|--------|-------|-------------------------------------------|---------------|---------------|---------------|----------------|-----------------|-------|--|--| | 1EC 2EC 3EC 4EC | R | | | | Rese | erved | | | | | | | 1ED 2ED 3ED 4ED | R | | | | Rese | erved | | | | | | | 1EE 2EE 3EE 4EE | R | | | | Rese | erved | | | | | | | 1EF 2EF 3EF 4EF | R | | | | Rese | erved | | | | | | | 1F0 2F0 3F0 4F0 | RW | | LCRC7 - LC | CRC0 (Latch | ed CRC-6 E | rror Counter | Shadow Re | gister, 9 bits | ) | | | | 1F1 2F1 3F1 4F1 | RW | LCRCO | | | Reserved | (Set to 0) | | | LCRC8 | | | | 1F2 2F2 3F2 4F2 | RW | | CRC7 - CRC0 (CRC-6 Error Counter, 9 bits) | | | | | | | | | | 1F3 2F3 3F3 4F3 | RW | CRCO | CO Reserved (Set to 0) CRC | | | | | | | | | | 1F4 2F4 3F4 4F4 | RW | | LCV7 - LCV | 0 (Latched C | oding Violati | on Counter | Shadow Re | gister, 16 bits | 5) | | | | 1F5 2F5 3F5 4F5 | RW | L | CV15 - LCV | /8 (Latched ( | Coding Viola | tion Counter | Shadow Re | gister, 16 bit | s) | | | | 1F6 2F6 3F6 4F6 | RW | LCVO | | | Res | served (Set t | o 0) | | | | | | 1F7 2F7 3F7 4F7 | RW | | | CV7 - CV | Coding Vid | olation Coun | ter, 16 bits) | | | | | | 1F8 2F8 3F8 4F8 | RW | | | CV15 - CV | 8 (Coding Vi | olation Cour | iter, 16 bits) | | | | | | 1F9 2F9 3F9 4F9 | RW | CVO | | | | Reserved | | | | | | | 1FA 2FA 3FA 4FA | RW | L | FBE7 - LFB | BE0 (Latched | Framing Bit | Error Counte | er Shadow F | Register, 8 bi | ts) | | | | 1FB 2FB 3FB 4FB | RW | LFBEO | | | Re | served (Set t | o 0) | | | | | | 1FC 2FC 3FC 4FC | RW | | | FBE7 - FB | E0 (Framing | Bit Error Co | unter, 8 bits) | | | | | | 1FD 2FD 3FD 4FD | RW | FBEO | | | Res | served (Set t | o 0) | | | | | | 1FE 2FE 3FE 4FE | R | | | | Rese | erved | | | | | | | 1FF 2FF 3FF 4FF | R | | Reserved | | | | | | | | | # **Operational Status Registers** | Address<br>CH 1, 2, 3, 4 | Status | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------------------------|--------|-------|----------|-----------------|----------|-------|-------|-------|-------| | 114 214 314 414 | R | TXS1 | TXS0 | RXS1 RXS0 VTAIS | | | VTRDI | Rese | erved | | 115 215 315 415 | R | RXSF | TXSF | | Reserved | | | DOWN | LINT | | 11B 21B 31B 41B | R | | Reserved | | | | | | | # Slip Buffer Pointer Status Registers | Address<br>CH 1, 2, 3, 4 | Status | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |--------------------------|--------|----------|------------------------------------------------------|------------|--------------|---------------|---------------|--------------|-------|--| | 120 220 320 420 | R | | | TWP7 - TW | P0 (Transmit | Slip Buffer \ | Vrite Pointer | ) | | | | 121 221 321 421 | R | | | TRP7 - TRF | P0 (Transmit | Slip Buffer R | ead Pointer) | | | | | 122 222 322 422 | R | TWSBS | VSBS Reserved TWPF4 - TWPF0 (Tx Write Pointer Frame) | | | | | | | | | 123 223 323 423 | R | TRSBS | TRSBS Reserved TRPF4 - TRPF0 (Tx Read Pointer Frame) | | | | | | | | | 124 224 324 424 | R | | | RWP7 - RW | P0 (Receive | Slip Buffer \ | Vrite Pointer | ) | | | | 125 225 325 425 | R | | | RRP7 - RRI | P0 (Receive | Slip Buffer R | lead Pointer) | | | | | 126 226 326 426 | R | RWSBS | Rese | erved | RW | /PF4 - RWP | F0 (Rx Write | Pointer Fra | me) | | | 127 227 327 427 | R | RRSBS | Rese | erved | RR | RPF4 - RRPI | -0 (Rx Read | Pointer Fran | ne) | | | 128 228 328 428 | R | | Reserved | | | | | | | | | 129 229 329 429 | R | Reserved | | | | | | | | | # **Receive Time Slot Control Registers** | Address<br>CH 1, 2, 3, 4 | Status | Bit 7 | Bit 6 | Bit 5 | Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 E | | | | | | | |--------------------------|--------|-------|-----------------------------------------------|-----------|----------------------------------------------------|---------------|--------------|--|--|--|--| | 12A 22A 32A 42A | R | | Reserved | | | | | | | | | | 12B 22B 32B 42B | R | | | | Res | erved | | | | | | | 1E0 2E0 3E0 4E0 | RW | | | RDE8 - R | DE1 (Rx Tir | ne Slots 8-1 | Selection) | | | | | | 1E1 2E1 3E1 4E1 | RW | | | RDE16 - R | DE9 (Rx Tir | ne Slots 16-9 | 9 Selection) | | | | | | 1E2 2E2 3E2 4E2 | RW | | RDE24 - RDE17 (Rx Time Slots 24-17 Selection) | | | | | | | | | | 1E3 2E3 3E3 4E3 | R | | Reserved | | | | | | | | | # **Receive Time Slot Registers** | Address<br>CH 1, 2, 3, 4 | Status | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------------------------------------------------------------|--------|-------|-------|-------|---------------------------|----------------------------------------------------------|-------|-------|-------| | 140 - 157 Ch 1<br>240 - 257 Ch 2<br>340 - 357 Ch 3<br>440 - 457 Ch 4 | RW | | | | ceive Time S<br>X40 - Tir | (1) - RDS0 (<br>Slots TS1 - T<br>me Slot 1<br>ne Slot 24 | . , | | | | 158 - 16F Ch 1<br>258 - 26F Ch 2<br>358 - 36F Ch 3<br>458 - 46F Ch 4 | RW | | | | ceive Time S<br>X58 - Tir | (1) - RDS0<br>Slots TS1 - T<br>ne Slot 1<br>ne Slot 24 | ` ' | | | ## **Transmit Time Slot Control Registers** | Address<br>CH 1, 2, 3, 4 | Status | Bit 7 | Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit | | | | | | | | | |--------------------------|--------|-------|-------------------------------------------------------------------------------------------------------|-----------|-------------|---------------|------------|--|--|--|--| | 12C 22C 32C 42C | R | | | | Rese | erved | | | | | | | 12D 22D 32D 42D | R | | Reserved | | | | | | | | | | 12E 22E 32E 42E | R | | | | Rese | erved) | | | | | | | 12F 22F 32F 42F | R | | | | Rese | erved | | | | | | | 1E4 2E4 3E4 4E4 | RW | | | TDE8 - T | DE1 (Tx Tim | ne Slots 8-1 | Selection) | | | | | | 1E5 2E5 3E5 4E5 | RW | | | TDE16 - T | DE9 (Tx Tim | ne Slots 16-9 | Selection) | | | | | | 1E6 2E6 3E6 4E6 | RW | | TDE24 - TDE17 (Tx Time Slots 24-17 Selection) | | | | | | | | | | 1E7 2E7 3E7 4E7 | R | | Reserved | | | | | | | | | ## **Transmit Time Slot Registers** | Address<br>CH 1, 2, 3, 4 | Status | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------| | 190 - 1A7 Ch 1<br>290 - 2A7 Ch 2<br>390 - 3A7 Ch 3<br>490 - 4A7 Ch 4 | RW | Frame 1 TDS0 (1) - TDS0 (24) Transmit Time Slots TS1 - TS24 X90 - Time Slot 1 XA7 - Time Slot 24 | | | | | | | | | 1A8 - 1BF Ch 1<br>2A8 - 2BF Ch 2<br>3A8 - 3BF Ch 3<br>4A8 - 4BF Ch 4 | RW | Frame 2 TDS0 (1) - TDS0 (24) Transmit Time Slots TS1 - TS24 XA8 - Time Slot 1 XBF - Time Slot 24 | | | | | | | | # **Signaling Control Registers** | Address<br>CH 1, 2, 3, 4 | Status | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------------------------|--------|-------------------------------------------------------------|-------|---------------|---------------|--------------|--------------|--------|-------| | 1E8 2E8 3E8 4E8 | RW | SE8 - SE1 (Signaling Enable for Channels 8-1 Selection) | | | | | | | | | 1E9 2E9 3E9 4E9 | RW | | SE16 | 6 - SE9 (Sigr | naling Enable | e for Channe | ls 16-9 Sele | ction) | | | 1EA 2EA 3EA 4EA | RW | SE24 - SE17 (Signaling Enable for Channels 24-17 Selection) | | | | | | | | | 1EB 2EB 3EB 4EB | R | | | | Rese | erved | | | | # **Receive and Transmit Signaling Registers** | Address<br>CH 1, 2, 3, 4 | Status | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------------------------|--------|---------------------------------|---------------------------------|-------|----------------|---------------|----------------|-------|-------| | 180 280 380 480 | RW | | Receive Signaling Bits A8-A1 | | | | | | | | 181 281 381 481 | RW | | | Rec | eive Signalin | g Bits A16-A | <b>\</b> 9 | | | | 182 282 382 482 | RW | | | Rece | eive Signalin | g Bits A24-A | 17 | | | | 183 283 383 483 | R | | | | Reser | ved | | | | | 184 284 384 484 | RW | | | Red | eive Signalir | ng Bits B8-B | 1 | | | | 185 285 385 485 | RW | | | Rec | eive Signalin | g Bits B16-E | 39 | | | | 186 286 386 486 | RW | | | Rece | eive Signalin | g Bits B24-B | 17 | | | | 187 287 387 487 | R | | | | Reser | ved | | | | | 188 288 388 488 | RW | | | Red | eive Signalir | ng Bits C8-C | :1 | | | | 189 289 389 489 | RW | | | Rec | eive Signalin | g Bits C16-0 | <b>C9</b> | | | | 18A 28A 38A 48A | RW | | | Rece | eive Signaling | g Bits C24-C | :17 | | | | 18B 28B 38B 48B | R | | | | Reser | ved | | | | | 18C 28C 38C 48C | RW | | | Red | eive Signalir | ng Bits D8-D | 1 | | | | 18D 28D 38D 48D | RW | | Receive Signaling Bits D16-D9 | | | | | | | | 18E 28E 38E 48E | RW | | Receive Signaling Bits D24-D17 | | | | | | | | 18F 28F 38F 48F | R | | Reserved | | | | | | | | 1D0 2D0 3D0 4D0 | RW | | | Trar | nsmit Signali | ng Bits A8-A | .1 | | | | 1D1 2D1 3D1 4D1 | RW | | | Tran | smit Signalir | g Bits A16- | <del>/</del> 9 | | | | 1D2 2D2 3D2 4D2 | RW | | | Trans | smit Signalin | g Bits A24-A | .17 | | | | 1D3 2D3 3D3 4D3 | R | | | | Reser | ved | | | | | 1D4 2D4 3D4 4D4 | RW | | | Trar | nsmit Signali | ng Bits B8-E | 1 | | | | 1D5 2D5 3D5 4D5 | RW | | | Tran | smit Signalir | ıg Bits B16-l | 39 | | | | 1D6 2D6 3D6 4D6 | RW | | | Trans | smit Signalin | g Bits B24-E | 17 | | | | 1D7 2D7 3D7 4D7 | R | | | | Reser | ved | | | | | 1D8 2D8 3D8 4D8 | RW | Transmit Signaling Bits C8-C1 | | | | | | | | | 1D9 2D9 3D9 4D9 | RW | Transmit Signaling Bits C16-C9 | | | | | | | | | 1DA 2DA 3DA 4DA | RW | Transmit Signaling Bits C24-C17 | | | | | | | | | 1DB 2DB 3DB 4DB | R | Reserved | | | | | | | | | 1DC 2DC 3DC 4DC | RW | Transmit Signaling Bits D8-D1 | | | | | | | | | 1DD 2DD 3DD 4DD | RW | Transmit Signaling Bits D16-D9 | | | | | | | | | 1DE 2DE 3DE 4DE | RW | | Transmit Signaling Bits D24-D17 | | | | | | | | 1DF 2DF 3DF 4DF | R | | | | Reser | ved | | | | # **Receive Frame Bit Registers** | Address<br>CH 1, 2, 3, 4 | Status | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------------------------|--------|---------|--------|----------|--------|---------|--------|----------|--------| | 130 230 330 430 | RW | Fe2/Fs4 | DI/Ft4 | CRC2/Fs3 | DI/Ft3 | Fe1/Fs2 | DI/Ft2 | CRC1/Fs1 | DI/Ft1 | | 131 231 331 431 | RW | Fe4/X | DI/X | CRC4/X | DI/X | Fe3/Fs6 | DI/Ft6 | CRC3/Fs5 | DI/Ft5 | | 132 232 332 432 | RW | Fe6/X | DI/X | CRC6/X | DI/X | Fe5/X | DI/X | CRC5/X | DI/X | | 133 233 333 433 | RW | Fe2/Fs4 | DI/Ft4 | CRC2/Fs3 | DI/Ft3 | Fe1/Fs2 | DI/Ft2 | CRC1/Fs1 | DI/Ft1 | | 134 234 334 434 | RW | Fe4/X | DI/X | CRC4/X | DI/X | Fe3/Fs6 | DI/Ft6 | CRC3/Fs5 | DI/Ft5 | | 135 235 335 435 | RW | Fe6/X | DI/X | CRC6/X | DI/X | Fe5/X | DI/X | CRC5/X | DI/X | # **HDLC Link Control Registers** | Address<br>CH 1, 2, 3, 4 | Status | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------------------------|--------|-------|-------|-------|-------|-------|-------|-------|-------| | 108 208 308 408 | RW | EHR | EHT | TAB | EOM | RHIE | THIE | EBRI | EBT | | 10C 20C 30C 40C | R | | | | Rese | erved | | | | # **HDLC Link Transmit and Receive Data Registers** | Address<br>CH 1, 2, 3, 4 | Status | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |--------------------------|--------|----------|------------|-------|--------------------------------------|---------------------|-------|-------|-------|--| | 10A 20A 30A 40A | W | | HDLC Trans | | | it Data THD7 - THD0 | | | | | | 10B 20B 30B 40B | RW | Rese | Reserved | | Transmit Bit Code Data TBCD5 - TBCD0 | | | | | | | 117 217 317 417 | R | | | HDLC | Receive Da | ata RHD7 - F | RHD0 | | | | | 118 218 318 418 | R | Reserved | | | C4 - C0 (HDLC Receive FIFO Depth) | | | ) | | | | 119 219 319 419 | R | Rese | Reserved | | Receive Bit Code Data RBCD5 - RBCD0 | | | | | | # **HDLC Link Status Registers** | Address<br>CH 1, 2, 3, 4 | Status | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------------------------|--------|-------|-----------------|-------|-------|-----------------|---------|-----------------|---------| | 10E 20E 30E 40E | RW | ER | ERHIS2 - ERHIS0 | | | ERXFS1 - ERXFS0 | | ETXFS1 - ETXFS0 | | | 10F 20F 30F 40F | RW | MR | MRHIS2 - MRHIS0 | | | MRXFS1 - MRXFS0 | | MTXFS1 - MTXFS0 | | | 116 216 316 416 | R | R | RHIS2 - RHIS0 | | | RXFS1 | - RXFS0 | TXFS1 - | - TXFS0 | ## **DS0 Loopback Control Registers** | Address<br>CH 1, 2, 3, 4 | Status | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------------------------|--------|-------|-------|-------|-------|-------|-------|-------|-------| | 11C 21C 31C 41C | RW | LBD8 | LBD7 | LBD6 | LBD5 | LBD4 | LBD3 | LBD2 | LBD1 | | 11D 21D 31D 41D | RW | LBD16 | LBD15 | LBD14 | LBD13 | LBD12 | LBD11 | LBD10 | LBD9 | | 11E 21E 31E 41E | RW | LBD24 | LBD23 | LBD22 | LBD21 | LBD20 | LBD19 | LBD18 | LBD17 | ### **Spare Registers** The following registers are designated as spare, where X = 1, 2, 3 or 4. These registers must not be accessed for read or write operations by the microprocessor: 007H, 008H, 009H, 00DH, 00FH, 01AH to 0FEH, X1AH, X1FH ### **Reserved and Test Registers** The following bit locations in read/write registers are designated as reserved and require zeros to be written into them as indicated in the first two tables below. Some of these bits are designated as internal test bits, etc. The per framer test registers X38 and X39 in the third table may be read but must not be written during normal operation. ### **Global Registers** | Register | Bits | Comments | |----------|-------|----------------------------------| | 006 | 2 - 1 | Write a 0 to these bit locations | | 014 | 7 | Write a 0 to this bit location | | 015 | 7 | Write a 0 to this bit location | | 016 | 2 | Write a 0 to this bit location | | 0FF | 7 - 5 | Write a 0 to these bit locations | | 0FF | 0 | Write a 0 to this bit location | ## Per Framer Registers (X = 1, 2, 3, 4) | Register | Bits | Comments | |----------|------|----------------------------------| | X05 | 3 | Write a 0 to this bit location | | X06 | 7, 4 | Write a 0 to these bit locations | | XF1 | 6-1 | Write a 0 to these bit locations | | XF3 | 6-1 | Write a 0 to these bit locations | | XF6 | 6-0 | Write a 0 to these bit locations | | XFB | 6-0 | Write a 0 to these bit locations | | XFD | 6-0 | Write a 0 to these bit locations | ### Per Framer Test Registers (X = 1, 2, 3, 4) | Register | Bits | Comments | |----------|-------|-------------------------------------| | X38 | 7 - 0 | Lower byte SF loopback code counter | | X39 | 7 - 0 | Upper byte SF loopback code counter | #### MEMORY MAP DESCRIPTIONS ### **GLOBAL REGISTERS** #### **Device ID Registers** The manufacturer ID, part number code and version of the QT1F-Plus are implemented in registers 000H - 003H with read-only capability, as shown in the Memory Map section. The manufacturer ID is 107 (decimal), and has been assigned for TranSwitch by the Joint Electron Device Engineering Council (JEDEC) of the Solid State Products Engineering Council. This field is 12 bits in length, and is assigned to bits 3 through 0 in register 001H, and bits 7 through 0 (LSB) in register 000H. It contains value 067H. The part number is 16 bits long. The part number code used here for the QT1F-Plus is 03102 (decimal). The binary equivalent of 03102 (decimal) is assigned to bits 3-0 in register 003H, bits 7-0 in register 002H, and bits 7-4 (LSB) in register 001H (0C1EH). The Revision Level field at bits 7-4 in register 003H represents the version number of the device and is set to 1H, but this value may be changed as the device evolves. This device ID registers content does not comply with IEEE 1149.1 requirements. ### **Customer Notebook Register** The read/write bits in this register location are provided for use by the customer's application software. | Address | Bit | Symbol | Description | |---------|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 004 | 7-0 | Notebook | <b>User Defined Register:</b> The bits in this read/write register are provided for use by the application software. The contents of this read/write register will have no direct effect on the operation of the QT1F- <i>Plus</i> . | ### **Global Software Register** The control bits in this read/write register location are used for resetting the QT1F-Plus. | Address | Bit | Symbol | Description | |---------|-----|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 005 | 7-0 | RESET | Software Reset: Writing a 91H into this location will reset the QT1F-Plus. Writing a value other than 91H will remove the QT1F-Plus from the reset state. Reading this location provides a value of 00H if the QT1F-Plus is not in reset, and 01H if the QT1F-Plus is reset. The QT1F-Plus defaults to reset deactivation on an external hardware reset (e.g., power-up). At least 40 ms after power-up, a software reset should be applied to this register location in order to clear the QT1F-Plus prior to programming the register positions. The software reset resets the performance counters, internal state machines, and the latched/ shadow registers. The control registers are not affected by this reset. In addition to this global reset byte, each of the four framers has an individual software reset bit, which is assigned to bit 7 (SRST) in register location X05H (where X corresponds to the framer's number, n). | # **Global Configuration Registers** The bits in these read/write registers control QT1F-Plus operations on a global basis for all four framers. | Address | Bit | Symbol | Description | | | | | | |---------|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 006 | 7 | GIM | Global Interrupt Mask Bit: A 1 disables (masks) the hardware interrupt pin (pin 125). When not masked (0), any latched status event (if not masked by the coresponding event mask bit) causes a hardware interrupt to occur. | | | | | | | | 6 | RISE | Rising Edge Latched Status Event Bits Enable: This bit works in conjunction with the FALL control bit (bit 5) to provide the following states for controlling the setting of the latched status event indication bits for the four framers. RISE FALL Action O Latched status bit indications for all framers disabled. Hardware interrupt indication disabled. O Latched status indication bits for all framers set on a negative status event bit indication transition. 1 O Latched status indication bits for all framers set on a positive status event bit indication transition. 1 Latched status indication bits for all framers set on both a positive and a negative status event bit indication transition. | | | | | | | | 5 | FALL | Falling Edge Latched Status Event Bits Enable: Works in conjunction with the RISE control bit according to the table given above. | | | | | | | | 4 | IPOL | Hardware Interrupt Polarity Sense: When set to 1, the polarity of the hardware interrupt pin (pin 125) is inverted from active high to active low for the Intel microprocessor bus. When the Motorola microprocessor bus is selected, the polarity of the hardware interrupt pin (pin 125) is inverted from active low to active high. | | | | | | | | 3 | ENPMFM | Enable Performance Monitoring and Fault Monitoring Feature: When set to 1, the monitoring feature for the PM and FM shadow registers (X12H and X13H) is enabled and the latching of the shadowed performance counters (XF0, XF1, XF4, XF5, XF6, XFA and XFB) is enabled. The register bits set on the rising edges of the one second pulse, which must be present on the T1SI pin (pin 40). When set to 0, the monitoring feature is disabled. | | | | | | | | 2-1 | Reserved | Reserved: Set to 0. | | | | | | | | 0 | ENHWM | Enable Hardware Mask Hierarchy: When set to 1, the masking hierarchy for the alarms is enabled according to the table given below: Alarm Suppression Table (Shaded Columns indicate suppressed alarms) Direction LOS Line AlS OOF YEL SLIPS Line Port to X | | | | | | | | | | System X | | | | | | | Address | Bit | Symbol | Description | | |---------|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0FF | 7-5 | Reserved | Set to zero. | | | | 4 | ENDS0LB | <b>Enable DS0 Loopback Feature:</b> A 1 enables the DS0 channel loopback feature for the four framers. DS0 channel loopbacks occur when the corresponding control bits LBD24-LBD1 are written with a 1. Clock TCLKn must be present for the DS0 loopback feature to function. | | | | 3-1 | Reserved | These bit locations do not exist. | | | | 0 | Reserved | Set to zero. | | ### Global Status Indication, Mask and Pointer Registers These registers are read-only, except for the mask register 00BH, which is read/write. The bits in the Global Status Indication Register 00AH indicate an alarm caused by a line or HDLC link event on a global basis (i.e., in any framer), provided the corresponding framer's mask bit is written with a 0 in the DS1 Mask Register (X09H). Each Global Status Indication bit is formed by or-gating the corresponding latched event bits in each of the four framer channels (registers X11H) to provide the individual status indication in register 00AH. A 1 written into a bit position in the Global Mask Register 00BH will mask the interrupt indication for the corresponding bit position in register 00AH. The bits in register locations 00CH and 00EH provide a pointer to the framer which caused the line or HDLC link latched event. ## **Global Status Indication Register** | Address | Bit | Symbol | Description | |---------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 00A | 7 | GLOS | Global Loss Of Signal (LOS) Indication: This bit is a 1 when any of the four framer channels has detected a loss of signal alarm. | | | 6 | GAIS | <b>Global AIS Indication:</b> This bit is a 1 when any of the four framer channels has detected an AIS alarm. | | | 5 | GOOF | Global Out Of Frame (OOF) Indication: This bit is a 1 when any of the four framer channels has detected an Out Of Frame alarm. | | | 4 | GYEL | Global Yellow Alarm (YEL) Indication: This bit is a 1 when any of the four framers has detected a yellow alarm. | | | 3 | GCFA | Global Change In Frame Alignment (CFA) Indication: This bit is a 1 when any of the four framer channels has detected a change in frame alignment. | | | 2 | GSEF | Global Severely Errored Frame (SEF) Indication: This bit is a 1 when any of the framer channels has detected a Severely Errored Frame (SEF) alarm. | | | 1 | GTXSLIP | Global Transmit Slip Indication: This bit is a 1 when any of the four framer channels has detected a transmit slip. | | | 0 | GRXSLIP | Global Receive Slip Indication: This bit is a 1 when any of the four framer channels has detected a receive slip. | # **Global Interrupt Mask Register** | Address | Bit | Symbol | Description | |---------|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 00B | 7 | GMLOS | Global Loss Of Signal (LOS) Mask Bit: When set to 1, a loss of signal alarm detected in any framer channel (LLOS, registers X11H) is masked from providing an interrupt indication. | | | 6 | GMAIS | Global AIS Mask Bit: When set to 1, an AIS condition detected in any framer channel (LAIS, registers X11H) is masked from providing an interrupt indication. | | | 5 | GMOOF | Global Out Of Frame (OOF) Mask Bit: When set to 1, an Out Of Frame alarm detected in any framer channel (LOOF, registers X11H) is masked from providing the global indication in register 00AH. | | | 4 | GMYEL | Global Yellow Alarm (YEL) Indication Mask Bit: When set to 1, a Yellow alarm in any framer channel (LYEL, registers X11H) is masked from providing an interrupt indication. | | | 3 | GMCFA | Global Change In Frame Alignment (CFA) Mask Bit: When set to 1, a change in frame alignment indication in any framer channel (LCFA, registers X11H) is masked from providing an interrupt indication. | | | 2 | GMSEF | Global Severely Errored Frame (SEF) Mask Bit: When set to 1, a Severely Errored Frame alarm detected in any framer channel (LSEF, registers X11H) is masked from providing an interrupt indication. | | | 1 | GMTXSLIP | Global Transmit Slip Indication Mask Bit: When set to 1, a transmit slip detected in any framer channel (LTXSLIP, registers X11H) is masked from providing an interrupt indication. | | | 0 | GMRXSLIP | Global Receive Slip Indication Mask Bit: When set to 1, a receive slip detected in any framer channel (LRXSLIP, registers X11H) is masked from providing an interrupt indication. | # **Global Pointer Registers** | Address | Bit | Symbol | Description | |---------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 00C | 7-4 | R | Reserved: Disregard these bits. | | | 3-0 | CHA4-CHA1 | Channel Activity Line Events for Channels 4-1: A 1 in a bit position points to (indicates) the framer channel that caused the global status indication because of a line event (e.g., loss of signal). For example, 0011 indicates that channels 2 and 1 have a latched line event. | | 00E | 7-4 | R | Reserved: Disregard these bits. | | | 3-0 | CHDL4-CHDL1 | Channel Activity HDLC Link Event for Channels 4-1: A 1 in a bit position points to (indicates) the framer channel that caused the global status indication because of a HDLC link event (e.g., receive FIFO event). For example, 1000 indicates that channel 4 has a latched data link event. | ## **Line Interface Control and Monitoring Registers** These registers are read/write, except for register 012H, which is read-only unlatched. The control bits in these registers determine the Line Interface Control information flow between the QT1F-*Plus* and the external line interface transceivers, enable the pseudo-random generator and analyzer, and enable the monitor mode for the QT1F-*Plus*. The Line Interface Control feature is enabled by placing a low on the CONFIG1 pin (pin 43). | Address | Bit | Symbol | Description | |---------|-----|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 010 | 7-0 | LCB7-LCB0 | Line Interface Control Command Byte: The bits in this register contain the command byte for the external line interface transceiver. The contents of the command byte written into this location depend on the transceiver selected. Please consult the transceiver data sheet for the appropriate codes. The command byte is transmitted via the Line Interface Control serial port output (LSDO). This byte is shifted out of this register starting with bit LCB0 first, and represents the first byte transmitted on the LSDO pin (pin 60). | | 011 | 7-0 | LDO7-LDO0 | Line Interface Control Serial Data Output Byte: The bits in this register contain the data byte which is written to the selected external line interface transceiver. The data byte is transmitted via the Line Interface Control serial port output (LSDO). This byte is shifted out of this register starting with bit LDO0 first, and represents the second byte transmitted on the LSDO pin. | | 012 | 7-0 | LDI7-LDI0 | Line Interface Control Serial Data Input Byte: The bits in this register contain the data byte which is read from the selected external line interface transceiver. The data byte is received via the Line Interface Control serial port input (LSDI). This byte is shifted into this register starting with bit LDI0 first. | | 013 | 7 | BDCST | <b>Broadcast Command:</b> When this bit is set to 1, the two bytes in the Line Interface Control Command and Serial Data Output Byte registers are broadcasted to all external line interface transceivers. This is accomplished by forcing all line interface chip select signals (LCSn) active low. This feature is disabled in the Internal DS1 Monitor Mode (CONFIG2 pin is low). | | | 6 | PRBSFR | <b>PRBS Framed Mode</b> : When this bit is set to 1, the internal 2 <sup>15</sup> -1 PRBS generator and analyzer are configured to operate in the framed mode, which means that the channel's Transmit Framer block generates framing. When set to 0 for unframed mode, the internal 2 <sup>15</sup> -1 PRBS generator and analyzer are configured to operate on all of the bits in the transmit and receive data highways. | | | 5 | PRBSEN | PRBS Enable: This bit is enabled in the Transmission Mode only. When this bit is set to 1, the internal 2 <sup>15</sup> -1 PRBS analyzer is enabled. The DS1 Channel Selection bits (bits 1 and 0) in this register select which channel's receive data highway is connected to the analyzer. The state of the analyzer is provided on pin PRBSOOL. A low on this pin indicates that the analyzer is locked, while a high indicates the unlocked state. The recovered line clock is the clock source for the Analyzer. If the receive slip buffer is enabled, its read clock source is the LRCLKn input pin. The LO input pin is the clock source for the generator. If the transmit slip buffer is enabled, then the input LO must be synchronous and in phase with TCLKn. | | Address | Bit | Symbol | | | Descripti | ion | |----------------|-----|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 013<br>(cont.) | 4 | ESP/EMON | Enable Serial Port: This feature is enabled when a low is placed on the CON-FIG2 pin. When set to 1, a single transfer takes place between the external line interface transceiver and its associated QT1F-Plus framer via the Line Interface Control serial port. The external transceiver is accessed by an active low chip select signal (LCSn) for the transceiver selected by the DS1 selection bits, bits 1 and 0 in this register. This bit must be first set to 0 and then to 1 before another transfer is enabled. Enable Monitor Port: The Internal DS1 Monitor mode is selected by placing a high on the CONFIG2 pin. The monitor mode has the following operating configurations, controlled by bits 4, 3 and 2 of this register: | | | | | | | | <u>RXTX</u> | ESP/EMON | <u>ENMONFR</u> | <u>Action</u> | | | | | X | 0 | X | Tri-state MONDTO and MONCLK leads. | | | | | 0 | 1 | Χ | Monitor Transmit Framer output via the MONCLK and MONDTO leads. | | | | | 1 | 1 | 0 | Receive framer input (NRZ) signal is monitored via the MON-CLK and MONDTO leads. | | | | | 1 | 1 | 1 | Receive output framer signals are monitored via the MONCLK and MONDTO leads. In additions, the frame pulse is provided via the MONFRM lead. During the Loss of Signal condition, an all ones signal is placed on the MONDTO pin and the MONFRM pin will continue to send out frame pulses according to the prior framing bit position. | | | 3 | RXTX | (a high is | placed on the C | | ternal DS1 Monitor Mode is selected enables the transmit side to be mononitored. | | | 2 | ENMONFR | | | | n conjunction with the CONFIG2 pin according to the table given above. | | | 1-0 | T1CHCS1-<br>T1CHCS0 | internal D | S1(T1) channe | (framer) for monit | rnal line interface transceiver, the toring and the receive data highway er, according to the table given | | | | | Bit 1<br>0<br>0<br>1<br>1 | Bit 0<br>0<br>1<br>0<br>1 | Char<br>Char<br>Char | F1) Monitored/Analyzer<br>nnel 1<br>nnel 2<br>nnel 3<br>nnel 4 | # **Loop Up/Down Control Registers** The values written to these registers are transmitted as up or down loop codes when enabled for a channel. | Address | Bit | Symbol | Description | | | | |---------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 014 | 7 | R | Reserved: Set to 0. | | | | | | 6-0 | LU6-LU0 | <b>Loop-Up Code:</b> The value written to this register represents a loop-up code. The number of bits in the code that are to be transmitted is determined by the value written to control bits ULEN1 and ULEN0 (bits 4 and 3 in register 016H). The loop-up code is transmitted continuously for a channel when control bit TXUP is set (bit 5 in register X05H). | | | | | | | | For CSU Loop-Up code (10000B), this must be done with 10H at register 014H and "01" at bits 4-3 of register 016H. For NI Loop-Up code (11000B), this must be done with 0CH or 06H or 11H at register 014H and "01" at bits 4-3 of register 016H. Do not set 18H or 03H at register 014H for this application. | | | | | | | | The value written in this register is used to control the automatic loop-up detection circuit (see control bit ALUP, bit 6 of register X05H). | | | | | 015 | 7 | R | Reserved: Set to 0. | | | | | | 6-0 | LD6-LD0 | <b>Loop-Down Code:</b> The value written to this register represents a loop-down code. The number of bits in the code that are to be transmitted is determined by the value written to control bits DLEN1 and DLEN0 (bits 1 and 0 in register 016H). The loop-down code is transmitted continuously for a channel when control bit TXDN is set (bit 4 in register X05H). | | | | | | | | For CSU Loop-Down code (100100B), this must be done with 12H or 09H at register 015H and "10" at bits 1-0 of register 016H. Do not set 24H at register 015H for this application. For NI Loop-Down code (11100B), this must be done with 0EH or 13H at register 015H and "01" at bits 1-0 of register 016H. Do not set 1CH or 07H at register 015H for this application. | | | | | | | | The value written in this register is used to control the automatic loop-down detection circuit (see control bit ALUP, bit 6 of register X05H). | | | | | 016 | 7-5 | R | Reserved: These bit locations do not exist. | | | | | | 4-3 | ULEN1<br>ULEN0 | <b>Loop-Up Length:</b> These two control bits set the number of loop-up bits which are transmitted by the value written into the loop-up code register (bits 6-0 in register 014H) according to the following table. | | | | | | | | ULEN1 (bit 4) ULEN0 (bit 3) Length of the Code 0 4 | | | | | | | | 0 1 5 | | | | | | | | 1 0 6 | | | | | | | | 1 1 7 | | | | | | | | Note: The length of the loop-up code in register 014H is right justified. | | | | | | | | The value written in this register is used to control the automatic loop-up detection circuit (see control bit ALUP, bit 6 register X05H). | | | | | | | | For codes of length 3 or 2 use length 6 or 4 and repeat pattern. | | | | | Address | Bit | Symbol | | Descri | ption | |---------|-----|----------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------| | 016 | 2 | R | Reserved: Set to | 0. | | | (cont.) | 1-0 | DLEN1<br>DLEN0 | Loop-Down Len which are transm 6-0 in register 019 DLEN1 (bit 1) 0 0 1 1 Note: The length The value written | gth: These two control itted by the value writter 5H) according to the followard for the followard for the followard for the followard for the loop-down code in the followard for | Length of the Code 4 5 6 7 n register 015H is right justified. | | | | | For codes of leng | th 3 or 2 use length 6 or | 4 and repeat pattern. | ## **Transmit and Receive Sync Delay Registers** The values written in these two read/write registers control the number of clock cycles the transmit sync pulse (TSYNCn) and receive system sync pulse (RSYNCn) may be delayed relative to the transmit system clock (TCLKn), and receive system clock (RCLKn), respectively. | Address | Bit | Symbol | Description | |---------|-----|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 017 | 7-0 | TSD7-TSD0 | <b>Transmit Sync Delay:</b> The value written into this register location specifies the number of transmit clock cycles (TCLKn) that the transmit Sync signal (TSYNCn) is delayed internal to the QT1F- <i>Plus</i> , in increments of one bit time. The default value is 00 hex. | | 018 | 7-0 | RSD7-RSD0 | Receive Sync Delay: The value written into this register location specifies the number of receive clock cycles (RCLKn) that the receive Sync signal (RSYNCn) is delayed internal to the QT1F-Plus, in increments of one bit time. The default value is 00 hex. This function is only available when RCLKn and RSYNCn are inputs (control bit RXC is set to 1). | # **Clock Reference Selection Register** The control bits in this read/write register are used to control the clock references for the QT1F-Plus. | Address | Bit | Symbol | Description | |---------|-----|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 019 | 7-6 | CR2S1-<br>CR2S0 | Reference Channel Clock 2 Selection: Selects the channel from which the reference clock CLKREF2 (pin 2) is derived, according to the table given below: | | | | | Bit 7 Bit 6 Reference clock derived from 0 0 Channel 1 0 1 Channel 2 1 0 Channel 3 1 1 Channel 4 | | | 5 | ENREF2 | Enable Reference Clock 2: When set to 1, the reference clock on CLKREF2 (pin 2) is enabled. The reference clock is selected by the Reference Channel Clock 2 Selection control bits (bits 7 and 6), and is derived from receive clock (LRCLKn) for the selected channel. When set to 0, CLKREF2 (pin 2) is tristated. Please note that when set to 1, CLKREF2 will be forced low when a loss of signal (LOS) is detected either locally or from the external line interface transceiver when control bit LIE in bit 1 of Framer Configuration register X00H is a 1. | | | 4 | 1544KHZ | 1544 kHz Reference Clock Enable: When set to 1, the 1544 kHz reference clock selected by the Reference Channel Clock 1 or 2 Selection control bits is provided on the pins CLKREF1 and/or CLKREF2, if enabled by control bits ENREF1, 2 in this register. When set to 0, a divide by 193 circuit is placed between the receive line clock (LRCLKn) and pins CLKREF1 and/or CLKREF2 so that 8 kHz reference signals are provided instead of 1544kHz if enabled by control bits ENREF1, 2 in this register. | | | 3 | ENREF1 | Enable Reference Clock 1: When set to 1, the reference clock on CLKREF1 (pin 46) is enabled. The reference clock is selected by the Reference Channel Clock 1 Selection control bits (bits 1 and 0), and is derived from receive clock (LRCLKn) for the selected channel. When set to 0, CLKREF1 (pin 46) is tristated. Please note that when set to 1, CLKREF1 will be forced low when a loss of signal (LOS) is detected either locally or from the external line interface transceiver when control bit LIE in bit 1 of Framer Configuration register X00H is a 1. | | | 2 | R | Reserved: This bit location does not exist. | | | 1-0 | CR1S1-<br>CR1S0 | Reference Channel Clock 1 Selection: Selects the channel from which the reference clock CLKREF1 (pin 46) is derived, according to the table given below: | | | | | Bit 1 Bit 0 Reference clock derived from 0 0 Channel 1 0 1 Channel 2 1 0 Channel 3 1 1 Channel 4 | ## **PER CHANNEL REGISTERS** ## **Framer Configuration and Control Registers** The control bits in the following read/write registers are used to configure the QT1F-*Plus* for the various modes of operation on a per channel basis. In the following table, n indicates the channel (framer) number 1-4. | Address | Bit | Symbol | Description | |----------------------------------------|-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 100 - Ch 1<br>200 - Ch 2<br>300 - Ch 3 | 7 | RAIL | <b>Dual Unipolar/NRZ Mode Selection:</b> When set to 1, the line interface for channel n is configured to operate in the dual unipolar mode (rail interface). When set to 0, the line interface for channel n is configured to operate in the NRZ mode. | | 400 - Ch 4 | 6 | BE | <b>B8ZS Enable:</b> When set to 1 in the dual unipolar mode, the B8ZS CODEC is enabled. When set to 0, the interface CODEC is configured for AMI. In the NRZ mode, the state of this bit sets the TMODEn output bit value (e.g., to enable an external B8ZS codec) when the Fast Sync feature is not selected. | | | 5 | ENZC | <b>Enable Excess Zeros Count:</b> When set to 1, the BPV counter will also count excess zeros. For a B8ZS line coding, 8 or more consecutive zeros will be counted as a single error, while for the AMI line code, 16 or more consecutive zeros will be counted as a single error. | | | 4 | ENSYEL | Enable Signaling Highway Yellow Alarm: Enabled in the Transmission Mode. When set to 1, a yellow alarm in the transmit signaling highway (TSIGLn) causes the Yellow Alarm to be propagated to the line for channel n. | | | 3 | FOD | <b>Force Ones Density:</b> When set to 1 with AMI line coding selected (bit 6 in this register set to 0), a 1 causes a DS0 channel in the frame that contains all zeros to be transmitted with bit 7 changed to 1. | | | 2 | ENSAIS | <b>Enable Signaling Highway AIS:</b> Enabled in the Transmission Mode. When set to 1, an AIS alarm detected in the transmit signaling highway (TSIGLn) causes the AIS condition to be propagated to the line for channel n. | | | 1 | LIE | General Purpose Interrupt Input Port (LINT) Enable: When set to 1, the active true state present on the General Purpose Interrupt Input Port (LINTn pin) is logically or-gated with the internal LOS signal to form the LOS event and interrupt for channel n. Control bit LPOL (bit 0 in this register) determines the active true sense. An active true signal also causes the clock reference pins CLKREF1 (pin 46) and/or CLKREF2 (pin 2), when enabled, to be held low. | | | 0 | LPOL | General Purpose Interrupt Input Port (LINT) Polarity Selection: When set to 1, a low present on the General Purpose Interrupt Input Port for channel n (LINTn pin) is the active true state. When set to 0, a high present on the General Purpose Interrupt Input Port is the active true state. | | Address | Bit | Symbol | Description | |----------------------------------------|-----|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 101 - Ch 1<br>201 - Ch 2<br>301 - Ch 3 | 7 | TXCP | <b>Transmit Clock Polarity Selection:</b> When set to 1, data for channel n is clocked out to the line on the rising edges of the transmit clock (LTCLKn). When set to 0, data is clocked out on the falling edges of the transmit clock (LTCLKn). | | 401 - Ch 4 | 6 | RXCP | Receive Clock Polarity Selection: When set to 1, data for channel n is clocked in from the line on the rising edges of the receive clock (LRCLKn). When set to 0, data is clocked in on the falling edges of the receive clock (LRCLKn). | | | 5 | TXNRZP | <b>Transmit NRZ Data Polarity Selection:</b> When set to 1, the polarity of the transmit NRZ data for channel n (TLDATn) is inverted. | | | 4 | PWRD | <b>Power-Down Selection:</b> When reset to 0, the channel enters the inactivated low power state in both the transmit and receive directions. The transmit data value is determined by control bit FPOL when forcing is enabled by control bit FDAT. Please note that control bit FDAT must be set to 1 in the power-down mode, otherwise the transmit data output state will be indeterminate. | | | 3 | FDAT | Force Transmit Data Power-Down Mode: This bit must be set to 0 for normal operation. When set to a 1, the transmit data is forced to the state specified by control bit FPOL. This bit must be set to 1 in the power-down mode. | | | 2 | FPOL | Force Transmit Data Polarity Power-Down Mode: This control bit is enabled when the FDAT control bit is set to 1. When set to 1, transmit data output for channel n is set to 1 (AIS) in the power-down mode. When set to 0, transmit data is set to 0 in the power-down mode. Please note that the forcing function occurs prior to the selected line encoding function. The following table is a summary of the actions taken by control bits PWRD, FDAT and FPOL. | | | | | PWRDFDATFPOLAction10XNormal Operation110Power-up with transmit data set to 0111Power-up with transmit data set to 100XPower-down with indeterminate transmit data (do not use)010Power-down, with transmit data set to 0011Power-down, with transmit data set to 1 | | | 1 | BFDL | Bypass HDLC Link Bits: Enabled in the Transmission Mode. When set to 1, the FDL bits in the ESF format from the signaling highway (TSIGLn) are used in place of the HDLC data link in the transmit direction. When the SF format is selected, a 1 enables the Fs bit from the signaling highway to transmitted. | | | 0 | RXNRZP | Receive NRZ Data Polarity Selection: When set to 1, the polarity of the received NRZ data for channel n (RLDATn) is inverted. | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 102 - Ch 1<br>202 - Ch 2<br>302 - Ch 3<br>402 - Ch 4 | 7-6 | TXC1-TXC0 | <b>Transmit Clock Selection:</b> These two bits select the clock source for clocking out data from the transmit slip buffer to the line interface according to the following table: | | | | | TXC1 TXC0 Transmit clock source 0 0 Local Oscillator (LO) 0 1 System Transmit Clock (TCLKn) -Transmission mode* 1 0 Recovered Receive Clock (LRCLKn) 1 1 Invalid combination (do not use) | | | | | * TXC1, TXC0 = 01 is not a valid selection in MVIP mode as TCLKn is 2048 kHz and the required transmit line clock is 1544 kHz. | | | 5 | RXC | Receive Clock Select: This bit works in conjunction with control bit RSE for selecting the clock (and sync) source for shifting data out of the receive slip buffer to the system. See bit 3 below. | | | 4 | TSE | <b>Transmit Slip Buffer Enable:</b> When set to 1, the transmit slip buffer is enabled. When set to 0, the transmit slip buffer is disabled, and data bypasses the slip buffer. The transmit slip buffer must be enabled in the MVIP mode. | | | 3 | RSE | Receive Slip Buffer Enable: This bit works in conjunction with the RXC bit for enabling and disabling the receive slip buffer according to the following table. The receive slip buffer must be enabled in the MVIP mode. RXC | | | 2 | TSR | <b>Transmit Slip Buffer Recenter:</b> When set to 1, this bit forces the transmit slip buffer to recenter. Afterwards this bit should be written with a 0. While set to 0, the transmit slip buffer will recenter automatically to avoid the loss of data (programmed slip). | | | 1 | RSR | Receive Slip Buffer Recenter: When set to 1, this bit forces the receive slip buffer to recenter. Afterwards this bit should be written with a 0. While set to 0, the receive slip buffer will recenter automatically to avoid the loss of data (programmed slip). | | | 0 | FT1M | Fractional T1 Mode: A 1 written to this bit position enables the transmit and receive fractional T1 feature for the channel (n, X = 1, 2, 3 or 4). A gapped clock for the DS0 channel(s) selected is provided on the RFT1GCn and TFT1GCn leads. DS0 channels are selected by writing a 1 to or more control bits RFD1-RFD24 (X3AH-X3CH). Transmit DS0 channels are selected by writing a 1 to one or more control bits TFD1-TFD24 (X3DH-X3FH). | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 103 - Ch 1<br>203 - Ch 2<br>303 - Ch 3<br>403 - Ch 4 | 7-6 | TYP1-TYP0 | <b>Signaling Type Selection:</b> The following table lists the signaling selection formats in the transmit and receive directions that are controlled by bits TYP1 and TYP0. | | | | | TYP1 TYP0 Signaling Type O Clear channel: no signaling. Two-state signaling: A bits in frames 6 and 12 for the SF format, and frames 6, 12, 18 and 24 for the ESF format. Four-state signaling: A bits in frame 6 for the SF format, and frames 6 and 18 for the ESF format. B bits in frame 12 for SF format and frames 12 and 24 for the ESF format. Sixteen-state signaling: ESF format only, A bits in frame 6, B bits in frame 12, C bits in frame 16 and D bits in frame 24. | | | 5 | RXF | Receive Signaling Freeze: When set to 1, the received line signaling bits are disabled from being written into the receive signaling buffer. The contents present in the receive signaling buffer before this bit was set will be used for the receive signaling highway until this bit is written with a 0 by the microprocessor. | | | 4 | TXF | <b>Transmit Signaling Freeze:</b> When set to 1, the transmit signaling highway bits are disabled from being written into the transmit signaling buffer. The contents present in the transmit signaling buffer before this bit was set will be used for the transmit line until this bit is written with a 0 by the microprocessor. | | | 3 | OSE | Ones Stuffing Enable: When set to 1, the received signaling bit (bit 8) in the 24 DS0 channels is forced to 1 when the signaling bit is extracted. When set to 0, the received signaling bit will remain unchanged toward the system. | | | 2 | ENAIS | <b>Enable AIS:</b> When set to 1, detection of a line AIS causes the A-bits in the receive signaling highway RSIGLn to be set to 1 in the Transmission Mode. The A-bits are present in Time Slots 3 through 24 in the signaling highway format. When ENAIS=1, AIS will also be inserted on the receive data highway when control bit SVTAIS (bit 6) in register X07H is a 1. | | | 1 | ENOOF | <b>Enable OOF:</b> When set to 1, detection of an Out Of Frame Alarm will cause the A-bits in the receive signal highway bit RSIGLn to be set to 1 in the Transmission Mode. The A-bits are present in Time Slots 3 through 24 in the signaling highway format. When ENOOF=1, AIS will also be inserted on the receive data highway when control bit SVTAIS (bit 6) in register X07H is a 1. | | | 0 | ENLOS | <b>Enable LOS:</b> When set to 1, detection of a Loss Of Signal will cause the A-bits in the receive signal highway bit RSIGLn to be set to 1 in the Transmission Mode. The A-bits are present in Time Slots 3 through 24 in the signaling highway format. When ENLOS=1, AIS will also be inserted on the receive data highway when control bit SVTAIS (bit 6) in register X07H is a 1. | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 104 - Ch 1<br>204 - Ch 2<br>304 - Ch 3<br>404 - Ch 4 | 7-6 | OOF1-OOF0 | Out Of Frame Detection Criteria: The OOF bits determine the Out Of Frame detection criteria according to the following table: OOF1 OOF0 Out Of Frame Detection Criteria 0 0 2 out of 4 frame sync bits in error 0 1 2 out of 5 frame sync bits in error 1 0 2 out of 6 frame sync bits in error 1 2 out of 4 frame sync bits in error | | | 5 | ALT | <b>Alternate Yellow Alarm:</b> When set to 1, the Fs-bit in frame 12 in SF frame format will be enabled for sending a Yellow alarm (Fs = 1). When this bit is set to 0, the Fs bit is transmitted as a 0. This feature is not available for the ESF framing format. | | | 4-3 | SYC1<br>SYC0 | Frame Synchronization Bits: These control bits determine which framing bits in the SF and ESF frame formats are to be used for frame synchronization (used for the out of frame criteria) according to the table given below. Please note that the Severely Errored Frame (SEF) criterion is not affected by the setting of these bits. SYC1 SYC0 D4 SF ESF O Not Used Not Used O 1 Fs bits FPS bits 1 O Ft bits Not Used 1 TFS and Ft bits FPS and CRC-6 bits In D4 SF mode, with frame sync using the Fs bits (SYC1=0, SYC0=1), the frame counter in register XFC will not report Ft bit errors. With frame sync using the Ft bits (SYC1=1, SYC0=0), the frame counter at register XFC will not report Fs bit errors. | | | 2-1 | FMD1<br>FMD0 | Framing Mode Selection Bits: These controls bits determine the framing mode according to the table give below: FMD1 | | | 0 | RSYC | Resync Enable: A 1 causes the framer to reset the frame alignment circuit, and start the search for a new frame alignment pattern. | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13A - Ch 1<br>23A - Ch 2<br>33A - Ch 3<br>43A - Ch 4 | 7-0 | RFD8-RFD1 | Receive Enable Fractional DS0 Channels 8-1: The receive fractional T1 mode is enabled when control bit FT1M is a 1 and the CONFIG1 pin is low (transmission mode). A 1 written to one or more bits enable a gapped clock (RISGL/RFT1GC) to be generated for the corresponding DS0 channels (8-1). | | 13B - Ch 1<br>23B - Ch 2<br>33B - Ch 3<br>43B - Ch 4 | 7-0 | RFD16-RFD9 | Receive Enable Fractional DS0 Channels 16-9: The receive fractional T1 mode is enabled when control bit FT1M is a 1 and the CONFIG1 pin is low (transmission mode). A 1 written to one or more bits enable a gapped clock (RISGL/RFT1GC) to be generated for the corresponding DS0 channels (16-9). | | 13C - Ch 1<br>23C - Ch 2<br>33C - Ch 3<br>43C - Ch 4 | 7-0 | RFD24-RFD17 | Receive Enable Fractional DS0 Channels 24-17: The receive fractional T1 mode is enabled when control bit FT1M is a 1 and the CONFIG1 pin is low (transmission mode). A 1 written to one or more bits enable a gapped clock (RISGL/RFT1GC) to be generated for the corresponding DS0 channels (24-17). | | 13D - Ch 1<br>23D - Ch 2<br>33D - Ch 3<br>43D - Ch 4 | 7-0 | TFD8-TFD1 | Transmit Enable Fractional DS0 Channels 8-1: The transmit fractional T1 mode is enabled when control bit FT1M is a 1 and the CONFIG1 pin is low (transmission mode). A 1 written to one or more bits enable a gapped clock (TSIGL/TFT1GC) to be generated for the corresponding DS0 channels (8-1). | | 13E - Ch 1<br>23E - Ch 2<br>33E - Ch 3<br>43E - Ch 4 | 7-0 | TFD16-TFD9 | Transmit Enable Fractional DS0 Channels 16-9: The transmit fractional T1 mode is enabled when control bit FT1M is a 1 and the CONFIG1 pin is low (transmission mode). A 1 written to one or more bits enable a gapped clock (TSIGL/TFT1GC) to be generated for the corresponding DS0 channels (16-9). | | 13F - Ch 1<br>23F - Ch 2<br>33F - Ch 3<br>43F - Ch 4 | 7-0 | TFD24-TFD17 | Transmit Enable Fractional DS0 Channels 24-17: The transmit fractional T1 mode is enabled when control bit FT1M is a 1 and the CONFIG1 pin is low (transmission mode). A 1 written to one or more bits enable a gapped clock (TSIGL/TFT1GC) to be generated for the corresponding DS0 channels (24-17). | # Software Reset and Loopback Control Register The control bits in the following read/write register are used to reset each of the channels, and to configure each of the channels within the QT1F-*Plus* for the various loopback modes of operation. | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 105 - Ch 1<br>205 - Ch 2<br>305 - Ch 3<br>405 - Ch 4 | 7 | SRST | Software Reset Channel n: When set to 1, the channel is initialized and held in the reset state until a 0 is written into this bit position to permit commencement of channel operation. | | | 6 | ALUP | Automatic Loopback: This control bit is enabled when control bit ENPMFM (bit 3 in register 006H) is a 1. When set to 1, a remote line loopback state is entered automatically when a loop-up code match is detected, and cleared automatically when the loop-down code match is detected. The loopback state is entered and cleared if the matches persist for 5 seconds or more. The UP and DOWN status bits in register X15H indicate the condition. The loop-up code is determined by control bits LU6 - LU0 (value in register 014H) whose length is defined by the code written to control bits ULEN1 and ULEN0 (bits 4 and 3 in register 016H). The loop-down code is determined by control bits LD6 - LD0 (value in register 015H) whose length is defined by the code written to control bits DLEN1 and DLEN0 (bits 1 and 0 in register 016H). | | | 5 | TXUP | <b>Transmit Loop-Up Code Enable:</b> When set to 1, the loop-up code as determined by control bits LU6 - LU0 (value in register 014H) whose length is defined by the code written to control bits ULEN1 and ULEN0 (bits 4 and 3 in register 016H) is transmitted continuously. The loop-up code is released when this bit is set to 0. | | | 4 | TXDN | <b>Transmit Loop-Down Code Enable:</b> When set to 1, the loop-down code as determined by control bits LD6 - LD0 (value in register 015H) whose length is defined by the code written to control bits DLEN1 and DLEN0 (bits 1 and 0 in register 016H) is transmitted continuously. The loop-down code is released when this bit is set to 0. | | | 3 | PAYL | Payload Loopback Enable: When set to 1, a payload loopback will be enabled until this bit position is written with a 0. The data and signaling bits from all 24 received DS0s (192 bits per frame) are substituted for the data and signaling bits from the Data and Signaling Highways on a first come first serve basis. Only receive bit ordering is maintained. DS0 bit and byte alignments to the frame bit position are lost. | | | 2 | TX1S | <b>Transmit AIS (all ones):</b> When set to 1, an AIS (all ones) is transmitted instead of data during a local loopback. When set to 0, data is transmitted during a local loopback. | | | 1 | RLP | Remote Line Loopback Enable: When set to 1, the remote line loopback feature is enabled until this bit position is written with a 0. Receive line data (prior to the B8ZS codec) is looped back as transmit line data when this loopback feature is enabled. | | | 0 | LLP | <b>Local Loopback Enable:</b> When set to 1, the local loopback feature is enabled until this bit position is written with a 0. Transmit data (after the B8ZS codec) is looped back as received data when this loopback feature is enabled. When control bit TX1S (bit 2) is a 0 in register X05H, data is transmitted. When TX1S is a 1, AIS is transmitted. The AIS signal is defined as an all ones signal. | # **System AIS and Test Registers** The control bits in the following read/write registers are used to generate test conditions and to configure the system interface for AIS in channel (framer) n. | Address | Bit | Symbol | Description | |--------------------------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 106 - Ch 1 | 7 | R | Reserved: Set to 0. | | 206 - Ch 2<br>306 - Ch 3 | 6-5 | R | Reserved: These bit locations do not exist. | | 406 - Ch 4 | 4 | R | Reserved: Set to 0. | | | 3 | INSPRBS | Insert Pseudo-Random Bit Sequence Enable: When set to 1, PRBS is inserted for the terminal data on the transmit data highway. This feature is only available for Transmission Mode. To resume normal operation, this bit position must be written with a 0. | | | 2 | SFZ | <b>System Freeze:</b> When set to 1, the output clocks LTCLKn and RCLKn are forced to zero. The input clocks LRCLKn and TCLKn are gated off. To resume normal operation, this bit position must be written with a 0. | | | 1 | RXFS | Receive Fast Sync Enable: When set to 1, and the NRZ mode is selected, a pulse received on the RNEGn lead will force the synchronization of this pulse to be interpreted as bit position 192 of the last frame of a multiframe for either ESF or SF format. When set to 0, coding violations indicated on the RNEGn lead are counted. | | | 0 | TXFS | <b>Transmit Fast Sync Enable:</b> When set to 1, and the NRZ mode is selected, a synchronization pulse will be transmitted on the TNEGn lead every three milliseconds in bit position 192 of frame 24 for the ESF format and every other frame 12 when the SF format is selected. | | Address | Bit | Symbol | | | Description | | |----------------------------------------|-----|---------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 107 - Ch 1 | 7 | R | Reserved | : This bit locatio | n does not exist. | | | 207 - Ch 2<br>307 - Ch 3<br>407 - Ch 4 | 6 | SVTAIS | to 1 their re<br>the Signali<br>the data hi<br>(e.g., ENA | espective ENAIS<br>ng and Time Sk<br>ghway. The AIS<br>IS) is set to 0. T | to 1, the AIS, OOF and LOS alarms, if enabled by setting S (bit 2), ENOOF (bit 1), and ENLOS (bit 0) control bits in ot Control register X03H, cause the generation of AIS on is sent until the alarm has recovered, or the enable bit he following table lists the operation of control bit ENOOF NAIS and ENLOS function in similar fashion. | | | | | | | | Transmission Mode | | | | | | ENOOF | SVTAIS | Action | | | | | | 0 | 0 | No AIS generated on signaling or data highway. | | | | | | 0 | 1 | No AIS generated on signaling or data highway. | | | | | | 1 | 0 | AIS generated only on signaling highway when OOF alarm is detected. | | | | | | 1 | 1 | AIS generated on signaling and data highways | | | | | | | | when OOF alarm is detected. | | | | | | MVIP Mode | | | | | | | | ENOOF | <u>SVTAIS</u> | <u>Action</u> | | | | | | 0 | 0 | No AIS generated on data highway. | | | | | | 0 | 1 | No AIS generated on data highway. | | | | | | 1 | 0 | No AIS generated on data highway even when OOF alarm is detected. | | | | | | 1 | 1 | AIS generated on data highway when OOF alarm is detected. | | | | | | | Please note that the microprocessor can cause AIS to be generated for the receive data highway independently of the two control bits by writing a 1 to control bit SYSALL1 (bit 5) in this register. | | | | | 5 | SYSALL1 | _ | | set to 1, AIS (all ones) is sent on the receive data high-<br>d on the receive data highway until this bit is written with a | | | | 4 | CRC | FMD0 (bits set to 1, the | ror: This feature is enabled when control bits FMD1 and ister X04H are equal to 11 (ESF Format). When this bit is the ESF format are transmitted in the inverted state once. rror, this bit must be first written with a 0, and then a 1. | | | | | 3 | FRME | (Fs, Ft or F | | <b>For:</b> When set to 1, the transmitter will send one frame bit ce. To transmit another framing error, this bit must be first a 1. | | | Address | Bit | Symbol | Description | |-----------------------------------------------------------------|-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 107 - Ch 1<br>207 - Ch 2<br>307 - Ch 3<br>407 - Ch 4<br>(cont.) | 2 | YEL | <b>Generate Yellow Alarm Indication:</b> When set to 1, the Yellow Alarm Indication is transmitted as a 1 until the microprocessor writes a 0 into this bit position. The yellow alarm is defined as bit 2 in each of 24 DS0 channels equal to 0 for the SF frame format, the Fs bit in frame 12 equal to 1 for the Japanese SF frame format, and a sequence of eight ones followed by eight zeros (1111111100000000) in the 4 kbit/s data channel for the ESF format. | | | 1 | AISE | <b>Transmit Line AIS Enable:</b> When set to 1, a line AIS is transmitted. A line AIS is defined as all ones transmitted in the frame. Line AIS is transmitted until this bit is written with a 0. | | | 0 | BPV | <b>Generate Bipolar Violation (BPV) Error:</b> When the dual unipolar mode is selected by bit 7 in register X00H, a 1 in this bit position causes a single BPV error to be sent. The microprocessor must write a 0 to this bit before another BPV error can be transmitted by setting it to 1. | #### **DS1 Status and Mask Registers** These registers are read/write, except for registers X10H, which are read-only unlatched. The status bits in the X11H register represent the latched status indications generated by the channel alarms. The bits latch on either the rising edge, the falling edge, or both edges of the current status or interrupt request event bits as defined by the RISE/FALL control bits (bits 6 and 5) in the Global Configuration Register 006H. A latched bit will cause a hardware interrupt indication when the global interrupt mask bit GIM (bit 7) in register 006H and the corresponding mask bit in the mask register X09H are both written with a 0. The bits in register X10H represent the current (unlatched) alarm status. A latched status bit is reset by writing a 0 into the latched bit position, or by the rising edge of the T1SI pulse when the performance monitoring/fault monitoring feature is enabled. This feature activates the shadow registers X12H and X13H, and it is enabled by writing a 1 to control bit ENPMFM (bit 3) in the Global Configuration register 006H. | Address | Bit | Symbol | Description | |--------------------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 109 - Ch 1<br>209 - Ch 2 | 7 | MLOS | Loss Of Signal (LOS) Mask Bit: When set to 1, detection of a loss of signal alarm is masked from providing a hardware interrupt. | | 309 - Ch 3<br>409 - Ch 4 | 6 | MAIS | AIS Mask Bit: When set to 1, detection of an AIS condition is masked from providing a hardware interrupt. | | | 5 | MOOF | Out Of Frame (OOF) Mask Bit: When set to 1, detection of an Out Of Frame alarm is masked from providing a hardware interrupt. | | | 4 | MYEL | <b>Remote Yellow Alarm Mask Bit:</b> When set to 1, detection of a yellow alarm indication is masked from providing a hardware interrupt. | | | 3 | MCFA | Change In Frame Alignment (CFA) Mask Bit: When set to 1, detection of a change in frame alignment indication is masked from providing a hardware interrupt. | | | 2 | MSEF | <b>Severely Errored Frame Mask Bit:</b> When set to 1, detection of a severely errored frame alarm is masked from providing a hardware interrupt. | | | 1 | MTXSLIP | <b>Transmit Slip Indication Mask Bit:</b> When set to 1, detection of a transmit slip is masked from providing a hardware interrupt. | | | 0 | MRXSLIP | Receive Slip Indication Mask Bit: When set to 1, detection of a receive slip is masked from providing a hardware interrupt. | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 110 - Ch 1<br>210 - Ch 2<br>310 - Ch 3<br>410 - Ch 4 | 7 | LOS | <b>Loss Of Signal (LOS) Alarm (Unlatched):</b> A 1 indicates a loss of signal has been detected. A loss of signal alarm is detected when the incoming signal for the rail interface only has no transitions for $175 \pm 75$ consecutive pulse positions. The LOS alarm is cleared when an average pulse density of at least 12.5% has been received for $175 \pm 75$ contiguous pulse positions starting with a pulse. In addition, an external LOS indication from the external line transceiver (using the LINTn pin) can be orgated with this alarm by setting control bit LIE (bit 1) in register X00H to 1. | | | 6 | AIS | AIS Indication (Unlatched): A 1 indicates that a line Alarm Indication Signal (AIS) has been detected. A line AIS is detected if 99.9% or more ones are present in the received signal in a period of 48 ms. Recovery occurs when the line signal has fewer than 99.9% of ones in a 48 ms period. | | | 5 | OOF | Out Of Frame (OOF) Alarm (Unlatched): A 1 indicates that an Out Of Frame alarm has been detected. The alarm is programmed using the OOF1 and OOF0 control bits (bits 7 and 6) in register X04H. The selection of frame synchronization bits used for frame alignment is programmed using the SYC1 and SYC0 control bits (bits 4 and 3) in register 04H. | | | 4 | YEL | Yellow Alarm (YEL) Indication (Unlatched): A 1 indicates the current state of the yellow alarm. A yellow alarm is detected within 32 ms for the ESF format and 335 ms for the SF format, with no line errors present. The alarm is detected within one second in the presence of line errors occurring at the rate of one error in 1000 bits. | | | 3 | CFA | Change In Frame Alignment (CFA) Indication (Unlatched): A 1 indicates that the frame alignment circuit has detected a change in the frame alignment pattern within the last 125 microseconds only after frame alignment has been detected. | | | 2 | SEF | Severely Errored Frame (SEF) Indication: A 1 indicates a severely errored frame has been detected in the previous 125 microseconds. For the SF format, an SEF indication occurs if two or more frame bit errors (Ft bit only) are detected within a 0.75 ms period. For the ESF format, SEF is declared when two or more frame bit errors occur over a 3.0 ms period. Recovering occurs when fewer then two errors are detected for the periods indicated for the two frame formats (SF and ESF). | | | 1 | TXSLIP | <b>Transmit Slip Indication (Unlatched):</b> This bit reflects the current status of the transmit slip buffer with respect to a slip being executed in the previous 125 microseconds. | | | 0 | RXSLIP | Receive Slip Indication (Unlatched): This bit reflects the current status of the receive slip buffer with respect to a slip being executed in the previous 125 microseconds. | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 111 - Ch 1<br>211 - Ch 2<br>311 - Ch 3<br>411 - Ch 4 | 7 | LLOS | Latched Loss Of Signal (LOS): This bit is set to 1 on an active edge of LOS which is selected by the RISE (bit 6) and FALL (bit 5) bits in the Global Configuration Register 006H. If not masked by the corresponding mask bit in register X09H or the GIM bit in register 006H, an interrupt is generated. This bit is cleared by writing a 0 into this bit position. | | | 6 | LAIS | Latched AIS: This bit is set to 1 on an active edge of AIS which is selected by the RISE (bit 6) and FALL (bit 5) bits in the Global Configuration Register 006H. If not masked by the corresponding mask bit in register X09H or the GIM bit in register 006H, an interrupt is generated. This bit is cleared by writing a 0 into this bit position. | | | 5 | LOOF | <b>Latched Out Of Frame (OOF):</b> This bit is set to 1 on an active edge of OOF which is selected by the RISE (bit 6) and FALL (bit 5) bits in the Global Configuration Register 006H. If not masked by the corresponding mask bit in register X09H or the GIM bit in register 006H, an interrupt is generated. This bit is cleared by writing a 0 into this bit position. | | | 4 | LYEL | Latched Yellow Alarm (YEL) Indication: This bit is set to 1 on an active edge of YEL which is selected by the RISE (bit 6) and FALL (bit 5) bits in the Global Configuration Register 006H. If not masked by the corresponding mask bit in register X09H or the GIM bit in register 006H, an interrupt is generated. This bit is cleared by writing a 0 into this bit position. | | | 3 | LCFA | Latched Change In Frame Alignment (CFA) Indication: This bit is set to 1 on an active edge of CFA which is selected by the RISE (bit 6) and FALL (bit 5) bits in the Global Configuration Register 006H. If not masked by the corresponding mask bit in register X09H or the GIM bit in register 006H, an interrupt is generated. This bit is cleared by writing a 0 into this bit position. | | | 2 | LSEF | Latched Severely Errored Frame (SEF) Indication: This bit is set to 1 on an active edge of SEF which is selected by the RISE (bit 6) and FALL (bit 5) bits in the Global Configuration Register 006H. If not masked by the corresponding mask bit in register X09H or the GIM bit in register 006H, an interrupt is generated. This bit is cleared by writing a 0 into this bit position. | | | 1 | LTXSLIP | Latched Transmit Slip Indication: This bit is set to 1 on an active edge of TXSLIP which is selected by the RISE (bit 6) and FALL (bit 5) bits in the Global Configuration Register, location 006H. If not masked by the corresponding mask bit in register X09H or the GIM bit in register 006H, an interrupt is generated. This bit is cleared by writing a 0 into this bit position. | | | 0 | LRXSLIP | Latched Receive Slip Indication: This bit is set to 1 on an active edge of RXSLIP which is selected by the RISE (bit 6) and FALL (bit 5) bits in the Global Configuration Register 006H. If not masked by the corresponding mask bit in register X09H or the GIM bit in register 006H, an interrupt is generated. This bit is cleared by writing a 0 into this bit position. | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 112 - Ch 1<br>212 - Ch 2<br>312 - Ch 3<br>412 - Ch 4 | 7 | PLOS | Loss Of Signal (LOS) One Second Error: This bit is set to 1 if the LOS alarm occurred at any time in the last one second interval. The T1SI signal must be present and control bit ENPMFM (bit 3) in the Global Configuration register X006H must be set to 1. | | | 6 | PAIS | AIS One Second Error: This bit is set to 1 if the AIS indication occurred at any time in the last one second interval. The T1SI signal must be present and control bit ENP-MFM (bit 3) in the Global Configuration register 006H must be set to 1. | | | 5 | POOF | Out Of Frame (OOF) One Second Error: This bit is set to 1 if the OOF alarm occurred at any time in the last one second interval. The T1SI signal must be present and control bit ENPMFM (bit 3) in the Global Configuration register 006H must be set to 1. | | | 4 | PYEL | Yellow Alarm (YEL) Indication One Second Error: This bit is set to 1 if the YEL indication occurred at any time in the last one second interval. The T1SI signal must be present and control bit ENPMFM (bit 3) in the Global Configuration register 006H must be set to 1. | | | 3 | PCFA | Change In Frame Alignment (CFA) One Second Error: This bit is set to 1 if the CFA indication occurred at any time in the last one second interval. The T1SI signal must be present and control bit ENPMFM (bit 3) in the Global Configuration register 006H must be set to 1. | | | 2 | PSEF | Severely Errored Frame (SEF) Indication One Second Error: This bit is set to 1 if the SEF alarm occurred at any time in the last one second interval. The T1SI signal must be present and control bit ENPMFM (bit 3) in the Global Configuration register 006H must be set to 1. | | | 1 | PTXSLIP | <b>Transmit Slip Indication One Second Error:</b> This bit is set to 1 if the TXSLIP indication occurred at any time in the last one second interval. The T1SI signal must be present and control bit ENPMFM (bit 3) in the Global Configuration register X006H must be set to 1. | | | 0 | PRXSLIP | Receive Slip Indication One Second Error: This bit is set to 1 if the RXSLIP indication occurred at any time in the last one second interval. The T1SI signal must be present and control bit ENPMFM (bit 3) in the Global Configuration register 006H must be set to 1. | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 113 - Ch 1<br>213 - Ch 2<br>313 - Ch 3<br>413 - Ch 4 | 7 | FLOS | Loss Of Signal (LOS) Persistent Error: This bit is set to 1 if the LOS alarm is active but did not become active in the last one second interval. The T1SI signal must be present and control bit ENPMFM (bit 3) in the Global Configuration register 006H must be set to 1. | | | 6 | FAIS | AIS Persistent Error: This bit is set to 1 if the AIS indication is active but did not become active in the last one second interval. The T1SI signal must be present and control bit ENPMFM (bit 3) in the Global Configuration register 006H must be set to 1. | | | 5 | FOOF | Out Of Frame (OOF) Persistent Error: This bit is set to 1 if the OOF alarm is active but did not become active in the last one second interval. The T1SI signal must be present and control bit ENPMFM (bit 3) in the Global Configuration register X006H must be set to 1. | | | 4 | FYEL | Yellow Alarm (YEL) Indication Persistent Error: This bit is set to 1 if the YEL indication is active but did not become active in the last one second interval. The T1SI signal must be present and control bit ENPMFM (bit 3) in the Global Configuration register 006H must be set to 1. | | | 3 | FCFA | Change In Frame Alignment (CFA) Persistent Error: This bit is set to 1 if the CFA indication is active but did not become active in the last one second interval. The T1SI signal must be present and control bit ENPMFM (bit 3) in the Global Configuration register X006H must be set to 1. | | | 2 | FSEF | Severely Errored Frame (SEF) Persistent Error: This bit is set to 1 if the SEF alarm is active but did not become active in the last one second interval. The T1SI signal must be present and control bit ENPMFM (bit 3) in the Global Configuration register 006H must be set to 1. | | | 1 | FTXSLIP | <b>Transmit Slip Indication Persistent Error:</b> This bit is set to 1 if the TXSLIP indication is active but did not become active in the last one second interval. The T1SI signal must be present and control bit ENPMFM (bit 3) in the Global Configuration register 006H must be set to 1. | | | 0 | FRXSLIP | Receive Slip Indication Persistent Error: This bit is set to 1 if the RXSLIP indication is active but did not become active in the last one second interval. The T1SI signal must be present and control bit ENPMFM (bit 3) in the Global Configuration register 006H must be set to 1. | ### **Counters and Counter Shadow Registers** The QT1F-Plus provides counter and counter shadow read/write registers for CRC-6 bit errors, coding violations (with or without excess zeros), and framing errors. The counter shadow registers provide the microprocessor with an error count for the previous one second interval. A counter and the corresponding counter shadow register (and their overflow bits) are cleared when the microprocessor writes 0 to their bits. When the shadow register feature is enabled by writing a 1 to control bit ENPMFM (bit 3) in the Global Configuration Register 006H, the rising edges of a one second interval pulse also clear the counters (and the overflow bits, if set). The shadow registers for the various counters are also updated at one second intervals by the rising edge of the pulse applied to the T1SI pin (pin 40). | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1F0 - Ch 1<br>2F0 - Ch 2<br>3F0 - Ch 3<br>4F0 - Ch 4 | 7-0 | LCRC7-LCRC0 | Latched CRC-6 Error Counter Shadow Register: Enabled when control bit ENPMFM (bit 3) in register 006H is a 1, and a one second signal is applied to the T1SI pin. This register contains the lower 8 bits of the 9-bit shadow register assigned for holding the CRC-6 error count that occurred in the previous one second interval. This location is updated from CRC7-CRC0 with a new count at one second intervals on the rising edges of the T1SI signal. Bit 0 is the LSB of the 9-bit count. | | 1F1 - Ch 1<br>2F1 - Ch 2<br>3F1 - Ch 3<br>4F1 - Ch 4 | 7 | LCRCO | Latched CRC-6 Error Counter Overflow Bit: Enabled when control bit ENP-MFM (bit 3) in register 006H is a 1, and a one second signal is applied to the T1SI pin. This bit contains the overflow indication associated with the 9-bit shadow register LCRC8-LCRC0 assigned for holding the CRC-6 error count that occurred in the previous one second interval. This location is updated from CRCO at one second intervals on the rising edges of the T1SI signal. | | | 6-1 | R | Reserved: Set to 0. | | | 0 | LCRC8 | Latched CRC-6 Error Counter Shadow Register: Enabled when control bit ENPMFM (bit 3) in register 006H is a 1, and a one second signal is applied to the T1SI pin. This register contains the highest bit of the 9-bit shadow register assigned for holding the CRC-6 error count that occurred in the previous one second interval. This location is updated from CRC8 with a new count at one second intervals on the rising edges of the T1SI signal. Bit 0 is the MSB of the 9-bit count. | | 1F2 - Ch 1<br>2F2 - Ch 2<br>3F2 - Ch 3<br>4F2 - Ch 4 | 7-0 | CRC7-CRC0 | <b>CRC-6 Error Counter:</b> This register contains the lower 8 bits of the 9-bit CRC-6 error counter. When control bit ENPMFM (bit 3) in register 006H is a 1, this location is cleared at one second intervals on the rising edges of the T1SI signal. Bit 0 is the LSB of the 9-bit count. | | 1F3 - Ch 1<br>2F3 - Ch 2<br>3F3 - Ch 3<br>4F3 - Ch 4 | 7 | CRCO | CRC-6 Error Counter Overflow Bit: This bit contains the overflow indication associated with the 9-bit CRC-6 counter CRC8-CRC0. This bit sets when the 9-bit counter overflows. It will remain set until the microprocessor writes a 0 into this location. When control bit ENPMFM (bit 3) in register 006H is a 1, this location is also cleared at one second intervals on the rising edges of the T1SI signal. | | | 6-1 | R | Reserved: Set to 0. | | | 0 | CRC8 | <b>CRC-6 Error Counter:</b> This register contains the highest bit of the 9-bit CRC-6 error counter. When control bit ENPMFM (bit 3) in register 006H is a 1, this location is cleared at one second intervals on the rising edges of the T1SI signal. Bit 0 is the MSB of the 9-bit count. | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1F4 - Ch 1<br>2F4 - Ch 2<br>3F4 - Ch 3<br>4F4 - Ch 4 | 7-0 | LCV7-LCV0 | Latched Coding Violation Counter Shadow Register: Enabled when control bit ENPMFM (bit 3) in register 006H is a 1, and a one second signal is applied to the T1SI pin. This register contains the lower 8 bits of the 16-bit shadow register assigned for holding the B8ZS coding violation / excess zeros count that occurred in the previous one second interval. This location is updated from CV7-CV0 with a new count at one second intervals on the rising edges of the T1SI signal. Bit 0 is the LSB of the 16-bit count. | | 1F5 - Ch 1<br>2F5 - Ch 2<br>3F5 - Ch 3<br>4F5 - Ch 4 | 7-0 | LCV15-LCV8 | Latched Coding Violation Counter Shadow Register: Enabled when control bit ENPMFM (bit 3) in register 006H is a 1, and a one second signal is applied to the T1SI pin. This register contains the upper 8 bits of the 16-bit shadow register assigned for holding the B8ZS coding violation / excess zeros count that occurred in the previous one second interval. This location is updated from CV15-CV8 with a new count at one second intervals on the rising edges of the T1SI signal. Bit 7 is the MSB of the 16-bit count. | | 1F6 - Ch 1<br>2F6 - Ch 2<br>3F6 - Ch 3<br>4F6 - Ch 4 | 7 | LCVO | Latched Coding Violation Counter Overflow Bit: Enabled when control bit ENPMFM (bit 3) in register 006H is a 1, and a one second signal is applied to the T1SI pin. This bit contains the overflow indication associated with the 16-bit shadow register LCV15-LCV0 assigned for holding the B8ZS coding violation / excess zeros count that occurred in the previous one second interval. This location is updated from CVO at one second intervals on the rising edges of the T1SI signal. | | | 6-0 | R | Reserved: Set to 0. | | 1F7 - Ch 1<br>2F7 - Ch 2<br>3F7 - Ch 3<br>4F7 - Ch 4 | 7-0 | CV7-CV0 | Coding Violation Counter: This register contains the lower 8 bits of the 16-bit B8ZS coding violation / excess zeros counter. When control bit ENPMFM (bit 3) in register 006H is a 1, this location is cleared at one second intervals on the rising edges of the T1SI signal. Bit 0 is the LSB of the 16-bit count. | | 1F8 - Ch 1<br>2F8 - Ch 2<br>3F8 - Ch 3<br>4F8 - Ch 4 | 7-0 | CV15-CV8 | Coding Violation Counter: This register contains the upper 8 bits of the 16-bit B8ZS coding violation / excess zeros counter. When control bit ENPMFM (bit 3) in register 006H is a 1, this location is cleared at one second intervals on the rising edges of the T1SI signal. Bit 7 is the MSB of the 16-bit count. | | 1F9 - Ch 1<br>2F9 - Ch 2<br>3F9 - Ch 3<br>4F9 - Ch 4 | 7 | CVO | Coding Violation Counter Overflow Bit: This bit contains the overflow indication associated with the 16-bit B8ZS coding violation / excess zeros counter CV15-CV0. This bit sets when the 16-bit counter overflows. It will remain set until the microprocessor writes a 0 into this location. When control bit ENPMFM (bit 3) in register 006H is a 1, this location is also cleared at one second intervals on the rising edges of the T1SI signal. | | | 6-0 | R | Reserved: These bit locations do not exist. | | 1FA - Ch 1<br>2FA - Ch 2<br>3FA - Ch 3<br>4FA - Ch 4 | 7-0 | LFBE7-LFBE0 | Latched Framing Bit Error Counter Shadow Register: Enabled when control bit ENPMFM (bit 3) in register 006H is a 1, and a one second signal is applied to the T1SI pin. This register contains the 8-bit count of the framing bit errors that occurred in the previous one second interval. This location is updated from FBE7-FBE0 with a new count at one second intervals on the rising edges of the T1SI signal. | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1FB - Ch 1<br>2FB - Ch 2<br>3FB - Ch 3<br>4FB - Ch 4 | 7 | LFBEO | Latched Framing Bit Error Counter Overflow Bit: Enabled when control bit ENPMFM (bit 3) in register 006H is a 1, and a one second signal is applied to the T1SI pin. This bit contains the overflow indication associated with the 8-bit shadow register LFBE7-LFBE0 assigned for holding the framing bit error count that occurred in the previous one second interval. This location is updated from FBEO at one second intervals on the rising edges of the T1SI signal. | | | 6-0 | R | Reserved: Set to 0. | | 1FC - Ch 1<br>2FC - Ch 2<br>3FC - Ch 3<br>4FC - Ch 4 | 7-0 | FBE7-FBE0 | Framing Bit Error Counter: This register contains the 8-bit framing bit error count. When control bit ENPMFM (bit 3) in register 006H is a 1, this location is cleared at one second intervals on the rising edges of the T1SI signal. | | 1FD - Ch 1<br>2FD - Ch 2<br>3FD - Ch 3<br>4FD - Ch 4 | 7 | FBEO | Framing Bit Error Counter Overflow Bit: This bit contains the overflow indication associated with the 8-bit framing bit error counter FBE7-FBE0. This bit sets when the 8-bit counter overflows. It will remain set until the microprocessor writes a 0 into this location. When control bit ENPMFM (bit 3) in register 006H is a 1, this location is also cleared at one second intervals on the rising edges of the T1SI signal. | | | 6-0 | R | Reserved: Set to 0. | ### **Operational Status Registers** The status bits in the following read-only unlatched registers indicate various status information associated with the transmit and receive two-frame slip buffers. The slip buffers are always enabled in the MVIP Mode (CONFIG1 pin is high - pin 43). The slip buffers are optional in the Transmission Mode (CONFIG1 pin is low - pin 43). The transmit slip buffer is enabled when a 1 is written into control bit TSE (bit 4) in register X02H. The receive slip buffer is enabled when a 1 is written into control bit RSE (bit 3) in register X02H. | Address | Bit | Symbol | | | Description | | |-----------------------------------------------------------------------------------------------|-----|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 114 - Ch 1<br>214 - Ch 2<br>314 - Ch 3<br>414 - Ch 4 | 7-6 | TXS1-TSX0 | <b>Transmit Slip Buffer Status:</b> The following table indicates the direction of a transmit slip. A transmit slip indication (unlatched) is provided by status bit TXS-LIP (bit 1) set to 1 in register X10H. A latched indication is given by LTXSLIP (bit 1) set to 1 in register X11H. | | | | | | | | TXS1 | TXSO | Buffer Status | | | | | | 0 | 0 | No slips have occurred. | | | | | | 0 | 1 | Slip overflow. One frame dropped. | | | | | | 1 | 0 | Slip underflow. One frame repeated. | | | | | | 1 | 1 | Slip buffer error. Two slips in a row. | | | | 3-4 | 5-4 RXS1-RXS0 | receive s | lip. A receive<br>(bit 0) set to | Status: The following table indicates the direction of a e slip indication (unlatched) is provided by status bit 1 in register X10H. A latched indication is given by a 1 in register X11H. Buffer Status No slips have occurred. | | | | | | 0 | 1 | Slip overflow. One frame dropped. | | | | | | 1 | 0 | Slip underflow. One frame repeated. | | | | | | 1 | 1 | Slip buffer error. Two slips in a row. | | | | 3 | VTAIS | VT AIS Received: This status bit is enabled in the Transmission Mode only. A 1 indicates that the (AIS) A-bits on the transmit signaling highway (TSIGLn) are set to 1. The response time and recovery times are immediate. | | | | | 2 VTRDI VT RDI Received: This status bit is enab 1 indicates that the Remote Defect Indicates | | | | This status bit is enabled in the Transmission Mode only. A demote Defect Indication (Y) bit on the transmit signaling set to 1. The response time and recovery times are imme- | | | | | 1-0 | R | Reserve | d: Disregard | d these bits. | | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 115 - Ch 1<br>215 - Ch 2<br>315 - Ch 3<br>415 - Ch 4 | 7 | RXSF | Receive Signaling Freeze Indication: When set to 1, this status bit indicates that the receive signaling bits in the signaling buffer are frozen as a result of a loss of signal or out of frame alarm, or that control bit RXF (bit 5) in register X03H is a 1. | | | 6 | TXSF | <b>Transmit Signaling Freeze Indication:</b> When set to 1, this status bit indicates that the transmit signaling bits in the signaling buffer are frozen as a result of receiving an AIS indication on the signaling highway in the Transmission Mode, or that control bit TXF (bit 4) in register X03H is a 1. | | | 5-3 | R | Reserved: Disregard these bits. | | | 2 | UP | Receive Loop-Up Code Indication: This feature is enabled by control bit ALUP (bit 6) in register X05H being set to a 1 as well as control bit ENPMFM (bit 3) in register 006H being set to a 1. When set to 1 this status bit indicates that a valid loop-up code, as defined by control bits LU6 - LU0 and ULEN1, ULEN0 in registers 014H and 016H, has been detected. The receipt of a valid loop-up code de-asserts the DOWN bit in this register. After receiving the loop-up code for 5 seconds, remote line loopback is entered. | | | 1 | DOWN | Receive Loop-Down Code Indication: When set to 1, this status bit indicates that a valid loop-down code, as defined by control bits LD6 - LD0 and DLEN1, DLEN0 in registers 015H and 016H, has been detected. After receiving the loop-down code for 5 seconds, the remote line loopback condition is released. At initialization, this bit is set to 1, and after a loop-up code is received, the UP indication in this register is set and this bit is cleared. | | | 0 | LINT | <b>General Purpose Input Status Indication:</b> The status of this bit reflects the state of the external input pin LINTn. The input polarity (i.e., active state) of this pin is determined by control bit LPOL (bit 0) in register X00H. The bit LINT is 1 when the pin is active. | #### Slip Buffer Pointer Status Registers The following read-only unlatched register locations provide receive read and write pointer information, and transmit read and write pointer information, from the receive and transmit slip buffers respectively. Please note that the sixteen register pairs X20H/X21H, X22H/X23H, X24H/X25H and X26H/X27H (where X=1, 2, 3 or 4) are constructed for 16-bit word read operations. Each pair must always be read in two consecutive read operations, with the even-numbered register being read first, e.g., 120H followed by 121H. If either register is read, the other will always be accessed for the next read operation, regardless of the address then selected. If the odd-numbered register is accessed first, data may be corrupted for both read operations. There is no such restriction on write operations. | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | 120 - Ch 1<br>220 - Ch 2<br>320 - Ch 3<br>420 - Ch 4 | 7-0 | TWP7-TWP0 | <b>Transmit Slip Buffer Write Pointer:</b> Bit 0 is the LSB. The value (between 0 and 192) is the current value of the transmit slip buffer write pointer. | | 121 - Ch 1<br>221 - Ch 2<br>321 - Ch 3<br>421 - Ch 4 | 7-0 | TRP7-TRP0 | <b>Transmit Slip Buffer Read Pointer:</b> Bit 0 is the LSB. The value (between 0 and 192) is the current value of the transmit slip buffer read pointer. | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 122 - Ch 1<br>222 - Ch 2<br>322 - Ch 3 | 7 | TWSBS | <b>Transmit Slip Buffer Write Side:</b> A 1 indicates that the upper side of the transmit slip buffer is currently being written, A 0 indicates that the lower side of the transmit slip buffer is being written. | | 422 - Ch 4 | 6-5 | R | Reserved: Disregard these bits. | | | 4-0 | TWPF4-TWPF0 | <b>Transmit Slip Buffer Write Pointer Frame:</b> The bits in these locations indicate for which frame the transmit slip buffer write pointer is being written. For the SF format the value will range between 0 and 11 and for the ESF format the value will range between 0 and 23. Bit 0 is the LSB. | | 123 - Ch 1<br>223 - Ch 2<br>323 - Ch 3 | 7 | TRSBS | <b>Transmit Slip Buffer Read Side:</b> A 1 indicates that the upper side of the transmit slip buffer is currently being read, A 0 indicates that the lower side of the transmit slip buffer is being read. | | 423 - Ch 4 | 6-5 | R | Reserved: Disregard these bits. | | | 4-0 | TRPF4-TRPF0 | <b>Transmit Slip Buffer Read Pointer Frame:</b> The bits in these locations indicate for which frame the transmit slip buffer read pointer is being read. For the SF format the value will range between 0 and 11 and for the ESF format the value will range between 0 and 23. Bit 0 is the LSB. | | 124 - Ch 1<br>224 - Ch 2<br>324 - Ch 3<br>424 - Ch 4 | 7-0 | RWP7-RWP0 | <b>Receive Slip Buffer Write Pointer:</b> Bit 0 is the LSB. The value (between 0 and 192) is the current value of the receive slip buffer write pointer. | | 125 - Ch 1<br>225 - Ch 2<br>325 - Ch 3<br>425 - Ch 4 | 7-0 | RRP7-RRP0 | <b>Receive Slip Buffer Read Pointer:</b> Bit 0 is the LSB. The value (between 0 and 192) is the current value of the receive slip buffer read pointer. | | 126 - Ch 1<br>226 - Ch 2<br>326 - Ch 3 | 7 | RWSBS | Receive Slip Buffer Write Side: A 1 indicates that the upper side of the receive slip buffer is currently being written. A 0 indicates that the lower side of the receive slip buffer is being written. | | 426 - Ch 4 | 6-5 | R | Reserved: Disregard these bits. | | | 4-0 | RWPF4-RWPF0 | Receive Slip Buffer Write Pointer Frame: The bits in these locations indicate for which frame the receive slip buffer write pointer is being written. For the SF format the value will range between 0 and 11 and for the ESF format the value will range between 0 and 23. Bit 0 is the LSB. | | 127 - Ch 1<br>227 - Ch 2<br>327 - Ch 3 | 7 | RRSBS | <b>Receive Slip Buffer Read Side:</b> A 1 indicates that the upper side of the receive slip buffer is currently being read, A 0 indicates that the lower side of the receive slip buffer is being read. | | 427 - Ch 4 | 6-5 | R | Reserved: Disregard these bits. | | | 4-0 | RRPF4-RRPF0 | Receive Slip Buffer Read Pointer Frame: The bits in these locations indicate for which frame the receive slip buffer read pointer is being read. For the SF format the value will range between 0 and 11 and for the ESF format the value will range between 0 and 23. Bit 0 is the LSB. | # **Receive Time Slot Control Registers** The control bits in the following read/write registers are used to enable or disable (freeze) the receive slip buffer locations for the system highway, and to allow the microprocessor to write in service codes and idle codes. | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1E0 - Ch 1<br>2E0 - Ch 2<br>3E0 - Ch 3<br>4E0 - Ch 4 | 7-0 | RDE8-RDE1 | Receive DS0 Channel Enable for DS0 Channels 8-1: When a bit in this register is set to 1, the corresponding received DS0 channel is written into the slip buffer. The DS0 channel is then read from the slip buffer for the receive data highway. When a bit in this register is written with a 0, the corresponding DS0 channel will not be written into the slip buffer. Instead, the microprocessor writes the value of the DS0 channel into the slip buffer and this value will be read from the slip buffer for the receive data highway. Bit 7 is assigned to receive DS0 channel 8. The slip buffers are located in registers X47H-X40H (frame 1) and X5FH-X58H (frame 2). | | 1E1 - Ch 1<br>2E1 - Ch 2<br>3E1 - Ch 3<br>4E1 - Ch 4 | 7-0 | RDE16-RDE9 | Receive DS0 Channel Enable for DS0 Channels 16-9: When a bit in this register is set to 1, the corresponding received DS0 channel is written into the slip buffer. The DS0 channel is then read from the slip buffer for the receive data highway. When a bit in this register is written with a 0, the corresponding DS0 channel will not be written into the slip buffer. Instead, the microprocessor writes the value of the DS0 channel into the slip buffer and this value will be read from the slip buffer for the receive data highway. Bit 7 is assigned to receive DS0 channel 16. The slip buffers are located in registers X4FH-X48H (frame 1) and X67H-X60H (frame 2). | | 1E2 - Ch 1<br>2E2 - Ch 2<br>3E2 - Ch 3<br>4E2 - Ch 4 | 7-0 | RDE24-RDE17 | Receive DS0 Channel Enable for DS0 Channels 24-17: When a bit in this register is set to 1, the corresponding received DS0 channel is written into the slip buffer. The DS0 channel is then read from the slip buffer for the receive data highway. When a bit in this register is written with a 0, the corresponding DS0 channel will not be written into the slip buffer. Instead, the microprocessor writes the value of the DS0 channel into the slip buffer and this value will be read from the slip buffer for the receive data highway. Bit 7 is assigned to receive DS0 channel 24. The slip buffers are located in registers X57H-X50H (frame 1) and X6FH-X68H (frame 2). | ## **Receive Time Slot Registers** The bits in these read/write registers are the receive time slots from the DS1 frame format (SF or ESF) that are present in the two-frame slip buffer, when enabled. Please note that, on loss of frame alignment, the states present in the slip buffer will be frozen to the states existing prior to the loss of frame alignment. | Address | Bit | Symbol | Description | |----------------------------------------------------------------------|-----|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 140-157 - Ch 1<br>240-257 - Ch 2<br>340-357 - Ch 3<br>440-457 - Ch 4 | 7-0 | RDS0(1)-<br>RDS0(24) | Receive DS0n: Register locations X40H-X57H represent frame 1 in the two frame slip buffer for the data highway. The register locations for a DS0 channel are enabled when the corresponding receive DS0 channel enable bits (RDE1-RDE24) in registers XE0H, XE1H and XE2H are written with 1. When one or more control bits in registers XE0H-XE2H are written with a 0, the corresponding receive DS0 channel is disabled from being written into the buffer location, and the corresponding values in the two register locations are frozen. The microprocessor can now write an idle or service code to the corresponding buffer location. Please note that both frame locations in the slip buffer must be written for a DS0 channel (see registers X90H - XA7H below). | | 158-16F - Ch 1<br>258-26F - Ch 2<br>358-36F - Ch 3<br>458-46F - Ch 4 | 7-0 | RDS0(1)-<br>RDS0(24) | Receive DS0n: Register locations X58H-X6FH represent frame 2 in the two frame slip buffer for the data highway. The register locations for a DS0 channel are enabled when the corresponding receive DS0 channel enable bits (RDE1-RDE24) in registers XE0H, XE1H and XE2H are written with 1. When one or more control bits in registers XE0H-XE2H are written with a 0, the corresponding receive DS0 channel is disabled from being written into the buffer location, and the corresponding values in the two register locations are frozen. The microprocessor can now write an idle or service code to the corresponding buffer location. Please note that both frame locations in the slip buffer must be written for a DS0 channel (see registers XA8H - XBFH below). | # **Transmit Time Slot Control Registers** The control bits in the following read/write registers are used to enable or disable (freeze) the transmit slip buffer locations for receiving input from the system highway, and to allow the microprocessor to write in service codes and idle codes. | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1E4 - Ch 1<br>2E4 - Ch 2<br>3E4 - Ch 3<br>4E4 - Ch 4 | 7-0 | TDE8-TDE1 | Transmit DS0 Enable for DS0 Channels 8-1: When a bit in this register is set to 1, the corresponding transmit DS0 channel from the transmit data highway is written into the slip buffer. The DS0 channel is then read from the slip buffer for the transmit line. When a bit in this register is written with a 0, the corresponding DS0 channel from the data highway will not be written into the slip buffer. Instead, the microprocessor writes the value of the DS0 channel into the slip buffer and this value will be read from the slip buffer for the transmit line. Bit 7 is assigned to transmit DS0 channel 8. The slip buffers are located in registers X97H-X90H (frame 1) and XAFH-XA8H (frame 2). | | 1E5 - Ch 1<br>2E5 - Ch 2<br>3E5 - Ch 3<br>4E5 - Ch 4 | 7-0 | TDE16-TDE9 | Transmit DS0 Enable for DS0 Channels 16-9: When a bit in this register is set to 1, the corresponding transmit DS0 channel from the transmit data highway is written into the slip buffer. The DS0 channel is then read from the slip buffer for the transmit line. When a bit in this register is written with a 0, the corresponding DS0 channel from the data highway will not be written into the slip buffer. Instead, the microprocessor writes the value of the DS0 channel into the slip buffer and this value will be read from the slip buffer for the transmit line. Bit 7 is assigned to transmit DS0 channel 16. The slip buffers are located in registers X9FH-X98H (frame 1) and XB7H-XB0H (frame 2). | | 1E6 - Ch 1<br>2E6 - Ch 2<br>3E6 - Ch 3<br>4E6 - Ch 4 | 7-0 | TDE24-TDE17 | Transmit DS0 Enable for DS0 Channels 24-17: When a bit in this register is set to 1, the corresponding transmit DS0 channel from the transmit data highway is written into the slip buffer. The DS0 channel is then read from the slip buffer for the transmit line. When a bit in this register is written with a 0, the corresponding DS0 channel from the data highway will not be written into the slip buffer. Instead, the microprocessor writes the value of the DS0 channel into the slip buffer and this value will be read from the slip buffer for the transmit line. Bit 7 is assigned to transmit DS0 channel 24. The slip buffers are located in registers XA7H-XA0H (frame 1) and XBFH-XB8H (frame 2). | # **Transmit Time Slot Registers** The bits in these read/write registers are the transmit time slots from the DS1 frame format that are present in the two-frame slip buffer, when enabled. | Address | Bit | Symbol | Description | |----------------------------------------------------------------------|-----|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 190-1A7 - Ch 1<br>290-2A7 - Ch 2<br>390-3A7 - Ch 3<br>490-4A7 - Ch 4 | 7-0 | TDS0(1)-<br>TDS0(24) | <b>Transmit DS0n:</b> Register locations X90H-XA7H represent frame 1 in the two-frame slip buffer from the data highway. The register locations for a DS0 channel are enabled when the corresponding transmit DS0 channel enable bits (TDE1 - TDE24) in registers XE4H, XE5H and XE6H are written with 1. When one or more control bits in registers XE4H-XE6H are written with a 0, the corresponding transmit DS0 channel is disabled from being written into the buffer location, and the corresponding values in the register locations are frozen. The microprocessor can now write an idle or service code to the corresponding slip buffer location. Please note that both frame locations in the slip buffer must be written for a DS0 channel. | | 1A8-1BF - Ch 1<br>2A8-2BF - Ch 2<br>3A8-3BF - Ch 3<br>4A8-4BF - Ch 4 | 7-0 | TDS0(1)-<br>TDS0(24) | Transmit DS0n: Register locations XA8H-XBFH represent frame 2 in the two-frame slip buffer from the data highway. The register locations for a DS0 channel are enabled when the corresponding transmit DS0 channel enable bits (TDE1 - TDE24) in registers XE4H, XE5H and XE6H are written with 1. When one or more control bits in registers XE4H-XE6H are written with a 0, the corresponding transmit DS0 channel is disabled from being written into the buffer location, and the corresponding values in the register locations are frozen. The microprocessor can now write an idle or service code to the corresponding slip buffer location. Please note that both frame locations in the slip buffer must be written for a DS0 channel. | # **Signaling Control Registers** The bits in the following read/write registers control both the receive and transmit signaling buffer locations for DS0 channels 1 through 24. | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1E8 - Ch 1<br>2E8 - Ch 2<br>3E8 - Ch 3<br>4E8 - Ch 4 | 7-0 | SE8-SE1 | Signaling Enable for DS0 Channels 8-1: When a bit in this register is set to 1, the transmit and receive signaling bits for the corresponding telephone channel are enabled. The signaling bits are written into the transmit and receive signaling buffers from the transmit signaling highway and the receive line, and are inserted into the transmit line and receive signaling highway. When set to 0, the signaling states in the receive signaling buffers are frozen. The ability to internally write the signaling bits from the line into the transmit and receive signaling buffers, and to insert robbed bits into the transmit DS0 channel, are disabled. This enables the microprocessor to write the signaling states into the transmit and receive signaling registers. Bit 7 is the enable bit for DS0 channel 8. | | 1E9 - Ch 1<br>2E9 - Ch 2<br>3E9 - Ch 3<br>4E9 - Ch 4 | 7-0 | SE16-SE9 | Signaling Enable for DS0 Channels 16-9: When a bit in this register is set to 1, the transmit and receive signaling bits for the corresponding telephone channel are enabled. The signaling bits are written into the transmit and receive signaling buffers from the transmit signaling highway and the receive line, and are inserted into the transmit line and receive signaling highway. When set to 0, the signaling states in the receive signaling buffers are frozen. The ability to internally write the signaling bits from the line into the transmit and receive signaling buffers, and to insert robbed bits into the transmit DS0 channel, are disabled. This enables the microprocessor to write the signaling states into the transmit and receive signaling registers. Bit 7 is the enable bit for DS0 channel 16. | | 1EA - Ch 1<br>2EA - Ch 2<br>3EA - Ch 3<br>4EA - Ch 4 | 7-0 | SE24-SE17 | Signaling Enable for DS0 Channels 24-17: When a bit in this register is set to 1, the transmit and receive signaling bits for the corresponding telephone channel are enabled. The signaling bits are written into the transmit and receive signaling buffers from the transmit signaling highway and the receive line, and are inserted into the transmit line and receive signaling highway. When set to 0, the signaling states in the receive signaling buffers are frozen. The ability to internally write the signaling bits from the line into the transmit and receive signaling buffers, and to insert robbed bits into the transmit DS0 channel, are disabled. This enables the microprocessor to write the signaling states into the transmit and receive signaling registers. Bit 7 is the enable bit for DS0 channel 24. | ## **Receive and Transmit Signaling Registers** The following read/write register locations contain the signaling states associated with each of the DS0 channels carried in the SF or ESF frame. When the signaling states for a channel are frozen, the microprocessor can write a new signaling state using the following registers. | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 180 - Ch 1<br>280 - Ch 2<br>380 - Ch 3<br>480 - Ch 4 | 7-0 | Received<br>Signaling<br>Bits<br>A8-A1 | Receive A8-A1 Signaling Bits: The signaling bits in this register are the states of the received A1 to A8 bits in the receive signaling buffer. Bit 7 is the A8 signaling bit value. Please note that a receive signaling state is written into the signaling buffer when the corresponding DS0 channel enable bit SEc is written with a 1 (where c is the DS0 channel number, from 1 to 24). When the corresponding DS0 channel enable bit is written with a 0, a signaling freeze occurs, and the value read in a bit position in this register represents the last value written into the buffer. The microprocessor can write the states of the outgoing A-signaling bits for channels 1 to 8 in this register. | | 181 - Ch 1<br>281 - Ch 2<br>381 - Ch 3<br>481 - Ch 4 | 7-0 | Received<br>Signaling<br>Bits<br>A16-A9 | Receive A16-A9 Signaling Bits: The signaling bits in this register are the states of the received A9-A16 bits in the receive signaling buffer. Bit 7 is the A16 signaling bit value. Please note that a receive signaling state is written into the signaling buffer when the corresponding DS0 channel enable bit SEc is written with a 1. When the corresponding DS0 channel enable bit is written with a 0, a signaling freeze occurs, and the value read in a bit position represents the last value written into the buffer. The microprocessor can write the states of the outgoing A-signaling bits for DS0 channels 9 to 16 in this register. | | 182 - Ch 1<br>282 - Ch 2<br>382 - Ch 3<br>482 - Ch 4 | 7-0 | Received<br>Signaling<br>Bits<br>A24-A17 | Receive A24-A17 Signaling Bits: The signaling bits in this register are the states of the received A17-A24 bits in the receive signaling buffer. Bit 7 is the A24 signaling bit value. Please note that a receive signaling state is written into the signaling buffer when the corresponding DS0 channel enable bit SEc is written with a 1. When the corresponding DS0 channel enable bit is written with a 0, a signaling freeze occurs, and the value read in a bit position represents the last value written into the buffer. The microprocessor can write the states of the outgoing A-signaling bits for DS0 channels 17 to 24 in this register. | | 184 - Ch 1<br>284 - Ch 2<br>384 - Ch 3<br>484 - Ch 4 | 7-0 | Received<br>Signaling<br>Bits<br>B8-B1 | Receive B8-B1 Signaling Bits: The signaling bits in this register are the states of the received B1 to B8 bits in the receive signaling buffer. Bit 7 is the B8 signaling bit value. Please note that a receive signaling state is written into the signaling buffer when the corresponding DS0 channel enable bit SEc is written with a 1. When the corresponding DS0 channel enable bit is written with a 0, a signaling freeze occurs, and the value read in a bit position represents the last value written into the buffer. The microprocessor can write the state of the outgoing B-signaling bits for DS0 channels 1 to 8 in this register. | | 185 - Ch 1<br>285 - Ch 2<br>385 - Ch 3<br>485 - Ch 4 | 7-0 | Received<br>Signaling<br>Bits<br>B16-B9 | Receive B16-B9 Signaling Bits: The signaling bits in this register are the states of the received B9 to B16 bits in the receive signaling buffer. Bit 7 is the B16 signaling bit value. Please note that a receive signaling state is written into the signaling buffer when the corresponding DS0 channel enable bit SEc is written with a 1. When the corresponding DS0 channel enable bit is written with a 0, a signaling freeze occurs, and the value read in a bit position represents the last value written into the buffer. The microprocessor can write the state of the outgoing B-signaling bits for DS0 channels 9 to 16 in this register. | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 186 - Ch 1<br>286 - Ch 2<br>386 - Ch 3<br>486 - Ch 4 | 7-0 | Received<br>Signaling<br>Bits<br>B24-B17 | Receive B24-B17 Signaling Bits: The signaling bits in this register are the states of the received B17 to B24 bits in the receive signaling buffer. Bit 7 is the B24 signaling bit value. Please note that a receive signaling state is written into the signaling buffer when the corresponding DS0 channel enable bit SEc is written with a 1. When the corresponding DS0 channel enable bit is written with a 0, a signaling freeze occurs, and the value read in a bit position represents the last value written into the buffer. The microprocessor can write the state of the outgoing B-signaling bits for DS0 channels 17 to 24 in this register. | | 188 - Ch 1<br>288 - Ch 2<br>388 - Ch 3<br>488 - Ch 4 | 7-0 | Received<br>Signaling<br>Bits<br>C8-C1 | Receive C8-C1 Signaling Bits: The signaling bits in this register are the states of the received C1 to C8 bits in the receive signaling buffer. Bit 7 is the C8 signaling bit value. Please note that a receive signaling state is written into the signaling buffer when the corresponding DS0 channel enable bit SEc is written with a 1. When the corresponding DS0 channel enable bit is written with a 0, a signaling freeze occurs, and the value read in a bit position represents the last value written into the buffer. The microprocessor can write the state of the outgoing C-signaling bits for DS0 channels 1 to 8 in this register. | | 189 - Ch 1<br>289 - Ch 2<br>389 - Ch 3<br>489 - Ch 4 | 7-0 | Received<br>Signaling<br>Bits<br>C16-C9 | Receive C16-C9 Signaling Bits: The signaling bits in this register are the states of the received C9 to C16 bits in the receive signaling buffer. Bit 7 is the C16 signaling bit value. Please note that a receive signaling state is written into the signaling buffer when the corresponding DS0 channel enable bit SEc is written with a 1. When the corresponding DS0 channel enable bit is written with a 0, a signaling freeze occurs, and the value read in a bit position represents the last value written into the buffer. The microprocessor can write the state of the outgoing C-signaling bits for DS0 channels 9 to 16 in this register. | | 18A - Ch 1<br>28A - Ch 2<br>38A - Ch 3<br>48A - Ch 4 | 7-0 | Received<br>Signaling<br>Bits<br>C24-C17 | Receive C24-C17 Signaling Bits: The signaling bits in this register are the states of the received C17 to C24 bits in the receive signaling buffer. Bit 7 is the C24 signaling bit value. Please note that a receive signaling state is written into the signaling buffer when the corresponding DS0 channel enable bit SEc is written with a 1. When the corresponding DS0 channel enable bit is written with a 0, a signaling freeze occurs, and the value read in a bit position represents the last value written into the buffer. The microprocessor can write the state of the outgoing C-signaling bits for DS0 channels 17 to 24 in this register. | | 18C - Ch 1<br>28C - Ch 2<br>38C - Ch 3<br>48C - Ch 4 | 7-0 | Received<br>Signaling<br>Bits<br>D8-D1 | Receive D8-D1 Signaling Bits: The signaling bits in this register are the states of the received D1 to D8 bits in the receive signaling buffer. Bit 7 is the D8 signaling bit value. Please note that a receive signaling state is written into the signaling buffer when the corresponding DS0 channel enable bit SEc is written with a 1. When the corresponding DS0 channel enable bit is written with a 0, a signaling freeze occurs, and the value read in a bit position represents the last value written into the buffer. The microprocessor can write the state of the outgoing D-signaling bits for DS0 channels 1 to 8 in this register. | | 18D - Ch 1<br>28D - Ch 2<br>38D - Ch 3<br>48D - Ch 4 | 7-0 | Received<br>Signaling<br>Bits<br>D16-D9 | Receive D16-D9 Signaling Bits: The signaling bits in this register are the states of the received D9 to D16 bits in the receive signaling buffer. Bit 7 is the D16 signaling bit value. Please note that a receive signaling state is written into the signaling buffer when the corresponding DS0 channel enable bit SEc is written with a 1. When the corresponding DS0 channel enable bit is written with a 0, a signaling freeze occurs, and the value read in a bit position represents the last value written into the buffer. The microprocessor can write the state of the outgoing D-signaling bits for DS0 channels 9 to 16 in this register. | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 18E - Ch 1<br>28E - Ch 2<br>38E - Ch 3<br>48E - Ch 4 | 7-0 | Receive<br>Signaling<br>Bits<br>D24-D17 | Received D24-D17 Signaling Bits: The signaling bits in this register are the states of the received D17 to D24 in the receive signaling buffer. Bit 7 is the D24 signaling bit value. Please note that a receive signaling state is written into the signaling buffer when the corresponding DS0 channel enable bit SEc is written with a 1. When the corresponding DS0 channel enable bit is written with a 0, a signaling freeze occurs, and the value read in a bit position represents the last value written into the buffer. The microprocessor can write the state of the outgoing D-signaling bits for DS0 channels 17 to 24 in this register. | | 1D0 - Ch 1<br>2D0 - Ch 2<br>3D0 - Ch 3<br>4D0 - Ch 4 | 7-0 | Transmit<br>Signaling<br>Bits<br>A8-A1 | <b>Transmit A8-A1 Signaling Bits:</b> The signaling bits in this register are the A1 to A8 signaling bits written into the signaling buffer from the transmit signaling highway. Bit 7 is the A8 signaling bit value. Please note that a transmit signaling state is written into the signaling buffer when the corresponding DS0 channel enable bit SEc is written with a 1. When the corresponding DS0 channel enable bit is written with a 0, a signaling freeze occurs, and the value read in a bit position represents the last value written into the buffer. The microprocessor can write the state of the transmitted Asignaling bits that correspond to DS0 channels 1 to 8 in this register. | | 1D1 - Ch 1<br>2D1 - Ch 2<br>3D1 - Ch 3<br>4D1 - Ch 4 | 7-0 | Transmit<br>Signaling<br>Bits<br>A16-A9 | <b>Transmit A16-A9 Signaling Bits:</b> The signaling bits in this register are the A9 to A16 signaling bits written into the signaling buffer from the transmit signaling highway. Bit 7 is the A16 signaling bit value. Please note that a transmit signaling state is written into the signaling buffer when the corresponding DS0 channel enable bit SEc is written with a 1. When the corresponding DS0 channel enable bit is written with a 0, a signaling freeze occurs, and the value read in a bit position represents the last value written into the buffer. The microprocessor can write the state of the transmitted A-signaling bits that correspond to DS0 channels 9 to 16 in this register. | | 1D2 - Ch 1<br>2D2 - Ch 2<br>3D2 - Ch 3<br>4D2 - Ch 4 | 7-0 | Transmit<br>Signaling<br>Bits<br>A24-A17 | <b>Transmit A24-A17 Signaling Bits:</b> The signaling bits in this register are the A17 to A24 signaling bits written into the signaling buffer from the transmit signaling highway. Bit 7 is the A24 signaling bit value. Please note that a transmit signaling state is written into the signaling buffer when the corresponding DS0 channel enable bit SEc is written with a 1. When the corresponding DS0 channel enable bit is written with a 0, robbed bit signaling of the corresponding DS0 channel will not be inserted. | | 1D4 - Ch 1<br>2D4 - Ch 2<br>3D4 - Ch 3<br>4D4 - Ch 4 | 7-0 | Transmit<br>Signaling<br>Bits<br>B8-B1 | <b>Transmit B8-B1 Signaling Bits:</b> The signaling bits in this register are the B1 to B8 signaling bits written into the signaling buffer from the transmit signaling highway. Bit 7 is the B8 signaling bit value. Please note that a transmit signaling state is written into the signaling buffer when the corresponding DS0 channel enable bit SEc is written with a 1. When the corresponding DS0 channel enable bit is written with a 0, robbed bit signaling of the corresponding DS0 channel will not be inserted. | | 1D5 - Ch 1<br>2D5 - Ch 2<br>3D5 - Ch 3<br>4D5 - Ch 4 | 7-0 | Transmit<br>Signaling<br>Bits<br>B16-B9 | <b>Transmit B16-B9 Signaling Bits:</b> The signaling bits in this register are the B9 to B16 signaling bits written into the signaling buffer from the transmit signaling highway. Bit 7 is the B16 signaling bit value. Please note that a transmit signaling state is written into the signaling buffer when the corresponding DS0 channel enable bit SEc is written with a 1. When the corresponding DS0 channel enable bit is written with a 0, robbed bit signaling of the corresponding DS0 channel will not be inserted. | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1D6 - Ch 1<br>2D6 - Ch 2<br>3D6 - Ch 3<br>4D6 - Ch 4 | 7-0 | Transmit<br>Signaling<br>Bits<br>B24-B17 | <b>Transmit B24-B17 Signaling Bits:</b> The signaling bits in this register are the B17 to B24 signaling bits written into the signaling buffer from the transmit signaling highway. Bit 7 is the B24 signaling bit value. Please note that a transmit signaling state is written into the signaling buffer when the corresponding DS0 channel enable bit SEc is written with a 1. When the corresponding DS0 channel enable bit is written with a 0, robbed bit signaling of the corresponding DS0 channel will not be inserted. | | 1D8 - Ch 1<br>2D8 - Ch 2<br>3D8 - Ch 3<br>4D8 - Ch 4 | 7-0 | Transmit<br>Signaling<br>Bits<br>C8-C1 | <b>Transmit C8-C1 Signaling Bits:</b> The signaling bits in this register are the C1 to C8 signaling bits written into the signaling buffer from the transmit signaling highway. Bit 7 is the C8 signaling bit value. Please note that a transmit signaling state is written into the signaling buffer when the corresponding DS0 channel enable bit SEc is written with a 1. When the corresponding DS0 channel enable bit is written with a 0, robbed bit signaling of the corresponding DS0 channel will not be inserted. | | 1D9 - Ch 1<br>2D9 - Ch 2<br>3D9 - Ch 3<br>4D9 - Ch 4 | 7-0 | Transmit<br>Signaling<br>Bits<br>C16-C9 | <b>Transmit C16-C9 Signaling Bits:</b> The signaling bits in this register are the C9 to C16 signaling bits written into the signaling buffer from the transmit signaling highway. Bit 7 is the C16 signaling bit value. Please note that a transmit signaling state is written into the signaling buffer when the corresponding DS0 channel enable bit SEc is written with a 1. When the corresponding DS0 channel enable bit is written with a 0, robbed bit signaling of the corresponding DS0 channel will not be inserted. | | 1DA - Ch 1<br>2DA - Ch 2<br>3DA - Ch 3<br>4DA - Ch 4 | 7-0 | Transmit<br>Signaling<br>Bits<br>C24-C17 | <b>Transmit C24-C17 Signaling Bits:</b> The signaling bits in this register are the C17 to C24 signaling bits written into the signaling buffer from the transmit signaling highway. Bit 7 is the C24 signaling bit value. Please note that a transmit signaling state is written into the signaling buffer when the corresponding DS0 channel enable bit SEc is written with a 1. When the corresponding DS0 channel enable bit is written with a 0, robbed bit signaling of the corresponding DS0 channel will not be inserted. | | 1DC - Ch 1<br>2DC - Ch 2<br>3DC - Ch 3<br>4DC - Ch 4 | 7-0 | Transmit<br>Signaling<br>Bits<br>D8-D1 | <b>Transmit D8-D1 Signaling Bits:</b> The signaling bits in this register are the D1 to D8 signaling bits written into the signaling buffer from the transmit signaling highway. Bit 7 is the D8 signaling bit value. Please note that a transmit signaling state is written into the signaling buffer when the corresponding DS0 channel enable bit SEc is written with a 1. When the corresponding DS0 channel enable bit is written with a 0, robbed bit signaling of the corresponding DS0 channel will not be inserted. | | 1DD - Ch 1<br>2DD - Ch 2<br>3DD - Ch 3<br>4DD - Ch 4 | 7-0 | Transmit<br>Signaling<br>Bits<br>D16-D9 | <b>Transmit D16-D9 Signaling Bits:</b> The signaling bits in this register are the D9 to D16 signaling bits written into the signaling buffer from the transmit signaling highway. Bit 7 is the D16 signaling bit value. Please note that a transmit signaling state is written into the signaling buffer when the corresponding DS0 channel enable bit SEc is written with a 1. When the corresponding DS0 channel enable bit is written with a 0, robbed bit signaling of the corresponding DS0 channel will not be inserted. | | 1DE - Ch 1<br>2DE - Ch 2<br>3DE - Ch 3<br>4DE - Ch 4 | 7-0 | Transmit Signaling Bits D24-D17 | <b>Transmit D24-D17 Signaling Bits:</b> The signaling bits in this register are the D17 to D24 signaling bits written into the signaling buffer from the transmit signaling highway. Bit 7 is the D24 signaling bit value. Please note that a transmit signaling state is written into the signaling buffer when the corresponding DS0 channel enable bit SEc is written with a 1. When the corresponding DS0 channel enable bit is written with a 0, robbed bit signaling of the corresponding DS0 channel will not be inserted. | ## Frame Bits The bits in the following read/write registers are the frame bits from the ESF frame or the SF frame. | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 130 - Ch 1<br>230 - Ch 2<br>330 - Ch 3<br>430 - Ch 4 | 7 | Fe2/Fs4 | Received Frame Bit: This bit position is the received Fe2 bit in the ESF frame or the Fs4 bit in the SF frame, and represents frame 1 that is written into the slip buffer. The bit is mapped transparently onto the data highway and is not subject to a slip. | | | 6 | DI/Ft4 | <b>Received Frame bit:</b> This bit position is the received FDL bit in the ESF frame or the Ft4 bit in the SF frame, and represents frame 1 that is written into the slip buffer. The bit is mapped transparently onto the data highway and is not subject to a slip. | | | 5 | CRC2/Fs3 | Received Frame Bit: This bit position is the received CRC2 bit (in frame 6) in the ESF frame or the Fs3 in the SF frame, and represents frame 1 that is written into the slip buffer. The bit is mapped transparently onto the data highway and is not subject to a slip. | | | 4 | DI/Ft3 | <b>Received Frame Bit:</b> This bit position is the received FDL bit in the ESF frame or the Ft3 bit in the SF frame, and represents frame 1 that is written into the slip buffer. The bit is mapped transparently onto the data highway and is not subject to a slip. | | | 3 | Fe1/Fs2 | <b>Received Frame Bit:</b> This bit position is the received Fe1 bit in the ESF frame or the Fs2 bit in the SF frame, and represents frame 1 that is written into the slip buffer. The bit is mapped transparently onto the data highway and is not subject to a slip. | | | 2 | DI/Ft2 | <b>Received Frame Bit:</b> This bit position is the received FDL bit in the ESF frame or the Ft2 bit in the SF frame, and represents frame 1 that is written into the slip buffer. The bit is mapped transparently onto the data highway and is not subject to a slip. | | | 1 | CRC1/Fs1 | Received Frame Bit: This bit position is the received CRC1 bit (in frame 2) in the ESF frame or the Fs1 bit in the SF frame, and represents frame 1 that is written into the slip buffer. The bit is mapped transparently onto the data highway and is not subject to a slip. | | | 0 | DI/Ft1 | <b>Received Frame Bit:</b> This bit position is the received FDL bit in the ESF frame or the Ft1 bit in the SF frame, and represents frame 1 that is written into the slip buffer. The bit is mapped transparently onto the data highway and is not subject to a slip. | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 131 - Ch 1<br>231 - Ch 2<br>331 - Ch 3<br>431 - Ch 4 | 7 | Fe4/X | Received Frame Bit: This bit position is the received Fe4 bit in the ESF frame, but is unused in the SF format and represents frame 1 that is written into the slip buffer. The bit is mapped transparently onto the data highway and is not subject to a slip. | | | 6 | DI/X | Received Frame Bit: This bit position is the received FDL bit in the ESF frame, but is unused in the SF format and represents frame 1 that is written into the slip buffer. The bit is mapped transparently onto the data highway and is not subject to a slip. | | | 5 | CRC4/X | Received Frame Bit: This bit position is the received CRC4 bit (in frame 14) in the ESF frame, but is unused in the SF format and represents frame 1 that is written into the slip buffer. The bit is mapped transparently onto the data highway and is not subject to a slip. | | | 4 | DI/X | Received Frame Bit: This bit position is the received FDL bit in the ESF frame, but is unused in the SF format and represents frame 1 that is written into the slip buffer. The bit is mapped transparently onto the data highway and is not subject to a slip. | | | 3 | Fe3/Fs6 | Received Frame Bit: This bit position is the received Fe3 bit in the ESF frame, or the Fs6 bit in the SF frame, and represents frame 1 that is written into the slip buffer. The bit is mapped transparently onto the data highway and is not subject to a slip. | | | 2 | DI/Ft6 | Received Frame Bit: This bit position is the received FDL bit in the ESF frame, or the Ft6 bit in the SF frame, and represents frame 1 that is written into the slip buffer. The bit is mapped transparently onto the data highway and is not subject to a slip. | | | 1 | CRC3/Fs5 | Received Frame Bit: This bit position is the received CRC3 bit (in frame 10) in the ESF frame, or the Fs5 bit in the SF frame, and represents frame 1 that is written into the slip buffer. The bit is mapped transparently onto the data highway and is not subject to a slip. | | | 0 | DI/Ft5 | Received Frame Bit: This bit position is the received FDL bit in the ESF frame, or the Ft5 bit in the SF frame, and represents frame 1 that is written into the slip buffer. The bit is mapped transparently onto the data highway and is not subject to a slip. | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 132 - Ch 1<br>232 - Ch 2<br>332 - Ch 3<br>432 - Ch 4 | 7 | Fe6/X | Received Frame Bit: This bit position is the received Fe6 bit in the ESF frame, but is unused in the SF format and represents frame 1 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 6 | DI/X | Received Frame Bit: This bit position is the received FDL bit in the ESF frame, but is unused in the SF format and represents frame 1 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 5 | CRC6/X | Received Frame Bit: This bit position is the received CRC6 bit (in frame 22) in the ESF frame, but is unused in the SF format and represents frame 1 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 4 | DI/X | Received Frame Bit: This bit position is the received FDL bit in the ESF frame, but is unused in the SF format and represents frame 1 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 3 | Fe5/X | Received Frame Bit: This bit position is the received Fe5 bit in the ESF frame, but is unused in the SF format and represents frame 1 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 2 | DI/X | Received Frame Bit: This bit position is the received FDL bit in the ESF frame, but is unused in the SF format and represents frame 1 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 1 | CRC5/X | Received Frame Bit: This bit position is the received CRC5 bit (in frame 18) in the ESF frame, but is unused in the SF format and represents frame 1 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 0 | DI/X | Received Frame Bit: This bit position is the received FDL bit in the ESF frame, but is unused in the SF format and represents frame 1 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 133 - Ch 1<br>233 - Ch 2<br>333 - Ch 3<br>433 - Ch 4 | 7 | Fe2/Fs4 | Received Frame Bit: This bit position is the received Fe2 bit in the ESF frame, or the Fs4 bit in the SF frame, and represents frame 2 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 6 | DI/Ft4 | Received Frame Bit: This bit position is the received FDL bit in the ESF frame, or the Ft4 bit in the SF frame, and represents frame 2 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 5 | CRC2/Fs3 | Received Frame Bit: This bit position is the received CRC2 bit (in frame 6) in the ESF frame, or the Fs3 bit in the SF frame, and represents frame 2 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 4 | DI/Ft3 | Received Frame Bit: This bit position is the received FDL bit in the ESF frame, or the Ft3 bit in the SF frame, and represents frame 2 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 3 | Fe1/Fs2 | Received Frame Bit: This bit position is the received Fe1 bit in the ESF frame, or the Fs2 bit in the SF frame, and represents frame 2 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 2 | DI/Ft2 | Received Frame Bit: This bit position is the received FDL bit in the ESF frame, or the Ft2 bit in the SF frame, and represents frame 2 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 1 | CRC1/Fs1 | Received Frame Bit: This bit position is the received CRC1 bit (in frame 2) in the ESF frame, or the Fs1 bit in the SF frame, and represents frame 2 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 0 | DI/Ft1 | Received Frame Bit: This bit position is the received FDL bit in the ESF frame, or the Ft1 bit in the SF frame, and represents frame 2 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 134 - Ch 1<br>234 - Ch 2<br>334 - Ch 3<br>434 - Ch 4 | 7 | Fe4/X | Received Frame Bit: This bit position is the received Fe4 bit in the ESF frame, but is unused in the SF format and represents frame 2 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 6 | DI/X | Received Frame Bit: This bit position is the received FDL bit in the ESF frame, but is unused in the SF format and represents frame 2 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 5 | CRC4/X | Received Frame Bit: This bit position is the received CRC4 bit (in frame 14) in the ESF frame, but is unused in the SF format and represents frame 2 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 4 | DI/X | Received Frame Bit: This bit position is the received FDL bit in the ESF frame, but is unused in the SF format and represents frame 2 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 3 | Fe3/Fs6 | Received Frame Bit: This bit position is the received Fe3 bit in the ESF frame, or the Fs6 bit in the SF frame, and represents frame 2 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 2 | DI/Ft6 | Received Frame Bit: This bit position is the received FDL bit in the ESF frame, or the Ft6 bit in the SF frame, and represents frame 2 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 1 | CRC3/Fs5 | Received Frame Bit: This bit position is the received CRC3 bit (in frame 10) in the ESF frame, or the Fs5 bit in the SF frame, and represents frame 2 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 0 | DI/Ft5 | Received Frame Bit: This bit position is the received FDL bit in the ESF frame, or the Ft5 bit in the SF frame, and represents frame 2 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 135 - Ch 1<br>235 - Ch 2<br>335 - Ch 3<br>435 - Ch 4 | 7 | Fe6/X | Received Frame Bit: This bit position is the received Fe6 bit in the ESF frame, but is unused in the SF format and represents frame 2 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 6 | DI/X | Received Frame Bit: This bit position is the received FDL bit in the ESF frame, but is unused in the SF format and represents frame 2 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 5 | CRC6/X | Received Frame Bit: This bit position is the received CRC6 bit (in frame 22) in the ESF frame, but is unused in the SF format and represents frame 2 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 4 | DI/X | Received Frame Bit: This bit position is the received FDL bit in the ESF frame, but is unused in the SF format and represents frame 2 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 3 | Fe5/X | Received Frame Bit: This bit position is the received Fe5 bit in the ESF frame, but is unused in the SF format and represents frame 2 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 2 | DI/X | Received Frame Bit: This bit position is the received FDL bit in the ESF frame, but is unused in the SF format and represents frame 2 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 1 | CRC5/X | Received Frame Bit: This bit position is the received CRC5 bit (in frame 18) in the ESF frame, but is unused in the SF format and represents frame 2 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | | | 0 | DI/X | Received Frame Bit: This bit position is the received FDL bit in the ESF frame, but is unused in the SF format and represents frame 2 that is written into the slip buffer. The bit is mapped transparently into the data highway and is not subject to a slip. | # **HDLC Link Control Registers** The bits in the following read/write registers control the transmit and receive HDLC link that is carried in 4 bits - bits in the ESF format. | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 108 - Ch 1<br>208 - Ch 2<br>308 - Ch 3<br>408 - Ch 4 | 7 | EHR | <b>Enable HDLC Receiver:</b> A 1 enables the HDLC receiver. After flag detection and zero bit destuffing the bytes are written into the receive HDLC FIFO. A 0 disables the HDLC link controller, clears the FIFO, and disables the HDLC receive interrupts. | | | 6 | EHT | <b>Enable HDLC Transmitter:</b> A 1 enables the HDLC transmitter. The transmitter will send flags when the transmit HDLC FIFO is empty. The bytes are formatted into the message when the FIFO has bytes present. A 0 disables the HDLC link controller, clears the FIFO, and disables the HDLC transmit interrupts. | | | 5 | TAB | <b>Transmit Abort:</b> When set to 1, the transmit HDLC link controller will transmit the abort sequence (a zero followed by seven ones) after the next data byte. This is followed by clearing the transmit HDLC FIFO, and sending continuous flags. | | | 4 | EOM | <b>Transmit End Of Message Flag:</b> When set to 1, the transmit HDLC FIFO contains the last byte in the message. When the FIFO has emptied, the 16-bit CRC is transmitted, and this followed by an interrupt. | | | 3 | RHIE | Receiver Half Full Interrupt Enable: When set to 1, the receive HDLC link controller generates an interrupt when the receive HDLC FIFO is half full, or at the end of the message. When set to 0, the HDLC link controller generates an interrupt request only at the end of the message or when the FIFO has overflowed. | | | 2 | THIE | <b>Transmit Half Full Interrupt Enable:</b> When set to 1, the transmit HDLC link controller generates an interrupt when the transmit HDLC FIFO is half full, or at the end of the message. When set to 0, the HDLC link controller generates an interrupt request only at the end of the message or when the FIFO has overflowed. | | | 1 | EBRI | <b>Enable Bit Code Receiver Interrupt:</b> When the ESF format is selected and this bit is set to 1, the bit code receive interrupt is enabled. | | | 0 | EBT | Enable Bit Code Transmitter: When the ESF format is selected and this bit is set to 1, the bit code transmitter is enabled. The bit code defined in register X0BH is formatted into a 16-bit message that is transmitted continuously on the HDLC Link as 11111111000000000. | # **HDLC Link Transmit and Receive Data Registers** Two registers are used for writing the transmit bytes into the 16-byte transmit FIFO, and for reading the receive bytes from the receive FIFO, for the HDLC message. Register X18H indicates the number of bytes in the receive FIFO. All registers are read/write. | Address | Bit | Symbol | Description | | | | |------------------------------------------------------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 10A - Ch 1<br>20A - Ch 2<br>30A - Ch 3<br>40A - Ch 4 | 7-0 | THD7-THD0 | <b>HDLC Transmit Data:</b> The byte written to this location is written to the transmit FIFO. Bit 0 corresponds to the first bit transmitted in the HDLC message byte. | | | | | 10B - Ch 1 | 7-6 | R | Reserved: These bit locations do not exist. | | | | | 20B - Ch 2<br>30B - Ch 3<br>40B - Ch 4 | 5-0 | TBCD5-TBCD0 | <b>Transmit Bit Code Data:</b> The value written into this register will be formatted into a 16-bit message. The 16-bit message is transmitted continuously when control bit EBT is written with a 1 (bit 0 in register X08H) TBCD5 is the MSB and the first bit in the code word transmitted (i.e., the six X bits in the 16-bit sequence 111111110XXXXXXX0). | | | | | 117 - Ch 1<br>217 - Ch 2<br>317 - Ch 3<br>417 - Ch 4 | 7-0 | RHD7-RHD0 | <b>HDLC Receive Data:</b> A read cycle transfers one byte from the receive FIFO into this location. Bit 0 corresponds to the first bit received in the HDLC messag byte. | | | | | 118 - Ch 1 | 7-5 | R | Reserved: Disregard these bits. | | | | | 218 - Ch 2<br>318 - Ch 3<br>418 - Ch 4 | 4-0 | C4-C0 | <b>HDLC Receive FIFO Depth</b> : This register indicates the number of data bytes currently present in the HDLC receive FIFO. The value read is in binary. Bit 0 is the LSB value. For example, the value 00000 indicates that the FIFO is empty, and the value 01111 indicates that there are 15 bytes present in the receive FIFO. | | | | | 119 - Ch 1<br>219 - Ch 2<br>319 - Ch 3<br>419 - Ch 4 | 7-6 | R | Reserved: Disregard these bits. | | | | | | 5-0 | RBCD5-RBCD0 | Receive Bit Code Data: These bits are set to the bit code when a new bit code is received 8 out of 10 consecutive times. Otherwise, these six bits are set to all ones. RBCD5 is the MSB. | | | | #### **HDLC Link Status Registers** These registers are all read/write. The status bits in the X0E registers represent the latched status and interrupt request indications generated by the receive and transmit HDLC link controllers and the FIFOs. The latched event bits are a result of a receive or transmit status indication or interrupt request in the HDLC Link Status register X16H. The bits latch on either the positive transitions, the negative transitions, or both positive and negative transitions of the current status or interrupt request event bits as defined by the RISE/FALL control bits (bits 6 and 5) in the Global Configuration Register 006H. A latched bit causes a hardware interrupt indication when the corresponding mask bit in the HDLC Link Mask Register X0FH is written with a 0. The status bits in register X16H represent the current (unlatched) status and interrupt request indications generated by the receive and transmit HDLC link controllers and FIFOs. | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10E - Ch 1<br>20E - Ch 2<br>30E - Ch 3<br>40E - Ch 4 | 7-5 | ERHIS2-<br>ERHIS0 | Latched Receive HDLC Interrupt Events: The latched bits in this location correspond to a receive HDLC interrupt status indication in bits 7-5 in register X16H. These bits are cleared by writing a 0 to any bit position that is set. A hardware interrupt is generated when any of these bits latches and the corresponding mask bit position in register X0FH is written with a 0. | | | 4 | ETHIS | Latched Transmit HDLC Interrupt Event: The latched bit in this location corresponds to a transmit HDLC interrupt status indication in bit 4 in register X16H. This bit is cleared by writing a 0 to it. A hardware interrupt is generated when this bit latches and the corresponding mask bit position in register X0FH is written with a 0. | | | 3-2 | ERXFS1-<br>ERXFS0 | Latched Receive HDLC FIFO Status Events: The latched bits in this location correspond to receive HDLC FIFO status indications in bits 3-2 in register X16H. These bits are cleared by writing a 0 to any bit position that is set. If not masked by the corresponding mask bit position in register X0FH, a hardware interrupt is generated when any of these bits latches. | | | 1-0 | ETXFS1-<br>ETXFS0 | Latched Transmit HDLC FIFO Status Events: The latched bits in this location correspond to transmit HDLC FIFO status indications in bits 1-0 in register X16H. These bits are cleared by writing a 0 to any bit position that is set. A hardware interrupt is generated when this bit latches and the corresponding mask bit position in register X0FH is written with a 0. | | 10F - Ch 1<br>20F - Ch 2<br>30F - Ch 3<br>40F - Ch 4 | 7-5 | MRHIS2-<br>MRHIS0 | Receive HDLC Interrupt Mask: When one or more bits are set to a 1, the latched receive HDLC interrupt event indications in corresponding bits 7-5 in register X0EH are masked from causing a hardware interrupt. For example, if 001 is written into this location, a start of message indication is masked from causing a hardware interrupt (see RHIS2-RHIS0 below). | | | 4 | MTHIS | <b>Transmit HDLC Interrupt Mask:</b> When set to 1, the latched transmit HDLC interrupt event indication corresponding to bit 4 in register X0EH is masked from causing a hardware interrupt. | | | 3-2 | MRXFS1-<br>MRXFS0 | Receive HDLC FIFO Status Interrupt Mask: When one or more bits are set to a 1, a latched receive HDLC FIFO event indication in corresponding bits 3-2 in register X0EH is masked from causing a hardware interrupt. For example, if a 01 is written into this location, a half full or more than half full indication is masked from causing a hardware interrupt (see RXFS1 - RXFS0 below). | | Address | Bit | Symbol | | | D | escription | | | |-----------------------------------------------------------------|-----|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 10F - Ch 1<br>20F - Ch 2<br>30F - Ch 3<br>40F - Ch 4<br>(cont.) | 1-0 | MTXFS1-<br>MTXFS0 | to a 1, a la<br>ing bits 1-0<br>example, i | <b>Transmit HDLC FIFO Status Interrupt Mask:</b> When one or more bits are set to a 1, a latched transmit HDLC FIFO event that has taken place in corresponding bits 1-0 in register X0EH is masked from causing a hardware interrupt. For example, if a 01 is written into this location, a half full or less than half full indication is masked from causing a hardware interrupt (see TXFS1 - TXFS0 below). | | | | | | 116 - Ch 1<br>216 - Ch 2<br>316 - Ch 3 | 7-5 | RHIS2-RHIS0 | <b>Receive HDLC Interrupt Status:</b> The following table lists the various interrupt status indications for the receive HDLC message. | | | | | | | 416 - Ch 4 | | | RHIS2<br>0<br>0<br>0 | RHIS1<br>0<br>0<br>1 | RHIS0<br>0<br>1<br>0 | Condition Idle Condition. Start of message indication. Valid message received (CRC checked OK, message is 16 bytes or less), or FIFO needs servicing (short message, | | | | | | | 0 1 1 | 1<br>0<br>1 | 1<br>X<br>X | receive half full control bit set). Message received with a CRC error. Abort message detected. Bit code received (FIFO automatically cleared). | | | | | | | X represei | nts either va | lue may be in | ndicated. | | | | | 4 | THIS | <b>Transmit HDLC Interrupt Status:</b> A 1 indicates that the transmit FIFO needs servicing, either because the message is completed, or because the FIFO is equal to or less than half full. | | | | | | | | 3-2 | RXFS1-RXFS0 | 1 | <u>'</u> | | | | | | | | | RXFS1<br>0<br>0<br>1<br>1 | RXFS0<br>0<br>1<br>0<br>1 | Norm<br>FIFO<br>FIFO | nal. FIFO less than half full.<br>) equal to or more than half full. | | | | | 1-0 | TXFS1-TXFS0 | Transmit FIFO Status: The following table lists the various transmit FIFO status indications for the transmit HDLC message. | | | | | | | | | | TXFS1<br>0<br>0<br>1 | TXFS0<br>0<br>1<br>0<br>1 | Norn<br>FIFC<br>FIFC | dition nal. FIFO more than half full. equal to or less than half full. overwritten (attempt to write to full FIFO). underflowed (attempt to read an empty | | | | | | | ' | I | FIFC | , , , | | | ### **DS0 Loopback Control Registers** These registers are all read/write. The control bits in the three registers are enabled when control bit ENDS0LB (bit 4 in register 0FFH) is written with a 1. Writing a 1 to any one or more control bits in the following registers causes the corresponding DS0 channel(s) to be looped back from the receive path to the transmit path. The LBD24-LBD1 control bits are reset to 0 upon a hardware reset. | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------| | 11C - Ch 1<br>21C - Ch 2<br>31C - Ch 3<br>41C - Ch 4 | 7-0 | LBD8-LBD1 | <b>Loopback DS0 Channels 8-1:</b> A 1 in one or more control bits causes the corresponding DS0 channel(s) to be looped back. | | 11D - Ch 1<br>21D - Ch 2<br>31D - Ch 3<br>41D - Ch 4 | 7-0 | LBD16-LBD9 | <b>Loopback DS0 Channels 16-9:</b> A 1 in one or more control bits causes the corresponding DS0 channel(s) to be looped back. | | 11E - Ch 1<br>21E - Ch 2<br>31E - Ch 3<br>41E - Ch 4 | 7-0 | LBD24-LBD17 | <b>Loopback DS0 Channels 24-17:</b> A 1 in one or more control bits causes the corresponding DS0 channel(s) to be looped back. | ### **APPLICATION DIAGRAM** The diagram in Figure 45 illustrates the use of the QT1F-*Plus* device to provide framing and DS0 access for a variety of DS1 sources. Direct control of most commercial line interface unit devices (LIUs) is provided. Figure 45. Some QT1F-Plus TXC-03103 Applications ## PACKAGE INFORMATION The QT1F-Plus device is packaged in a 128-pin thin plastic quad flat package suitable for surface mounting, as illustrated in Figure 46a. Figure 46a. QT1F-Plus TXC-03103 128-Pin Package Diagram | Symbol | Minimum | Nominal | Maximum | Note | |--------|--------------|-----------|---------------|------| | Symbol | WIITIITTUTTI | NOMINAL | IVIAXIIIIUIII | 1 | | А | - | - | 1.60 | | | A1 | 0.05 | - | 0.15 | | | A2 | 1.35 | 1.40 | 1.45 | | | В | 0.18 | 0.22 | 0.27 | 2, 3 | | С | 0.10 | - | 0.20 | 2, 3 | | D | 21.90 | 22.00 | 22.10 | | | D1 | 19.90 | 20.00 | 20.10 | 4 | | D2 | - | 18.50 REF | - | | | е | | 0.50 BCS | | | | E | 15.90 | 16.00 | 16.10 | | | E1 | 13.90 | 14.00 | 14.10 | 4 | | E2 | - | 12.50 REF | - | | | L | 0.45 | 0.60 | 0.75 | | | L1 | | 1.00 REF | | | | θ | 0° | - | 7° | | #### Note: - 1. Linear dimension: millimeter. Angular dimension: degree. - 2. Dimensions B and C do not include dambar protrusion. Dambar cannot be located on the lower radius or the foot. - 3. Plating thickness included. Plating thickness to be 0.005 mm minimum, 0.020 mm maximum. - 4. Dimensions D1 and E1 do not include mold protrusion or mold mismatch. Figure 46b. QT1F-Plus TXC-03103 128-Pin Package Dimensions ### ORDERING INFORMATION Part Number: TXC-03103-AITQ 128-pin Thin Plastic Quad Flat Package #### RELATED PRODUCTS TXC-02020, ART VLSI Device (Advanced STS-1/DS3 Receiver/Transmitter). ART performs the transmit and receive line interface functions required for transmission of STS-1 (51.840 Mbit/s) and DS3 (44.736 Mbit/s) signals across a coaxial interface. TXC-02021, ARTE VLSI Device (Advanced STS-1/DS3 Receiver/Transmitter). ARTE has the same functionality as ART, plus expanded features. TXC-02301B, SYN155 VLSI Device (155-Mbit/s Synchronizer, Data Output only). Performs the complete SONET STS-3 or SDH STM-1 frame synchronization algorithm for 155.52 Mbit/s signals with byte/nibble-parallel to bit-serial conversion. TXC-02302B, SYN155C VLSI Device (155-Mbit/s Synchronizer, Clock and Data Output). This device is similar to the SYN155. It has both clock and data outputs on the line side. TXC-03001, SOT-1 VLSI Device (SONET STS-1 Overhead Terminator). This device performs section, line and path overhead processing for STS-1 SONET signals. Has programmable STS-1 or STS-N modes. TXC-03001B, SOT-1 VLSI Device (SONET STS-1 Overhead Terminator). This is a dual-mode device, which can be configured either to emulate the TXC-03001 device or to provide additional capabilities. TXC-03003, SOT-3 VLSI Device (STM-1/STS-3/STS-3c Overhead Terminator). This device performs section, line and path overhead processing for STM-1/STS-3/STS-3c signals. Compliant with ANSI and ITU-T standards. TXC-03003B, SOT-3 VLSI Device (STM-1/STS-3/STS-3c Overhead Terminator). This is a dual-mode device, which can be configured either to emulate the TXC-03003 device or to provide additional capabilities. TXC-03011, SOT-1E VLSI Device (SONET STS-1 Overhead Terminator). This device provides extended features relative to the 84-pin TXC-03001 and TXC-03001B SOT-1 devices, and it has a 144-pin package. TXC-03102, QDS1F VLSI Device (Quad DS1 Framer). A 4-channel framer for voice and data applications. This device handles all logical interfacing functionality to a T1 line. TXC-03301, M13 VLSI Device (DS3/DS1 Mux/Demux). This single-chip multiplex/demultiplex device provides the complete interfacing function between a single DS3 signal and 28 independent DS1 signals. TXC-03303, M13E VLSI Device, Extended feature version of the TXC-03301 (M13). TXC-03375, M12 VLSI Device (DS2/DS1 Mux/Demux). Multiplexes four DS1 signals into one DS2 signal, and in the other direction demultiplexes one DS2 signal into its four constituent DS1 signals. TXC-04001B, ADMA-T1 VLSI Device (Dual DS1 to VT1.5 or TU-11 Async Mapper-Desync). Interconnects two DS1 signals with any two asynchronous mode VT1.5 or TU-11 tributaries carried in SONET STS-1 or SDH AU-3 rate payload interface. TXC-04251, QT1M VLSI Device (Quad DS1 to VT1.5 or TU-11 Async Mapper-Desync). Interconnects four DS1 signals with any four asynchronous mode VT1.5 or TU-11 tributaries carried in SONET STS-1 or SDH AU-3 rate payload interface. TXC-05101C, HDLC VLSI Device (HDLC Controller, 36-Bit Terminal I/O). High Speed High Level Data Link Controller that sends and receives packets at line rates up to 51.84 Mbit/s using either a nibble, byte-parallel, or serial interface. TXC-05150, CDB VLSI Device (Cell Delineation Block). Provides cell delineation for ATM cells carried in a physical line at rates of 1.544 to 155 Mbit/s. TXC-05427B, COBRA VLSI Device (Constant Bit Rate ATM Adaptation Layer 1). Provides ATM AAL1 Structured and Unstructured service for four T1, E1 or n x 64k constant bit rate interfaces. TXC-06125, XBERT VLSI Device (Bit Error Rate Generator/Receiver). Programmable multirate test pattern generator and receiver in a single chip with serial, nibble, or byte interface capability. ### STANDARDS DOCUMENTATION SOURCES Telecommunication technical standards and reference documentation may be obtained from the following organizations: ## ANSI (U.S.A.): American National Standards Institute (ANSI) 11 West 42nd Street New York. New York 10036 Tel: 212-642-4900 Fax: 212-302-1286 #### The ATM Forum (U.S.A.): ATM Forum World Headquarters 303 Vintage Park Drive ATM Forum European Office 14 Place Marie - Jeanne Bassot Levallois Perret Cedex 38 Levallois Perret Cedex 92593 Paris France Tel: 415-578-6860 Tel: 33 1 46 39 56 26 Fax: 415-525-0182 Fax: 33 1 46 39 56 99 #### Bellcore (U.S.A.): Bellcore Attention - Customer Service 8 Corporate Place Piscataway, NJ 08854 Tel: 800-521-CORE (In U.S.A.) Tel: 908-699-5800 Fax: 908-336-2559 ### EIA - Electronic Industries Association (U.S.A.): Global Engineering Documents Suite 407 7730 Carondelet Avenue Clayton, MO 63105 Tel: 800-854-7179 (In U.S.A.) Fax: 314-726-6418 #### ETSI (Europe): European Telecommunications Standards Institute ETSI, 06921 Sophia - Antipolis Cedex France Tel: 33 92 94 42 00 Fax: 33 93 65 47 16 ### ITU-T (International): Publication Services of International Telecommunication Union (ITU) Telecommunication Standardization Sector (T) Place des Nations CH 1211 Geneve 20, Switzerland Tel: 41-22-730-5285 Fax: 41-22-730-5991 # MIL-STD Military Standard (U.S.A.): Standardization Documents Order Desk 700 Robbins Avenue Building 4D Philadelphia, PA 19111-5094 Tel: 212-697-1187 Fax: 215-697-2978 ## TTC (Japan): TTC Standard Publishing Group of the Telecommunications Technology Committee 2nd Floor, Hamamatsucho - Suzuki Building, 1 2-11, Hamamatsu-cho, Minato-ku, Tokyo Tel: 81-3-3432-1551 Fax: 81-3-3432-1553 ## LIST OF DATA SHEET CHANGES This change list identifies those areas within this updated Ed. 3 QT1F-*Plus* Data Sheet that have significant differences relative to the previous and now superseded Ed. 2 Data Sheet. Updated QT1F-Plus Data Sheet: Edition 3, March 1998 Previous QT1F-Plus Data Sheet: PRELIMINARY Edition 2, September 1997 The page numbers indicated below of this updated Data Sheet include significant changes relative to the previous data sheet. Please note that repagination changes are not listed. | Page Number of<br>Updated Data Sheet | Summary of the Change | |--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | All | Changed edition number and date. Removed <i>PRELIMINARY</i> markings (and explanatory text on pages 1 and 151). | | 1, 152, 154 | Changed TranSwitch street address in Shelton, CT. | | 2-3 | Update Table of Contents and List of Figures. | | 13 | The description of the LSCLK pin was expanded to indicate that the source of LSCLK is the signal at pin LO. | | 17 | The description of pin LO was enhanced to indicate that it sources RCLK when LRCLK is selected as RCLK and an LOS is detected on LRCLK. The description of pin LO was also enhanced to indicate that it sources the PRBS generator. | | 17 | The description of pin T1SI was clarified to indicate that this signal is required to latch performance counters to shadow registers, not to operate the counters. | | 18 | The description of pin $\overline{\text{TRS}}$ was changed to indicate that it must be held low or pulsed low to guarantee that the TAP controller is reset after power-up. | | 19 | The description of pin SYSCLK was expanded to include frequency requirements for gapped clock applications. | | 20 | Moved Ambient Operating Temperature row from last table to first table. Modified Relative Humidity information and Note 2 in first table. Renamed last table. | | 23 | The description of pin SYSCLK was expanded to include frequency requirements for gapped clock applications in Note 2 of Figure 3. | | 25 | The description of pin SYSCLK was expanded to include frequency requirements for gapped clock applications in Note 2 of Figure 5. | | 27 | In Figure 7 the gap for signal RFSn was moved to the first low period to be consistent with its operation and the table below it. | | 28 | In Figure 8 the gap for signal TFSn was moved to the first low period to be consistent with its operation and the table below it. | | Page Number of<br>Updated Data Sheet | Summary of the Change | |--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 29 | Note 2 was added to the table for Figure 9 indicating that LSCLK is derived from the signal applied to pin LO and that it has the same period as the signal applied to pin LO. | | 30 | Note 2 was added to the table for Figure 10 indicating that LSCLK is derived from the signal applied to pin LO and that it has the same period as the signal applied to pin LO. | | 41 | Modified RDY signal waveform. In table, deleted $t_{\mathrm{D(3)}}$ row and added $t_{\mathrm{H(2)}}$ row. | | 42 | Modified RDY signal waveform. In table, deleted $t_{\mathrm{D(3)}}$ row. | | 45 | In Figure 25 the gap for signals CLKREF1 and CLKREF2 was moved to the first low period to be consistent with its operation and the table below it when the reference frequency output is 8 kHz. | | 48 | In the first paragraph, the fourth sentence was added to indicate that LSCLK is derived from the signal applied to pin LO and that it has the same period as that applied to pin LO. | | 52 | Modified clock source selection sentence near end of first paragraph. | | 63 | The third paragraph, last sentence, was clarified to indicate that all signaling bits for all DS0 channels are output every frame. | | 72 | The second paragraph, next to last sentence, was changed to clarify under what conditions a performance monitor value (example of LOS) of 1 is latched in the shadow register. | | 75 | The first paragraph was re-written to add in the single bit payload loopback control bit functionality and its operational differences with the per DS0 payload loopback function that is also available. Figure 43 was modified to show both the single bit payload loopback function and the individual DS0 payload loopback function. | | 77 | A section on boundary scan reset was added that describes the recommended operation of pin TRS on initialization in addition to a recommended method of determining a pull-down resistor value. | | 85 | A designation of the control bit PAYL was added as bit 3 of register X05 in the 'Software Reset and Loopback Control Register' map. | | 91 | The reserved registers whose bit positions were listed as 'does not exist' were removed from the Reserved and Test Register tables, which are now limited to the reserved bits that must be written to 0. | | 93 | The register bit description of control bit ENPMFM (register 006H, bit 3) was clarified to indicate that it enables the PM and FM shadow registers as well as enabling the latching of the CRC-6, Frame Bit Error, and Code Violation counters into specific shadow registers. | | 94 | Changed X10H to X11H on fourth line of text paragraph. | | 98 | Changed second paragraph of Description column for registers 014H and 015H, bits 6-0. | | Page Number of<br>Updated Data Sheet | Summary of the Change | |--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 100 | The description of control bit 1544KHZ (register 019H, bit 4) was changed to indicate that it applies to both CLKREF1 and CLKREF2 to determine the reference clock output frequency when enabled by control bits ENREF1, ENREF2. | | 102 | The description of control bit FDAT (register X01H, bit 4) was changed to indicate that it must be set to 0 for normal device operation, and that it must be set to 1 in power-down mode (i.e., when PWRD is set to 0) to prevent transmission of indeterminate data. | | 102 | The description of control bit FPOL (register X01H, bit 5) was changed to indicate that if FDAT is set to a 1 when control bit PWRD (register X01H, bit 3) is set to a 1, FPOL controls the transmit output. | | 103 | A note was added to the description of control bits TXC1 and TXC0, to indicate that the selection of System Transmit Clock, TCLK, is not valid in MVIP mode due to the difference in frequencies of the line and system sides. | | 107 | The description of control bit ALUP (register X05, bit 6) was clarified to indicate that the Automatic Loopback function status bits are UP and DOWN in register X15H. | | 107 | Control bit PAYL was added as bit 3 of register X05. | | 112 | The description of control bit LCFA (register X11, bit 3) was corrected to describe this bit as an 'Indication' not a 'Mask' bit. | | 119 | The description of status bit UP (register X15, bit 2) was enhanced to indicate that when it is set by the QT1F- <i>Plus</i> it de-asserts status bit DOWN (register X11, bit 1). This description was also changed to indicate that the function is controlled by control bits ENPMFM, ALUP, LU6 - LU0, and ULEN, ULEN0. | | 119 | The description of status bit DOWN (register X15, bit 2) was changed to indicate that the function is controlled by control bits LD6 - LD0, and DLEN, DLEN0. | | 143 | Changed q to $\theta$ in last row of table. | | 148-150 | Replaced List of Data Sheet Changes section. | | 153 | Updated Documentation Update Registration Form. | ### - NOTES - TranSwitch reserves the right to make changes to the product(s) or circuit(s) described herein without notice. No liability is assumed as a result of their use or application. TranSwitch assumes no liability for TranSwitch applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TranSwitch warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TranSwitch covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. ### **DOCUMENTATION UPDATE REGISTRATION FORM** If you would like be added to our database of customers who have registered to receive updated documentation for this device as it becomes available, please provide your name and address below, and fax or mail this page to Mary Lombardo at TranSwitch. Mary will ensure that relevant Product Information Sheets, Data Sheets, Application Notes, Technical Bulletins and other relevant publications are sent to you. This information will be made available in paper document form, on a Windows/DOS/Macintosh/UNIX CD-ROM disk, and on the Internet World Wide Web at the TranSwitch site, http://www.transwitch.com. | Please print or type the information requested below, | or attach a business card. | |-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------| | Name: | | | Title: | | | Company: | | | Dept./Mailstop: | | | Street: | | | City/State/Zip: | | | If located outside U.S.A., please add - Postal Code: | Country: | | Telephone: | Ext.: | | Fax: | E-Mail: | | Purchasing Dept. Location: | | | Check a box if your computer has a CD-ROM drive: I | DOS ☐ Windows ☐ Mac ☐ UNIX ☐ ↓ | | Check box if you have Internet Web access: $\Box$ | Sun ☐ Solaris ☐ HP ☐ Other ☐ | | Please describe briefly your intended application for t<br>care to have a TranSwitch applications engineer cont | | | | | | | | | | | | | | | | | | If you are also interested in receiving updated docum please list them below rather than submitting separat | | | Please fax this page to Mary Lombardo at (203) 926 | .9453 or fold tape and mail it (see other side) | (Fold back on this line second, then tape closed, stamp and mail.) First Class Postage Required TranSwitch Corporation Attention: Mary Lombardo 3 Enterprise Drive Shelton, CT 06484 U.S.A. (Fold back on this line first.) Please complete the registration form on this back cover sheet, and fax or mail it, if you wish to receive updated documentation on this TranSwitch product as it becomes available.