TENTATIVE TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC 524,288-WORDS × 4BANKS × 32-BITS SYNCHRONOUS DYNAMIC RAM **DESCRIPTION** TC59S6432DFT/DFTL is a CMOS synchronous dynamic random access memory organized as 524,288-words×4 banks×32 bits. Fully synchronous operations are referenced to the positive edges of clock input and can transfer data up to 133M words per second. These devices are controlled by commands setting. Each bank are kept active so that DRAM core sense amplifiers can be used as a cache. The refresh functions, either Auto Refresh or Self Refresh are easy to use. By having a programmable Mode Register, the system can choose the most suitable modes which will maximize its performance. These devices are ideal for main memory in applications such as work-stations. ## **FEATURES** | | ITEM | - 50 | - 54 | - 60 | <b>– 70</b> | - 80 | |------------------|------------------------------------------------|--------|--------|--------|-------------|--------| | t <sub>CK</sub> | Clock Cycle Time (Min.) | 5.0 ns | 5.4 ns | 6.0 ns | 7.0 ns | 8ns | | $t_{RAS}$ | Active to Precharge Command Period(Min.) | 40 ns | 42 ns | 42 ns | 45 ns | 48ns | | t <sub>AC</sub> | Access Time from CLK (Max.) | 5.4 ns | 5.4 ns | 5.4 ns | 5.4 ns | 6ns | | $t_{RC}$ | Ref/Active to Ref/Active Command Period (Min.) | 54 ns | 55 ns | 60 ns | 65 ns | 68ns | | I <sub>CC1</sub> | Operation Current (Max.) (Single bank) | 90 mA | 85 mA | 80mA | 75 mA | 70 mA | | I <sub>CC4</sub> | Burst Operation Current (Max.) | 180 mA | 170 mA | 155 mA | 140 mA | 125 mA | | I <sub>CC6</sub> | Self - Refresh Current (Max.) | 1 | 1 | 1 | 1 | 1 | • Single power supply of $3.3V \pm 0.3V$ • Up to 200MHz clock frequency • Synchronous operations : All signals referenced to the positive edges of clock • Architecture : Pipeline • Organization : 524,288 words×4 banks×32bits Programmable Mode register Auto Refresh and Self Refresh • Burst Length: 1, 2, 4, 8, Full page CAS Latency : 2, 3 Single Write Mode • Burst Stop Function • Byte Data Controlled by DQM0, 1, 2, 3 4K Refresh cycles / 64msInterface : LVTTL • Package : TSOP II 86 - P - 400 - 0.50 000707EBA1 ■ TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc.. The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk. The products described in this document are subject to the foreign exchange and foreign trade laws. The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. The information contained herein is subject to change without notice. # **PIN NAMES** # **PIN ASSIGNMENT (TOP VIEW)** | A0~A10 | Address | |-------------------|-----------------------------------| | BSO, BS1 | Bank Select | | DQ0~DQ31 | Data Input/Output | | <u>cs</u> | Chip Select | | RAS | Row Address Strobe | | CAS | Column Address Strobe | | WE | Write Enable | | DQM0~3 | Output disable/Write Mask | | CLK | Clock inputs | | CKE | Clock enable | | V <sub>CC</sub> | Power (+3.3V) | | V <sub>SS</sub> | Ground | | V <sub>CC</sub> Q | Power (+3.3V)<br>(for I/O buffer) | | V <sub>SS</sub> Q | Ground<br>(for I/O buffer) | | NC | No Connection | # **BLOCK DIAGRAM** # **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | ITEM | RATING | UNITS | NOTES | |-------------------------------------|------------------------------|-----------------------------|-------|-------| | V <sub>IN</sub> , V <sub>OUT</sub> | Input , Output Voltage | - 0.3~V <sub>CC</sub> + 0.3 | V | 1 | | V <sub>CC</sub> , V <sub>CC</sub> Q | Power Supply Voltage | - 0.3~4.6 | V | 1 | | T <sub>OPR</sub> | Operating Temperature | 0~70 | °C | 1 | | T <sub>STG</sub> | Storage Temperature | - 55~150 | °C | 1 | | T <sub>SOLDER</sub> | Soldering Temperature(10s) | 260 | °C | 1 | | P <sub>D</sub> | Power Dissipation | 1 | W | 1 | | Гоит | Short Circuit Output Current | 50 | mA | 1 | # RECOMMENDED DC OPERATING CONDITIONS (Ta = $0 \text{ to } 70^{\circ}\text{C}$ ) | SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | NOTES | |------------------------------------|---------------------------------------|-------|-----|-----------------------|-------|-------| | V <sub>CC</sub> | V <sub>CC</sub> Power Supply Voltage | | 3.3 | 3.6 | V | 2 | | V <sub>CC</sub> Q | Power Supply Voltage (for I/O Buffer) | | 3.3 | 3.6 | V | 2 | | V <sub>IH</sub> Input High Voltage | | 2.0 | _ | V <sub>CC</sub> + 0.3 | V | 2 | | V <sub>IL</sub> | Input Low Voltage | - 0.3 | _ | 0.8 | V | 2 | Note : $V_{IH}(max) = V_{CC} / V_{CC}Q + 1.2V$ for pulse width $\leq 5ns$ $V_{IL}(min) = V_{SS} / V_{SS}Q - 1.2V$ for pulse width $\leq 5ns$ # <u>CAPACITANCE</u> $(V_{CC} = 3.3V, f = 1MH_Z, Ta = 25^{\circ}C)$ | SYMBOL | PARAMETER | | MAX | UNIT | |----------------|--------------------------------------------------------------------|---|-----|------| | | Input Capacitance (A0 to A11, BS0,BS1, CS, RAS, CAS, WE, DQM, CKE) | - | 4 | | | C <sub>l</sub> | Input Capacitance (CLK) | - | 4 | | | C <sub>O</sub> | Input/Output capacitance | - | 6.5 | | NOTE: These parameters are periodically sampled and not 100% tested. # RECOMMENDED DC OPERATING CONDITIONS $(V_{CC} = 3.3V \pm 0.3V, Ta = 0 \sim 70^{\circ}C)$ | | (TEL - | | - 50 | - 54 | - 60 | - 70 | - 80 | | NOTEC | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--------------------|------|------|------|------|------|-------|-------| | ITEM | | SYMBOL | MAX. | MAX. | MAX. | MAX. | MAX. | UNITS | NOTES | | $\begin{array}{ll} \text{OPERATING CURRENT} \\ t_{\text{CK}} = \text{min }, \ t_{\text{RC}} = \text{min} \\ \text{Active Precharge command cycling} \\ \text{without Burst operation} \end{array}$ | 1 bank operation | I <sub>CC1</sub> | 90 | 85 | 80 | 75 | 70 | | 3 | | STANDBY CURRENT<br>$t_{CK} = min , \overline{CS} = V_{IH}$ | CKE = V <sub>IH</sub> | I <sub>CC2</sub> | 50 | 45 | 40 | 35 | 30 | | 3 | | $V_{IH/L} = V_{IH (min)} / V_{IL (max)}$<br>Bank: inactive state | CKE = V <sub>IL</sub><br>(Power Down mode) | I <sub>CC2P</sub> | 1 | 1 | 1 | 1 | 1 | | 3 | | STANDBY CURRENT<br>CLK = V <sub>IL</sub> , $\overline{CS}$ = V <sub>IH</sub> | CKE = V <sub>IH</sub> | I <sub>CC2S</sub> | 8 | 8 | 8 | 8 | 8 | | | | $V_{IH/L} = V_{IH}(min) / V_{IL}(max)$<br>Bank: inactive state | CKE = V <sub>IL</sub><br>(Power Down mode) | I <sub>CC2PS</sub> | 1 | 1 | 1 | 1 | 1 | mA | | | NO OPERATING CURRENT t <sub>CK</sub> = min | CKE = V <sub>IH</sub> | I <sub>CC3</sub> | 70 | 65 | 60 | 55 | 45 | | | | CS = V <sub>IH</sub> (min) Bank: active state (4 banks) | CKE = V <sub>IL</sub><br>(Power Down mode) | I <sub>CC3P</sub> | 3 | 3 | 3 | 3 | 3 | | | | BURST OPERATING CURRENT t <sub>CK</sub> = min Read / Write command cycling | | I <sub>CC4</sub> | 180 | 170 | 155 | 140 | 125 | | 3, 4 | | AUTO REFRESH CURRENT $t_{CK} = min$ , $t_{RC} = min$ Auto Refresh command cycling | | I <sub>CC5</sub> | 140 | 130 | 120 | 110 | 100 | | 3 | | SELF REFRESH CURRENT<br>Self Refresh mode | Standard Products (DFT) | I <sub>CC6</sub> | 1 | 1 | 1 | 1 | 1 | | | | CKE = 0.2V | Low Power Version (DFTL) | | 450 | 450 | 450 | 450 | 450 | μΑ | | | ITEM | SYMBOL | MIN. | MAX. | UNITS | NOTES | |---------------------------------------------------------------------------------------------|-------------------|------------|------|-------|-------| | INPUT LEAKAGE CURRENT ( $0V \le V_{IN} \le V_{CC}$ , all other pins not under test = $0V$ ) | I <sub>I(L)</sub> | <b>–</b> 5 | 5 | μΑ | | | OUTPUT LEAKAGE CURRENT (Output disable, $0V \le V_{OUT} \le V_{CCQ}$ ) | I <sub>O(L)</sub> | <b>-</b> 5 | 5 | μΑ | | | LVTTL OUTPUT "H" LEVEL VOLTAGE (I <sub>OUT</sub> = -2mA) | V <sub>OH</sub> | 2.4 | - | V | | | LVTTL OUTPUT "L" LEVEL VOLTAGE (I <sub>OUT</sub> = 2mA) | V <sub>OL</sub> | ı | 0.4 | V | | # **AC CHARACTERISTICS AND OPERATING CONDITIONS** $(V_{CC} = 3.3V \pm 0.3V, Ta = 0 to 70^{\circ}C)$ (Notes : 5, 6, 7) | SYMBOL | PARAMETER - | | _ | 50 | - 54 | | - 60 | | LINUTC | NOTES | |------------------|-----------------------------------------------|--------------|------|--------|------|--------|------|--------|--------|-------| | STIVIBOL | PARAIVIETER | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | UNITS | NOTES | | t <sub>RC</sub> | Ref/Active to Ref/Active Comma | and Period | 54 | | 55 | | 60 | | | 9 | | t <sub>RAS</sub> | Active to Precharge Command Period | | 40 | 100000 | 40 | 100000 | 42 | 100000 | ns | 9 | | t <sub>RCD</sub> | Active to Read/Write Command | l Delay Time | 14 | | 15 | | 18 | | | 9 | | t <sub>CCD</sub> | Read/Write(a) to Read/Write(b) Command Period | ) | 1 | | 1 | | 1 | | Cycle | 9 | | t <sub>RP</sub> | Precharge to Active Command | Period | 14 | | 15 | | 18 | | | 9 | | t <sub>RRD</sub> | Active(a) to Active(b) Comman | d Period | 10 | | 10.8 | | 12 | | | 9 | | $t_WR$ | Write Recovery Time | CL* = 2 | 7.5 | | 7.5 | | 8 | | | | | | | CL* = 3 | 5 | | 5.4 | | 6 | | | | | $t_{CK}$ | CLK Cycle Time | CL* = 2 | 7.5 | 1000 | 7.5 | 1000 | 8 | 1000 | | | | | | CL* = 3 | 5 | 1000 | 5.4 | 1000 | 6 | 1000 | | | | t <sub>CH</sub> | CLK High Level Width | | 2 | | 2 | | 2 | | | 10 | | $t_{CL}$ | CLK Low Level Width | | 2 | | 2 | | 2 | | | 10 | | $t_AC$ | Access Time from CLK | CL* = 2 | | 5.4 | | 5.4 | | 6 | | | | | | CL* = 3 | | 5.4 | | 5.4 | | 5.4 | ns | | | t <sub>OH</sub> | Output Data Hold Time | | 2.5 | | 2.5 | | 2.5 | | | | | t <sub>HZ</sub> | Output Data High Impedance | Time | 2.5 | 5 | 2.5 | 5.4 | 2.5 | 6 | | 8 | | t <sub>LZ</sub> | Output Data Low Impedance | Time | 0 | | 0 | | 0 | | | | | t <sub>SB</sub> | Power Down Mode Entry Time | 9 | 0 | 5 | 0 | 5.4 | 0 | 6 | | | | t <sub>T</sub> | Transition Time of CLK (Rise a | nd Fall) | 0.5 | 10 | 0.5 | 10 | 0.5 | 10 | | | | t <sub>DS</sub> | Data-in Set-up Time | | 1.5 | | 1.5 | | 1.5 | | | | | t <sub>DH</sub> | Data-in Hold Time | | 1 | | 1 | | 1 | | | | | $t_{AS}$ | Address Set - up Time | | 1.5 | | 1.5 | | 1.5 | | | | | t <sub>AH</sub> | Address Hold Time | | 1 | | 1 | | 1 | | | | | t <sub>CKS</sub> | CKE set - up Time | | 1.5 | | 1.5 | | 1.5 | | | | | t <sub>CKH</sub> | CKE Hold Time | | 1 | | 1 | | 1 | | | | | t <sub>CMS</sub> | Command Set - up Time | | 1.5 | | 1.5 | | 1.5 | | | | | t <sub>CMH</sub> | Command Hold Time | | 1 | | 1 | | 1 | | | | | t <sub>REF</sub> | Refresh Time | | | 64 | | 64 | | 64 | ms | | | t <sub>RSC</sub> | Mode Register Set Cycle Time | | 10 | | 10.8 | | 12 | | ns | 9 | <sup>\*</sup> CL is $\overline{\text{CAS}}$ Latency. # **AC CHARACTERISTICS AND OPERATING CONDITIONS** $(V_{CC} = 3.3V \pm 0.3V, Ta = 0 to 70^{\circ}C)$ (Notes : 5, 6, 7) | SYMBOL | PARAMETER | | <b>– 70</b> | | - 80 | | UNITS | NOTES | |------------------|-----------------------------------------|-----------|-------------|--------|------|--------|-------|--------| | STIVIBOL | | | MIN. | MAX. | MIN. | MAX. | UNITS | INOTES | | t <sub>RC</sub> | Ref/Active to Ref/Active Command Period | d | 65 | | 68 | | | 9 | | t <sub>RAS</sub> | Active to Precharge Command Period | | 45 | 100000 | 48 | 100000 | ns | 9 | | t <sub>RCD</sub> | Active to Read/Write Command Delay Ti | me | 20 | | 20 | | | 9 | | $t_{CCD}$ | Read/Write(a) to Read/Write(b) Comma | nd Period | 1 | | 1 | | Cycle | 9 | | t <sub>RP</sub> | Precharge to Active Command Period | | 20 | | 20 | | | 9 | | t <sub>RRD</sub> | Active(a) to Active(b) Command Period | | 14 | | 20 | | | 9 | | $t_{WR}$ | Write Recovery Time | CL* = 2 | 8 | | 8 | | | | | | | CL* = 3 | 7 | | 8 | | | | | $t_CK$ | CLK Cycle Time | CL* = 2 | 8 | 1000 | 8 | 1000 | | | | | | CL* = 3 | 7 | 1000 | 8 | 1000 | | | | t <sub>CH</sub> | CLK High Level Width | | 2 | | 3 | | | 10 | | t <sub>CL</sub> | CLK Low Level Width | 1 | 2 | | 3 | | | 10 | | $t_{AC}$ | Access Time from CLK | CL* = 2 | | 6 | | 6 | | | | | 0 | CL* = 3 | 2.5 | 5.4 | 2.5 | 6 | ns | | | t <sub>OH</sub> | Output Data Hold Time | | 2.5 | _ | 2.5 | | | | | t <sub>HZ</sub> | Output Data High Impedance Time | | 2.5 | 7 | 2.5 | 8 | | 8 | | t <sub>LZ</sub> | Output Data Low Impedance Time | | 0 | | 0 | | | | | t <sub>SB</sub> | Power Down Mode Entry Time | | 0 | 7 | 0 | 8 | | | | t <sub>T</sub> | Transition Time of CLK (Rise and Fall) | | 0.5 | 10 | 0.5 | 10 | | | | t <sub>DS</sub> | Data-in Set-up Time | | 1.5 | | 2 | | | | | t <sub>DH</sub> | Data - in Hold Time | | 1 | | 1 | | | | | $t_{AS}$ | Address Set - up Time | | 1.5 | | 2 | | | | | t <sub>AH</sub> | Address Hold Time | | 1 | | 1 | | | | | t <sub>CKS</sub> | CKE set - up Time | | 1.5 | | 2 | | | | | t <sub>CKH</sub> | CKE Hold Time | | 1 | | 1 | | | | | t <sub>CMS</sub> | Command Set - up Time | | 1.5 | | 2 | | | | | t <sub>CMH</sub> | Command Hold Time | | 1 | | 1 | | | | | t <sub>REF</sub> | Refresh Time | | | 64 | | 64 | ms | | | t <sub>RSC</sub> | Mode Register Set Cycle Time | | 14 | | 16 | | ns | 9 | <sup>\*</sup> CL is CAS Latency. ## NOTES: - 1. Conditions outside the limits listed under "ABSOLUTE MAXIMUM RATINGS" may cause permanent damage to the device. - 2. All voltages are referenced to Vss. - 3. These parameters depend on the cycle rate and these values are measured at a cycle rate with the minimum values of $t_{CK}$ and $t_{RC}$ . Input signals (Address) are changed one time during $t_{CK}$ . - 4. These parameters depend on the output loading. Specified values are obtained with the output open. - 5. Power-up sequence is described in Note 11. - 6. AC TEST CONDITIONS | Output Reference Level | 1.4V / 1.4V | | | |--------------------------------------------------|---------------------|--|--| | Output Load | See diagram B below | | | | Input Signal Levels | 2.4V / 0.4V | | | | Transition Time (Rise and Fall) of Input Signals | 2ns | | | | Input Reference Level | 1.4V | | | - 7. Transition times are measured between $V_{\rm IH}$ and $V_{\rm IL}$ . Transition (rise and fall) of input signals have a fixed slope. - $8.\ t_{\rm HZ}$ defines the time at which the outputs achieve the open circuit condition and is not referenced to output voltage levels. 9. These parameters account for the number of clock cycles and depend on the operating frequency of the clock, as follows: the number of clock cycles = specified value of timing/clock period (count fractions as a whole number) 10. $t_{CH}$ is the pulse width of CLK measured from the positive edge to the negative edge referenced to $V_{IH}$ (min.). $t_{CL}$ is the pulse width of CLK measured from the negative edge to the positive edge referenced to $V_{IL}$ (max.). #### 11. Power-up Sequence Power-up must be performed in the following sequence. - 1) Power must be applied to $V_{CC}$ and $V_{CC}Q$ (simultaneously) while all input signals are held in the "NOP" state. The CLK signals must be started at the same time. - 2) After power-up a pause of at least 200 $\mu$ seconds is required. It is required that DQM and CKE signals must be held "High" (V<sub>CC</sub> levels) to ensure that the DQ output is in Highimpedance state. - 3) All banks must be precharged. - 4) The Mode Register Set command must be asserted to initialize the Mode Register. - 5) A minimum of eight Auto Refresh dummy cycles is required to stabilize the internal circuitly of the device. The Mode Register Set command can be invoked either before or after the Auto Refresh dummy cycles. #### 12. A.C Latency Characteristics | CKE to clock disable (CKE Latency) | | 1 | | |--------------------------------------------------------|--------|----------------------|---------| | DQM to output in High-Z (Read DQM Latency) | | 2 | | | DQM to input data delay (Write DQM Latency) | | 0 | | | Write command to input data (Write Data Latency) | | 0 | | | CS to Commadn input (CS Latency) | | 0 | | | Precharge to DQ Hi-Z Lead time | CL = 2 | 2 | | | | CL = 3 | 3 | Cycle | | Precharge to Last Valid data out | CL = 2 | 1 | | | | CL = 3 | 2 | | | Burst Stop Command to DQ Hi-Z Lead time | CL = 2 | 2 | | | | CL = 3 | 3 | | | Burst Stop Command to Last Valid data out | CL = 2 | 1 | | | | CL = 3 | 2 | | | Read with Autoprecharge Command to Active/Ref Command | CL = 2 | BL + t <sub>RP</sub> | | | | CL = 3 | BL + t <sub>RP</sub> | Cycle | | Write with Autoprecharge Command to Active/Ref Command | CL = 2 | BL + t <sub>RP</sub> | +<br>ns | | | CL = 3 | BL + t <sub>RP</sub> | | # **TIMING DIAGRAMS** # Command Input Timing # Read Timing # Control Timing of Input Data # Control Timing of Output Data # Mode Resister Set Cycle # **OPERATING TIMING EXAMPLE** Figure 1. Interleaved Bank Read (Burst Length=4, CAS Latency=3) Figure 2. Interleaved Bank Read (Burst Length=4, CAS Latency=3, Auto Precharge) <sup>\*</sup> AP is internal precharge start timing. Figure 3. Interleaved Bank Read (Burst Length=8, CAS Latency=3) Figure 4. Interleaved Bank Read (Burst Length=8, CAS Latency=3, Auto Precharge) <sup>\*</sup> AP is the internal precharge start timing. Figure 5. Interleaved Bank Write (Burst Length = 8) Figure 6. Interleaved Bank Write (Burst Length = 8, Auto Precharge) <sup>\*</sup> AP is the internal precharge start timing. Figure 7. Page Mode Read (Burst Length=4, CAS Latency=3) Figure 8. Page Mode Read/Write (Burst Length=8, CAS Latency=3) NOTE): See Figure 17,20 Figure 9. Auto Precharge Read (Burst Length=4, CAS Latency=3) (CLK = 100MHz)10 11 12 13 15 16 17 $\mathsf{t}_{\mathsf{RC}}$ t<sub>RC</sub>: t<sub>RAS</sub> t<sub>RP</sub> t<sub>RP</sub> $t_{\mathsf{RAS}}$ CAS 💯 BS1 t<sub>RCD</sub> t<sub>RCD</sub> A10 /////RAa RAb/// A0 to A9, Z RAb DQM CKE tac Bank #0 Bank #1 Bank #2 | Idle \*AP is the internal precharge start timing. NOTE): See Figure 15 Figure 10. Auto Precharge Write (Burst Length=4) Figure 11. Auto Refresh cycle All Banks Prechage Auto Refresh Auto Refresh (Arbitrary Cycle) Figure 12. Self Refresh Cycle Figure 13. Power Down Mode NOTE): The Power Down mode is invoked by asserting CKE "low". All Input/Output buffers (except the CKE buffer) are turned off in Power Down mode. When CKE goes high, the No-operation command input must be at next CLK rising edge. Figure 14. Burst Read and Single Write (Burst Length=4, CAS Latency=3) # **PIN FUNCTIONS** ## CLOCK INPUT: CLK The CLK input is used as the reference for S-DRAM operations. ## **CLOCK ENABLE: CKE** The CKE input is used to suspend the internal CLK. When the CKE signal is asserted "low", the internal CLK is suspended and output data is held intact while CKE is asserted "low". When all banks are in the idle state, the CKE input controls the entry to the Power Down and Self Refresh modes. ### BANK SELECT: BS0, BS1 The TC59S6432DFT/DFTL is organized as four-bank memory cell arrays. The BS0, BS1 inputs are latched at the time of assertion of the operation commands and selects the bank to be used for the operation. | BS0 | BS1 | | |-----|-----|--------| | 0 | 0 | Bank#0 | | 1 | 0 | Bank#1 | | 0 | 1 | Bank#2 | | 1 | 1 | Bank#3 | #### ADDRESS INPUTS: A0~A10 The A0 to A10 inputs are address to access the memory cell array, as following table. The row address (A0~A10) bits are latched at the Bank Activate command and column address (A0~A7) bits are latched on the Read or Write command. Also, the A0 to A10 inputs are used to set the data in the Mode register in a Mode Register Set cycle. ## CHIP SELECT: CS The $\overline{CS}$ input controls the latching of the commands on the positive edges of CLK when $\overline{CS}$ is asserted "low". No commands are latched as long as $\overline{CS}$ is held "high". #### ROW ADDRESS STROBE: RAS The $\overline{RAS}$ input defines the operation commands in conjunction with the $\overline{CAS}$ and $\overline{WE}$ inputs, and is latched at the positive edges of CLK. When $\overline{RAS}$ and $\overline{CS}$ are asserted "low" and $\overline{CAS}$ is asserted "high", either the Bank Activate command or the Precharge command is selected by the $\overline{WE}$ signal. When $\overline{WE}$ is asserted "high", the Bank Activate command is selected and the bank designated by BS0, BS1 are turned on so that it is in the active state. When $\overline{WE}$ is asserted "low", the Precharge command is selected and the bank designated by BS0, BS1 are switched to the idle state after Precharge operation. #### COLUMN ADDRESS STROBE: CAS The $\overline{\text{CAS}}$ input defines the operation commands in conjunction with the $\overline{\text{RAS}}$ and $\overline{\text{WE}}$ inputs, and is latched at the positive edges of CLK. When $\overline{\text{RAS}}$ is held "high" and $\overline{\text{CS}}$ is asserted "low", column access is started by asserting $\overline{\text{CAS}}$ "low". Then, the Read or Write command is selected by asserting $\overline{\text{WE}}$ "low" or "high". #### WRITE ENABLE: WE The $\overline{WE}$ input defines the operation commands in conjunction with the $\overline{RAS}$ and $\overline{CAS}$ inputs, and is latched at the positive edges of CLK. The $\overline{WE}$ input is used to select the Bank Activate or Precharge command and Read or Write command. #### DATA INPUT/OUTPUT MASK: DQM0-3 The DQM input enables output in a Read cycle and functions as the input data mask in a Write cycle. When DQM is asserted "high" at the positive edges of CLK, output data is disabled after two clock cycles during a Read cycle, and input data is masked at the same clock cycle during a Write cycle. The DQM0-3 input functions are byte data control. $\begin{array}{cccc} DQM0 & \rightarrow & DQ0-7 \\ DQM1 & \rightarrow & DQ8-15 \\ DQM2 & \rightarrow & DQ16-23 \\ DQM3 & \rightarrow & DQ24-31 \end{array}$ #### DATA INPUT/OUTPUT: DQ0-31 The DQ0-31 input and output data are synchronized with the positive edges of CLK. # **Operation Mode** Table 1 shows the truth table for the operation commands. Table 1 Truth Table (Note (1) and (2)) | Command | Device State | CKE <sub>n-1</sub> | CKEn | DQM <sup>(5)</sup> | BS0,1 | A10 | A9-0 | <u>cs</u> | RAS | CAS | WE | |---------------------------|------------------------|--------------------|------|--------------------|-------|-----|------|-----------|-----|-----|----| | Bank Activate | Idle (3) | Н | × | × | V | V | V | L | L | Н | Н | | Bank Precharge | Any | Н | × | × | ٧ | L | × | L | L | Н | L | | Precharge All | Any | Н | × | × | × | Н | × | L | L | Н | L | | Write | Active (3) | Н | × | × | ٧ | L | V | L | Н | L | L | | Write with Aut Precharge | Active (3) | Н | × | × | ٧ | Н | V | L | Н | L | L | | Read | Active (3) | Н | × | × | > | L | V | لـ | Н | L | Н | | Read with Auto Prechrage | Active (3) | Ι | × | × | > | Н | V | اـ | Н | L | Н | | Mode Register Set | Idle | Н | × | × | > | V | V | لـ | L | L | L | | No - Operation | Any | Ι | × | × | × | × | × | اـ | Н | Н | Н | | Burst stop | Active (4) | Η | × | × | × | × | × | لـ | Н | Н | L | | Device Deselect | Any | Η | × | × | × | × | × | Η | × | × | × | | Auto Refresh | Idle | Η | Η | × | × | × | × | اــ | L | L | Н | | Self Refresh Entry | Idle | Н | L | × | × | × | × | L | L | L | Н | | Self Refresh Exit | Idle<br>(Self Refresh) | L | н | × | × | × | × | H | × | × | × | | Clock Suspend Mode Entry | Active | Н | L | × | × | × | × | × | × | × | × | | Power Down Mode Enrty | ldle | Н | L | × | × | × | × | Н | × | × | × | | | | | | | | | | L | Н | Н | × | | Clock Suspend Mode Exit | Active | L | Н | × | × | × | × | × | × | × | × | | Power Down Mode Exit | Any<br>(Power Down) | L | Н | × | × | × | × | Н | × | × | × | | | | | | | | | | L | Н | Н | × | | Data write/Output Enable | Active | Н | × | L | × | × | × | × | × | × | × | | Data write/Output Disable | Active | Н | × | Н | × | × | × | × | × | × | × | - Note (1) $V = Valid \times = Don't Care L = Low level H = High level$ - (2) $CKE_n$ signal is input level when commands are issued. $\mathsf{CKE}_{\mathsf{n-1}}$ signal is input level one clock cycle before the commands are issued. - (3) These are state designated by the BSO, BS1 signals. - (4) Device state is Full Page Burst operation. - (5) DQM0-3 #### 1. Command Function #### 1-1 Bank Activate command $$(\overline{RAS} = \text{``L''}, \overline{CAS} = \text{``H''}, \overline{WE} = \text{``H''}, BS = Bank, A0 to A10 = Row Address)$$ The Bank Activate command activates the bank designated by the BS (Bank Select) signal. Row addresses are latched on A0 to A11 when this command is issued and the cell data is read out of the sense amplifiers. The maximum time that each bank can be held in the active state is specified as $t_{RAS\,(max)}$ . #### 1-2 Bank Precharge command $$(\overline{RAS} = \text{``L''}, \overline{CAS} = \text{``H''}, \overline{WE} = \text{``L''}, BS = Bank, A10 = \text{``L''}, A0 to A9 = Don't care)$$ The Bank Precharge command precharges the bank designated by BS. The precharged bank is switched from the active state to the idle state. ### 1-3 Precharge All command $$(\overline{RAS} = \text{``L''}, \overline{CAS} = \text{``H''}, \overline{WE} = \text{``L''}, BS = Don't care, A10 = \text{``H''}, A0 to A9 = Don't care)$$ The Precharge All command precharges all banks simultaneously. All banks are then switched to the idle state. #### 1-4 Write command The Write command performs a Write operation to the bank designated by BS. The write data is latched at the positive edges of CLK. The length of the write data (Burst Length) and column access sequence (Addressing Mode) must be in the Mode Resister at power - up prior to the Write operation. #### 1-5 Write with Auto Precharge command $$(\overline{RAS} = \text{"H"}, \overline{CAS} = \text{"L"}, \overline{WE} = \text{"L"}, BS = Bank, A10 = \text{"H"}, A0 \text{ to A7} = Column Address)$$ The Write with Auto Precharge command performs the Precharge operation automatically after the Write operation. The internal precharge starts in the cycles immediately following the cycle in which the last data is written independent of $\overline{CAS}$ Latency (Figure 16). This command must not be interrupted by any other commands. #### 1-6 Read command $$(\overline{RAS} = \text{"H"}, \overline{CAS} = \text{"L"}, \overline{WE} = \text{"H"}, BS = Bank, A10 = \text{"L"}, A0 \text{ to A7} = Column Address)$$ The Read command performs a Read operation to the bank designated by BS. The read data is issued sequentially synchronized to the positive edges of CLK. The length of read data (Burst Length), Addressing Mode and $\overline{\text{CAS}}$ Latency (access time from $\overline{\text{CAS}}$ command in a clock cycle) must be programmed in the Mode Register at power-up prior to the Write operation. ## 1-7 Read with Auto Precharge command The Read with Auto Precharge command automatically performs the Precharge operation after the Read operation. When the $\overline{\text{CAS}}$ Latency=3, the internal precharge starts two cycles before the last data is output. When the $\overline{\text{CAS}}$ Latency=2, the internal precharge starts one cylcle before the last data is output (Figure 15). This command must not be interrupted by any other command. #### 1-8 Mode Register Set command $$(\overline{RAS} = \text{"L"}, \overline{CAS} = \text{"L"}, \overline{WE} = \text{"L"}, BS, A0 \text{ to } A10 = \text{Register Data})$$ The Mode Register Set command programs the values of $\overline{\text{CAS}}$ latency, Addressing Mode and Burst Length in the Mode Register. The default values in the Mode Register after power-up are undefined, therefore this command must be issued during the power-up sequence. Also, this command can be issued while all banks are in the idle state. #### 1-9 No-Operation command $$(\overline{RAS} = \text{"H"}, \overline{CAS} = \text{"H"}, \overline{WE} = \text{"H"})$$ The No-Operation command simply performs no operation (same command as Device Deselect). # 1-10 Burst stop command $$(\overline{RAS} = \text{"H"}, \overline{CAS} = \text{"H"}, \overline{WE} = \text{"L"})$$ The Burst stop command is used to stop the burst operation. This command is valid during a Full Page Burst operation. During other types of Burst operation, the command is illegal. #### 1-11 Device Deselect command $$(\overline{CS} = "H")$$ The Device Deselect command disables the command decoder so that the $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ and Address inputs are ignored. This command is similar to the No-Operation command. #### 1-12 Auto Refresh command $$(\overline{RAS} = \text{"L"}, \overline{CAS} = \text{"L"}, \overline{WE} = \text{"H"}, CKE = \text{"H"}, BS, A0 \text{ to } A10 = Don't \text{ care})$$ The Auto Refresh command is used to refresh the row address provided by the internal refresh counter. The Refresh operation must be performed 4096 times within 64ms. The next command can be issued after $t_{RC}$ from the end of the Auto Refresh command. When the Auto Refresh command is issued, All banks must be in the idle state. The Auto Refresh operation is equivalent to the $\overline{CAS}$ -before- $\overline{RAS}$ operation in a conventional DRAM. 1-13 Self Refresh Entry command $$(\overline{RAS} = L^*, \overline{CAS} = L^*, \overline{WE} = H^*, \overline{CKE} = L^*, BS, A0 \text{ to } A10 = Don't \text{ care})$$ The Self Refresh Entry command is used to enter Self Refresh mode. While the device is in Self Refresh mode, all input and output buffers (except the CKE buffer) are disabled and the Refresh operation is automatically performed. Self Refresh mode is exited by taking CKE "high" (the Self Refresh Exit command) 1-14 Self Refresh Exit command $$(CKE = "H", \overline{CS} = "H" \text{ or } CKE = "H", \overline{RAS} = "H", \overline{CAS} = "H")$$ This command is used to exit from Self Refresh mode. Any subsequent commands can be issued after $t_{RC}$ from the end of this command. 1-15 Clock Suspend Mode Entry/Power Down Mode Entry command (CKE = "L") The internal CLK is suspended for one cycle when this command is issued (when CKE is asserted "low"). The device state is held intact while the CLK is suspended. On the other hand, when all banks are in the idle state, this command performs entry into Power Down mode. All input and output buffers (except the CKE buffer) are turned off in Power Down mode. 1-16 Clock Suspend Mode Exit/Power Down Mode Exit command (CKE = "H") When the internal CLK has been suspended, operation of the internal CLK is resumed by providing this command (asserting CKE "high"). When the device is in Power Down mode, the device exits this mode and all disabled buffers are turned on to the active state. Any subsequent commands can be issued after one clock cycle from the end of this command. 1-17 Data Write/Output Enable, Data Mask/Output Disable command (DQM0-3) During a Write cycle, the DQM0-3 signal functions as Data Mask and can control every word of the input data. During a Read cycle, the DQM0-3 signal functions as the control of output buffers. ## 2. Read Operation Issuing the Bank Activate command to the idle bank puts it into the active state. When the Read command is issued after $t_{RCD}$ from the Bank Activate command, the data is read out sequentially, synchronized to the positive edges of CLK (a Burst Read operation). The initial read data becomes available after $\overline{CAS}$ latency from the issuing of the Read command. The $\overline{CAS}$ latency must be set in the Mode Register at power-up. In addition, the burst length of read data and Addressing Mode must be set. Each bank is held in the active state unless the Precharge command is issued, so that the sence amplifiers can be used as secondary cache. When the Read with Auto Precharge command is issued, the Prechage operation is performed automatically after the Read cycle, then the bank is switched to the idle state. This command cannot be interrupted by any other commands. Also, when the Burst Length is 1 and $t_{RCD}(min)$ , the timing from the $\overline{RAS}$ command to the start of the Auto Precharge operation is shorter than $t_{RAS}(min)$ . In this case, $t_{RAS}(min)$ must be satisfied by extending $t_{RCD}$ (Figure 9, 15). When the Precharge operation is performed on a bank during a Burst Read operation, the Burst operation is terminated (Figure 20). When the Burst Length is full-page, column data is repeatedly read out until the Burst Stop command or Precharge command is issued. #### 3. Write Operation Issuing the Write command after $t_{RCD}$ from the Bank Activate command, the input data is latched sequentially, synchronizing with the positive edges of CLK after the Write command (Burst Write operation). The burst length of the Write data (Burst Length) and Addressing Mode must be set in the Mode Register at power-up. When the Write with Auto Precharge command is issued, the Precharge operation is performed automatically after the Write cycle, then the bank is switched to the idle state. This command cannot be interrupted by any other command for the entire burst data duration. Also, when the Burst Length is 1 and $t_{RCD}(min)$ , the timing from the $\overline{RAS}$ command to the start of the Auto Precharge operation is shorter than $t_{RAS}(min)$ . In this case, $t_{RAS}(min)$ must be satisfied by extending $t_{RCD}$ (Figure 10, 16). When the Precharge operation is performed in a bank during a Burst Write operation, the Burst operation is terminated (Figure 20). When the Burst Length is full-page, the input data is repeatedly latched until the Burst Stop command or the Precharge command is issued. When the Burst Read and Single Write mode is selected, the write burst length is 1 regardless of the read burst length. ## 4. Precharge There are two commands which perform the Precharge operation: Bank Precharge and Precharge All. When the Bank Precharge command is issued to the active bank, the bank is precharged and then switched to the idle state. The Bank Precharge command can precharge one bank independently of the other bank and hold the unprecharged bank in the active state. The maximum time each bank can be held in the active state is specifed as $t_{RAS}$ (max). Therefore, each bank must be precharged within $t_{RAS}$ (max) from the Bank Activate command. The Precharge All command can be used to precharge all banks simultaneously. Even if banks are not in the active state, the Precharge All command can still be issued. In this case, the Precharge operation is performed only for the active bank and the precharged bank is then switched to the idle state. ## 5. Page Mode The Read or Write command can be issued on any clock cycle. Whenever a Read operation is to be interrupted by a Write command, the output data must be masked by DQM to avoid I/O conflict. Also, when a Write operation is to be interrupted by a Read command, only the input data before the Read command is enable and the input data after the Read command is disabled. #### 6. Burst Termination When the Precharge command is issued for a bank in a Burst cycle, the Burst operation is terminated. When the Burst Read cycle is interrupted by the Precharge command, read operation is disabled after clock cycle of ( $\overline{\text{CAS}}$ latency-1) from the Precharge command (Figure 20). When the Burst Write cycle is interrupted by the Precharge command, the input circuit is reset at the same clock cycle at which the Precharge command is issued. In this case, the DQM signal must be asserted "High" to prevent writing the invalid data to the cell array (Figure 20). When the Burst Stop command is issued for the bank in a Full-page Burst cycle, the Burst operation is terminated. When the Burst Stop command is issued during Full-page Burst Read cycle, read operation is disabled after clock cycle of ( $\overline{CAS}$ latency-1) from the Burst Stop command. When the Burst Stop command is issued during a Full-page Burst Write cycle, write operation is disabled at the same clock cycle at which the Burst Stop command is issued. (Figure 19) #### 7. Mode Register Operation The Mode register designates the operation mode for the Read or Write cycle. This register is divided into three fields; a <u>Burst Length field</u> to set the length of burst data, an <u>Addressing Mode selected bits</u> to designate the column access sequence in a Burst cycle, and a <u>CAS Latency field</u> to set the access time in clock cycle. The Mode Register is programmed by the Mode Register Set command when all banks are in the idle state. The data to be set in the Mode Register is transferred using the A0 to A11 address inputs. The initial value of the Mode Register after power - up is undefined; therefore the Mode Register Set command must be issued before proper operation. #### • Burst Length field (A2 to A0) This field specifies the data length for column access using the A2 to A0 pins and sets the Burst Length to be 1, 2, 4, 8 words, or full-page. | A2 | A1 | Α0 | Burst Length | |----|----|----|--------------| | 0 | 0 | 0 | 1 word | | 0 | 0 | 1 | 2 words | | 0 | 1 | 0 | 4 words | | 0 | 1 | 1 | 8 words | | 1 | 1 | 1 | Full-Page | #### Addressing Mode Select (A3) The Addressing Mode can be one of two modes; Interleave mode or Sequential mode. When the A3 bit is "0", Sequential mode is selected. When the A3 bit is "1", Interleave mode is selected. Both Addressing modes support burst length of 1, 2, 4 and 8 words. Additionally, Sequential mode supports the full-page burst. | A3 | Addressing mode | | | | |----|-----------------|--|--|--| | 0 | Sequential | | | | | 1 | Interleave | | | | ### • Addressing sequence of Sequential mode A column access is performed by incrementing the column address input to the device. The address is varied by the Burst Length as shown in Table 2. **DATA Access Address Burst Length** 2 words (Address bits is A0) Data 0 n not carried from A0 to A1 Data 1 n + 1 4 words (Address bits is A1, A0) Data 2 n + 2not carried from A1 to A2 Data 3 n + 3Data 4 n + 4Data 5 8 words (Address bits is A2, A1, A0) n + 5Data 6 not carried from A2 to A3 n + 6 Data 7 n + 7 Table 2 Addressing sequence for Sequential mode #### Addressing sequence of Interleave mode A column access is started from the input column address and is performed by inverting the address bits in the sequence shown in Table 3. | DATA | ACCESS ADDRESS | Burst Length | |--------|-----------------------------------------------------------------|--------------| | Data 0 | A7 A6 A5 A4 A3 A2 A1 A0 | ))) | | Data 1 | A7 A6 A5 A4 A3 A2 A1 <del>A0</del> | 2 words | | Data 2 | A7 A6 A5 A4 A3 A2 <del>A1</del> A0 | 4 words | | Data 3 | A7 A6 A5 A4 A3 A2 <del>A1</del> <del>A0</del> | | | Data 4 | A7 A6 A5 A4 A3 <del>A2</del> A1 A0 | | | Data 5 | A7 A6 A5 A4 A3 $\overline{\text{A2}}$ A1 $\overline{\text{A0}}$ | 8 words | | Data 6 | A7 A6 A5 A4 A3 $\overline{\text{A2}}$ $\overline{\text{A1}}$ A0 | | | Data 7 | A7 A6 A5 A4 A3 $\overline{A2}$ $\overline{A1}$ $\overline{A0}$ | J | Table 3 Addressing sequence for Interleave mode | DATA | | | | Interl | eave | mod | e | | | | Seque | ential mode | |--------|----|----|----|--------|------|-----|----|----|-----|--------|-------|---------------------| | DATA | Α7 | Α6 | Α5 | Α4 | А3 | A2 | Α1 | Α0 | ADD | | ADD | | | Data 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 13 | 13 | 13 | | | Data 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 12 | 13 + 1 | 14 | calculated using | | Data 2 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 15 | 13 + 2 | 15 | A2, A1 and A0 bits. | | Data 3 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 14 | 13 + 3 | 8 | Dits. | | Data 4 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 9 | 13 + 4 | 9 | not carry from | | Data 5 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 8 | 13 + 5 | 10 | A2 to A3 bit. | | Data 6 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 11 | 13 + 6 | 11 | | | Data 7 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 10 | 13 + 7 | 12 | | Addressing sequence example (Burst Length = 8 and input address is 13.) ### • CAS Latency field (A6 to A4) This field specifies the number of clock cycles from the assertion of the Read command to the first data read. The minimum values of $\overline{\text{CAS}}$ Latency depends on the frequency of CLK. The minimum value which satisfies the following formula must be set in this field. $t_{CAC}$ (min) $\leq \overline{CAS}$ Latency $\times t_{CK}$ | A6 | A5 | A4 | CAS Latency | |----|----|----|-------------| | 0 | 1 | 0 | 2 clock | | 0 | 1 | 1 | 3 clock | #### • Test mode entry bit (A7) This bit is used to enter Test mode and must be set to "0" for normal operation. #### • Reserved bits (A8, A10, BS) These bits are reserved for future operations. They must be set to "0" for normal operation. #### • Single Write mode (A9) This bit is used to select the write mode. When the A9 bit is "0", Burst Read and Burst Write mode are selected. When the A9 bit is "1", Burst Read and Single Write mode are selected. | Α9 | Write Mode | |----|-----------------------------| | 0 | Burst Read and Burst Write | | 1 | Burst Read and Single Write | ### 8. Refresh Operation Two types of Refresh operation can be performed on the device: Auto Refresh and Self Refresh. Auto Refresh is similar to the $\overline{CAS}$ -before- $\overline{RAS}$ refresh of conventional DRAMs and is performed by issuing the Auto Refresh command while all banks are in the idle state. By repeating the Auto Refresh cycle, each bank in turn refreshed automatically. The Refresh operation must be performed 4096 times (rows) within 64ms (Figure 11). The period between the Auto Refresh command and the next command is specified by $t_{RC}$ . Self Refresh mode is entered by issuing the Self Refresh command (CKE asserted "low") while all banks are in the idle state. The device is in Self Refresh mode for as long as CKE is held "low". In the case of 4096 burst Auto Refresh commands, 4096 burst Auto Refresh commands must be performed within 15.6µs before entering and exiting the Self Refresh mode. In the case of distributed Auto Refresh commands, distributed Auto Refresh commands must be issued every 15.6µs and the last distributed Auto Refresh command must be performed within 15.6µs before entering the Self Refresh mode. After exiting from the Self Refresh mode, the refresh operation must be performed within 15.6µs. In Self Refresh mode all input/output buffers (except the CKE buffer) are disabled, resulting in lower power dissipation(Figure 12). #### 9. Power Down Mode When the device enters the Power Down mode, all input/output buffers (except CKE buffer) are disabled resulting in lower power dissipation in the idle state. Power Down mode is entered by asserting CKE "low" while while all banks are in the idle state. Taking CKE "high" exit this mode. When CKE goes high, a No-operation command must be input at next CLK rising edge of CLK (Figure 13). #### 10.CLK suspension and Input/Output Mask When the device is running a Burst cycle, the internal CLK is suspended by asserting CKE "low" and is frozen from the next cycle. A Read/Write operation is held intact until the CKE signal is taken "high". The Output Disable/Write Mask signal (DQM) has two functions, controlling the output data in a Read cycle and performing word mask in a Write cycle. When the DQM is asserted "high" at the positive edge of CLK, the output data is disabled after two clock cycles in the case of a Read operation and the write data is masked at the same clock cycle in the case of a Write operation. The timing relation between the CKE timing and DQM is described in Figure 21(a) and 21(b). Note) • Read represents the Write with Auto Precharge command. - ( AP ) represents the start of internal precharging. - Act represents the Bank Activate command. - When the Auto Precharge command is asseted, the period from the Bank Activate command to the start of internal precharging must be at least t<sub>RAS</sub>(min). Figure 16. Auto Precharge timing (Write cycle) - Note) Write represents the Write with Auto Precharge command. - : AP represents the start of internal precharging. - Act represents the Bank Activate command. - When the Auto Precharge command is asseted, the period from the Bank Activate command to the start of internal precharging must be at least t<sub>RAS</sub>(min). # **TOSHIBA** ## Figure 17. Timing chart for Read-to-Write cycle Figure 18. Timing chart for Write-to-Read cycle Figure 19. Timing chart for Burst Stop cycle (Burst stop command) ## Figure 21(a). CKE/DQM Input timing (Write cycle) ## Figure 21(b). CKE, DQM Input timing (Read cycle) ## Figure 22. Input Buffer Turn On Time after Power Down Mode - Asynchronous Control Input Buffer turn on time after Power Down Mode is specified by t<sub>CKS</sub>(min) + t<sub>CK</sub>(min). - A) $t_{CK} < t_{CKS}(min) + t_{CK}(min)$ B) $t_{CK} \ge t_{CKS}(min) + t_{CK}(min)$ - NOTE) All Input Buffer (Include CLK Buffer) are turned off in the Power Down mode and Self Refresh mode - **(NOP)** represents the No-Operation command. - (Command) represents one command. OUTLINE DRAWING (TSOPII 86 - P - 400 - 0.50) Unit in mm