- Recovers a 622.08-MHz Clock Signal From a 622.08-Mbit/s STS-12/STM-4 NRZ Data Stream - Accepts Pseudo-ECL (PECL) Input Voltage Levels on the Input Data Stream - Requires a Single 5-V Supply - Provides PECL-Clock and PECL-Data Outputs # description The TNETA1622 recovers an embedded clock signal from a 622.08-Mbit/s STS-12/STM-4 nonreturn-to-zero (NRZ) data stream using a frequency/phase-locked loop. The device accepts PECL (ECL signals referenced to 5 V instead of GND) input-voltage levels. The recovered clock and data outputs are PECL compatible. The serial data input and recovered clock and data outputs are differential to provide maximum noise immunity. NC - No internal connection The TNETA1622 requires only a positive 5-V supply (5 V $\pm$ 5%) for operation. The TNETA1622 is characterized for operation over a temperature range of $-40^{\circ}$ C to 85°C. # functional block diagram Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ## **Terminal Functions** | TERMINAL | | 1/0 | DESCRIPTION | | | |--------------------|-------------------------|-----|---------------------------------------------------|--|--| | NAME | NO. | 1/0 | DESCRIPTION | | | | CAPOUTN<br>CAPOUTP | 9<br>10 | I | Capacitor connection for phase-locked-loop filter | | | | CLKOUT<br>CLKOUT | 13<br>14 | 0 | Recovered clock output, PECL compatible | | | | DATAIN<br>DATAIN | 5<br>6 | I | Serial data input, PECL compatible | | | | DATAOUT<br>DATAOUT | 17<br>18 | 0 | Serial data output, PECL compatible | | | | GND | 4, 7, 11, 12,<br>19, 20 | | Ground (0-V reference) | | | | Vcc | 1, 2, 8, 15, 16 | | Supply voltage | | | | NC | 3 | | No connection. Leave floating (open). | | | # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> (see Note 1) | 0.5 V to 7 V | |----------------------------------------------------|---------------| | Input voltage range, V <sub>I</sub> , PECL | 0 V to 7 V | | Power dissipation | 562 mW | | Operating free-air temperature range, TA | -40°C to 85°C | | Storage temperature range, T <sub>stq</sub> | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to the GND terminals. # recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |----------|--------------------------------|-------------------|-----------------------|-----|-----------------------|------| | VCC | Supply voltage | | 4.75 | 5 | 5.25 | V | | VIH | High-level input voltage | PECL (see Note 2) | V <sub>CC</sub> -1.15 | , | V <sub>CC</sub> -0.80 | V | | $V_{IL}$ | Low-level input voltage | PECL (see Note 2) | V <sub>CC</sub> -1.90 | | V <sub>CC</sub> -1.50 | V | | TA | Operating free-air temperature | | - 40 | | 85 | °C | NOTE 2: The algebraic convention, in which the least positive (most negative) value is designated minimum, is used in this data sheet for logic-level voltages only. # RODUCT PREVIEW # electrical characteristics over recommended ranges of operating free-air temperature and supply voltage (unless otherwise noted) (see Figure 1) | PARAMETER | | | TEST CONDITIONS | MIN | TYP MAX | UNIT | |-----------------|----------------------------|---------------------|--------------------------------------------------------------|---------------------------------------------|---------|------| | VOH | High-level output voltage | DATAOUT,<br>DATAOUT | V <sub>CC</sub> = 4.75 V to 5.25 V,<br>See Notes 2 and 3 | V <sub>CC</sub> -1.03 V <sub>CC</sub> -0.85 | | V | | VOL | Low-level output voltage | DATAOUT,<br>DATAOUT | V <sub>CC</sub> = 4.75 V to 5.25 V,<br>See Notes 2 and 3 | V <sub>CC</sub> -1.85 V <sub>CC</sub> -1.62 | | V | | Vон | High-level output voltage | CLKOUT,<br>CLKOUT | V <sub>CC</sub> = 5 V | \ | V | | | V <sub>OL</sub> | Low-level output voltage | CLKOUT,<br>CLKOUT | V <sub>CC</sub> = 5 V | V <sub>CC</sub> -1.6 | | V | | VO(PP) | Output voltage swing, PECL | CLKOUT,<br>CLKOUT | V <sub>CC</sub> = 4.75 V to 5.25 V,<br>See Note 3 | 400 | | mV | | ΊΗ | High-level input current | DATAIN,<br>DATAIN | V <sub>CC</sub> = 5.25 V, V <sub>I</sub> = 4.45 V | | | μА | | IIL | Low-level input current | DATAIN,<br>DATAIN | V <sub>CC</sub> = 5.25 V, V <sub>I</sub> = 3.35 V | | | μА | | las | Supply current | | V <sub>CC</sub> = 5.25 V, f = 622.08 Mbit/s,<br>Outputs open | 107 | | • mA | | lcc | | | V <sub>CC</sub> = 5.25 V, f = 622.08 Mbit/s,<br>See Note 4 | | | | NOTES: 2. The algebraic convention, in which the least positive (most negative) value is designated minimum, is used in this data sheet for logic-level voltages only. - 3. PECL outputs are terminated through a 50- $\Omega$ resistor to V<sub>CC</sub> –2 V. - 4. CLKOUT, $\overline{\text{CLKOUT}}$ , DATAOUT, and $\overline{\text{DATAOUT}}$ each are terminated with a 50- $\Omega$ resistor to $V_{CC}$ –2 V. # operating characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------------------------|-----------------|-----|-------|-----|--------| | Acquisition time | See Note 5 | | | | ms | | Deviation of clock-sampling point, t <sub>CSP</sub> | See Figure 1 | | | | ps | | RMS jitter, recovered clock | See Note 6 | | | | ps | | Peak-to-peak jitter, recovered clock | | | | | ps | | Input data rate | | 62 | 22.08 | | Mbit/s | | Duty cycle, recovered clock | See Note 3 | 45% | | 55% | | | Maximum number of consecutive bits (1 or 0) in input data stream | See Note 7 | | | | | - NOTES: 3. PECL outputs are terminated through a 50- $\Omega$ resistor to V<sub>CC</sub> 2 V. - Acquisition time is the time required to achieve a valid clock output while applying a 2<sup>7</sup> 1 pseudo-random bit sequence. RMS jitter is measured with a 2<sup>31</sup> 1 pseudo-random bit sequence. This measurement is made with a 2<sup>13</sup> 1 pseudo-random bit sequence with string substitution. ## PARAMETER MEASUREMENT INFORMATION **LOAD CIRCUIT** **VOLTAGE WAVEFORMS** Figure 1. Load Circuit and Voltage Waveforms ### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated