# TOSHIBA

# **TLCS-90 Series**

# TMP90C802A/803A

# **CMOS 8–Bit Microcontrollers**

# TMP90C802AP/TMP90C802AM

# TMP90C803AP/TMP90C803AM

## 1. Outline and Characteristics

The TMP90C802A is a high-speed advanced 8-bit microcontroller applicable to a variety of equipment.

With its 8-bit CPU, ROM, RAM, timer/event counter and general-purpose serial interface integrated into a single CMOS chip, the TMP90C802A allows the expansion of external memories (up to 56K byte). The TMP90C803A is the same as the TMP90C802A but without the ROM

The TMP90C802AP/803AP is in a DIP product. The TMP90C802AM/8803AM is in a SOP (Small Outline Package).

The characteristics of the TMP90C802A include:

 Powerful instructions: 163 basic instructions, including Multiplication, division, 16-bit arithmetic operations, bit manipulation instructions

- (2) Minimum instruction executing time: 320ns (at 12.5MHz oscillation frequency)
- (3) Internal ROM: 8K byte (The TMP90C803A does not have a built-in ROM.)
- (4) Internal RAM: 256 byte
- (5) Memory expansionExternal memory: 56K byte
- (6) General-purpose serial interface (1 channel) Asynchronous mode, I/O interface mode
- (7) 8-bit timers (4 channels): (1 external clock input)
- (8) Port with zero cross detection circuit (1 input)
- (9) Input/Output ports (TMP90C802A: 32 pins, 90C803A: 6 pins)
- (10) Interrupt function: 8 internal interrupts and 3 external interrupts
- (11) Micro Direct Memory Access (DMA) function (4 channels)
- (12) Watchdog timer
- (13) Standby function (4 HALT modes)

The information contained here is subject to change without notice

The information contained herein is presented only as guide for the applications of our products. No responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of TOSHIBA or others. These TOSHIBA products are intended for usage in general electronic equipments (office equipment, communication equipment, measuring equipment, domestic electrification, etc.) Please make sure that you consult with us before you use these TOSHIBA products in equipments (office equipment high quality and/or reliability, and in equipments which could have major impact to the welfare of human life (atomic energy control, spaceship, traffic signal, combustion control, all types of safety devices, etc.). TOSHIBA cannot accept liability to any damage which may occur in case these TOSHIBA products were used in the mentioned equipments without prior consultation with TOSHIBA.



Figure 1. TMP90C802A Block Diagram

# 2. Pin Assignment and Functions

The assignment of input/output pins, their names and functions are described below.

# 2.1 Pin Assignment

Figure 2.1 shows pin assignment of the TMP90C802A/803A.

|               |       |    |            |    | -     |       |
|---------------|-------|----|------------|----|-------|-------|
| (RxD)         | P31 🗔 | 1  | $\bigcirc$ | 40 |       |       |
| (SCLK)        | P32 🖂 | 2  |            | 39 | D P27 | (A15) |
| (TxD)         | P33 🗖 | 3  |            | 38 | 🗖 P26 | (A14) |
| (RD)          | P35 🗔 | 4  |            | 37 | 🗖 P25 | (A13) |
| (WR)          | P36 🚞 | 5  |            | 36 | 🖾 P24 | (A12) |
| (TO1/WAIT)    | P37 🚞 | 6  |            | 35 | 🗆 P23 | (A11) |
| (INTO)        | P80 🗔 | 7  |            | 34 | 🗆 P22 | (A10) |
| (INT 1 / TI2) | P81 🖂 | 8  |            | 33 | 🗀 P21 | (A9)  |
|               |       | 9  |            | 32 | 🗆 P20 | (A8)  |
|               | EA 🗔  | 10 |            | 31 | 🗆 P17 | (A7)  |
|               | CLK 🗖 | 11 |            | 30 | 🗆 P16 | (A6)  |
| (D0)          | P00 🗖 | 12 |            | 29 | 🗆 P15 | (A5)  |
| (D1)          | P01 🗖 | 13 |            | 28 | 🗆 P14 | (A4)  |
| (D2)          | P02 🖂 | 14 |            | 27 | 🗖 P13 | (A3)  |
| (D3)          | Р03 🗖 | 15 |            | 26 | 🗆 P12 | (A2)  |
| (D4)          | P04 🗖 | 16 |            | 25 | D P11 | (A1)  |
| (D5)          | P05 🗖 | 17 |            | 24 | 🖵 P10 | (A0)  |
| (D6)          | P06 🗖 | 18 |            | 23 | RESET |       |
| (D7)          | Р07 🗖 | 19 |            | 22 | □ X2  |       |
| (GND)         | Vss 🗖 | 20 |            | 21 | □ X1  |       |

Figure 2.1. Pin Assignment

# 2.2 Pin Names and Functions

The names of input/output pins and their functions are summarized in Table 2.2.

| Table 2.2 Pin | Names and | Functions | (1/2) |
|---------------|-----------|-----------|-------|
|---------------|-----------|-----------|-------|

| Pin Name              | No. of pins                                                                                                                                                   | I/O 3 states | Function                                                                                                                                |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| P00 ~ P07             | 0                                                                                                                                                             | I/0          | Port 0: 8-bit I/O port that allows selection of input/output on byte basis                                                              |
| /D0 ~ D7              | 8                                                                                                                                                             | 3 states     | Data bus: Also functions as 8-bit bidirectional data bus for external memory                                                            |
| D10 D17               | I/O         Port 1: 8-bit I/O port that allows selection on byte basis           0utput         Address bus: The lower 8 bits address bus for external memory |              | Port 1: 8-bit I/O port that allows selection on byte basis                                                                              |
| P10 ~P17<br>/A0 ~ A7  | 8                                                                                                                                                             | Output       |                                                                                                                                         |
| P20 ~ P27             | 0                                                                                                                                                             | I/0          | Port 2: 8-bit I/O port that allows selection on bit basis                                                                               |
| /A8 ~ A15             | 8     Output     Address bus: The upper 8 bits address bus for external memory       Input     Port 31: 1-bit input port                                      |              | Address bus: The upper 8 bits address bus for external memory                                                                           |
| P31                   | 4                                                                                                                                                             | Input        | Port 31: 1-bit input port                                                                                                               |
| /RxD                  | 1                                                                                                                                                             |              | Receives Serial Data                                                                                                                    |
| P32                   | 4                                                                                                                                                             | Output       | Port 32: 1-bit output port                                                                                                              |
| /SCLK                 | 1                                                                                                                                                             |              | Serial clock output                                                                                                                     |
| P33                   | 4                                                                                                                                                             | Output       | Port 33: 1-bit output port                                                                                                              |
| /TxD                  | 1                                                                                                                                                             |              | Transmitter Serial Data                                                                                                                 |
| P35                   | 4                                                                                                                                                             | Outrut       | Port 35: 1-bit output port                                                                                                              |
| /RD                   | 1                                                                                                                                                             | Output       | Read: Generates strobe signal for reading external memory                                                                               |
| P36                   | 4                                                                                                                                                             | Outrut       | Port 36: 1-bit output port                                                                                                              |
| /WR                   | 1                                                                                                                                                             | Output       | Write: Generates strobe signal for writing into external memory                                                                         |
| P37                   |                                                                                                                                                               |              | Port 37: 1-bit input port                                                                                                               |
| /WAIT                 | 1                                                                                                                                                             | Input        | Wait: Input pin for connecting slow speed memory or peripheral LSI                                                                      |
| /T01                  |                                                                                                                                                               | Output       | Timer output 1: Output of Timer 0 or 1                                                                                                  |
|                       |                                                                                                                                                               |              | Port 80: 1-bit input port                                                                                                               |
| P80                   | 1                                                                                                                                                             | Input        | Interrupt request pin 0: Interrupt request pin (Level/rising edge is programmable)                                                      |
| /INTO                 |                                                                                                                                                               |              |                                                                                                                                         |
|                       |                                                                                                                                                               |              | Port 81: 1-bit input port                                                                                                               |
| P81                   | 4                                                                                                                                                             | lanut        | Interrupt request pin 1: Interrupt request pin (Rising edge)                                                                            |
| /INT1<br>/TI2         | 1                                                                                                                                                             | Input        |                                                                                                                                         |
| ,                     |                                                                                                                                                               |              | Timer input 2: Counter/capture trigger signal for Timer 2                                                                               |
| NMI                   | 1                                                                                                                                                             | Input        | Non-maskable interrupt request pin: Falling edge interrupt request pin                                                                  |
| CLK                   | 1                                                                                                                                                             | Output       | Clock output: Generates clock pulse at 1/4 frequency of clock oscillation. It is pulled up internally during resetting                  |
| ĒĀ                    | 1                                                                                                                                                             | Input        | External access: Connects with $V_{CC}$ pin in the TMP90C802A using internal ROM, and with GND pin the TMP90C803A with no internal ROM. |
| RESET                 | 1                                                                                                                                                             | Input        | Reset: Initializes the TMP90C802A/803A. (Built-in pull-up resister)                                                                     |
| X1/X2                 | 2                                                                                                                                                             | Input/Output | Pin for quartz crystal or ceramic resonator (1 ~ 12.5MHz)                                                                               |
| V <sub>CC</sub>       | 1                                                                                                                                                             | -            | Power supply (+5V)                                                                                                                      |
| V <sub>SS</sub> (GND) | 1                                                                                                                                                             | _            | Ground (0V)                                                                                                                             |

# 3. Operation

This chapter describes the functions and the basic operations of the TMP90C802A in every block.

# 3.1 CPU

TMP90C802A includes a high performance 8-bit CPU. For the function of the CPU, see the book TLCS Series CPU Core Architecture concerning CPU operation. This chapter explains exclusively the functions of the CPU of TMP90C802A which are not described in that book.

# 3.1.1 Reset

The basic timing of the reset operation is indicated in Figure 3.1. In order to reset the TMP90C802A, the RESET input must be maintained at the "0" level for at least ten system clock cycles (10 stated: 2µsec at 10MHz) within an operating voltage band and with a stable oscillation. When a reset request is accepted, all I/O ports (Port 0/data bus D0 ~ D7, Port 1/ address bus A0 to A7, Port 2/address bus A8 to A15) function as input ports (high impedance state). Output ports (P32, P33, P35 (RD) and P36 (WR) and CLK turn to "1". Input ports remain unchanged.

The registers of the CPU also remain unchanged. Note, however, that the program counter "PC" and the interrupt enable flag IFF are cleared to "0". Register A shows an undefined status.

When the reset is cleared, the CPU starts executing instructions from the address 0000H.





# 3.1.2 EXF (Exchange Flag)

For TMP90C802A, "EXF", which is inverted when the command "EXX" is executed to transfer data between the main register and the auxiliary register, is allocated to the first bit of memory address FFD2H.

|         |                    | 7                 | 6                                                                                                             | 5              | 4                                                                        | 3                                                        | 2                            | 1                                                          | 0                                         |
|---------|--------------------|-------------------|---------------------------------------------------------------------------------------------------------------|----------------|--------------------------------------------------------------------------|----------------------------------------------------------|------------------------------|------------------------------------------------------------|-------------------------------------------|
| WDMOD   | bit Symbol         | WDTE              | WDTP1                                                                                                         | WDTP0          | WARM                                                                     | HALTM1                                                   | HALTM0                       | EXF                                                        | DRIVE                                     |
| (FFD2H) | Read/Write         | R / W             | R /                                                                                                           | w              | R / W                                                                    | R/                                                       | W                            | R                                                          | R/W                                       |
|         | Resetting<br>Value | 1                 | 0                                                                                                             | 0              | 0                                                                        | 0                                                        | 0                            | Undefined                                                  | 0                                         |
|         | Function           | 1 : WDT<br>Enable | WDT Detec<br>00: 2 <sup>14</sup> /<br>01: 2 <sup>16</sup> /<br>10: 2 <sup>18</sup> /<br>11: 2 <sup>20</sup> / | fc<br>fc<br>fc | Warming<br>up time<br>0: 2 <sup>14</sup> / fc<br>1: 2 <sup>16</sup> / fc | Standby mo<br>00: RUN<br>01: STO<br>10: IDLI<br>11: IDLI | N mode<br>PP mode<br>E1 mode | Invert<br>each time<br>EXX inst-<br>ruction is<br>executed | 1:<br>to drive<br>pins in<br>STOP<br>mode |

# 3.1.3 Wait Control

For TMP90C802A, a wait control register (WAITC) is allocated

to the 6th and 7th bits of memory address FFC7H.

|         |                    | 7      | 6                               | 5                                                                        | 4                             | 3                                               | 2                                    | 1                                                | 0                            |
|---------|--------------------|--------|---------------------------------|--------------------------------------------------------------------------|-------------------------------|-------------------------------------------------|--------------------------------------|--------------------------------------------------|------------------------------|
| P3CR    | bit Symbol         | WAITC1 | WAITC0                          | RDE                                                                      | ODE                           | TXDC1                                           | TXDC0                                | RXDC1                                            | RXDC0                        |
| (FFC7H) | Read/Write         | R      | / W                             | R / W                                                                    | R / W                         | R                                               | /w                                   | R/                                               | w                            |
|         | Resetting<br>Value | 0      | 0                               | 0                                                                        | 0                             | 0                                               | 0                                    | 0                                                | 0                            |
|         | Function           |        | ate wait<br>rmal wait<br>n wait | RD control<br>0: RD for<br>only<br>external<br>access<br>1: Always<br>RD | control<br>0: CMOS<br>1: Open | P33<br>00: Out<br>01: Out<br>10: TxD<br>11: TxD | P32<br>Out<br>TxD<br>Out<br>RŤŚ/SCLK | P31<br>00: In<br>01: In<br>10: RxD<br>11: Not us | P30<br>In<br>RxD<br>In<br>ed |

## 3.2 Memory Map

The TMP90C802A supports a program memory of up to 64K bytes.

The program/data memory may be assigned to the address space from 0000H to FFFFH.

(1) Internal ROM

The TMP90C802A internally contains an 8K byte ROM. The address space from 0000H ~ 1FFFH is provided to the ROM. The CPU starts executing a program from 0000H by resetting.

The addresses 0010H ~ 007FH in this internal ROM area are used for the entry area for the interrupt processing. The TMP90C803A does not have a built-in ROM; therefore, the address space 0000H ~ 1FFFFH is used as external memory space.

#### (2) Internal RAM

The TMP90C802A also contains a 256 byte RAM, which is allocated to the address space from FFC0H ~ FFBFH. The CPU allows the access to the whole RAM area (FF00H ~ FFBFH, 192 bytes) by a short operation code (opcode) in a "direct addressing mode".

The addresses from FF30H ~ FF7FH in this RAM area can be used as parameter area for micro DMA processing (and for any other purposes when the micro DMA function is not used).

(3) Internal I/O

The TMP90C802A provides a 48-byte address space as an internal I/O area, whose addresses range from FFC0H ~ FFEFH. This I/O area can be accessed by the CPU using a short opcode in the "direct addressing mode". Figure 3.2 is a memory map indicating the area accessible by the CPU in the respective addressing mode.





# **3.3 Interrupt Functions**

The TMP90C802A supports a general purpose interrupt processing mode and a micro DMA processing mode that enables automatic data transfer by the CPU for internal and external interrupt requests.

After the reset state is released, all interrupt requests are

processed in the general purpose interrupt processing mode. However, they can be processed in the micro DMA processing mode by using a MDA enable register to be described later. Figure 3.3 (1) is a flow chart of the interrupt response sequence.





When an interrupt is requested, the source of the interrupt transmits the request to the CPU via an internal interrupt controller. The CPU starts the interrupt processing if it is a non-maskable or maskable interrupt requested in the EI state. However, a maskable interrupt requested in the DI state (IFF = "0") is ignored.

Having acknowledged an interrupt, the "CPU" reads out the interrupt vector from the internal interrupt controller to find out the interrupt source.

Then, the CPU checks if the interrupt requests the general purpose interrupt processing or the micro DMA processing, and proceeds to each processing.

As the reading of an interrupt vectors is performed in the internal operating cycles, the bus cycle results in dummy cycles.

#### 3.3.1 General Purpose Interrupt Processing

A general purpose interrupt is processed as shown in Figure 3.3 (2).

The CPU stores the contents of the program counter PC and the register pair AF (including the interrupt enable flag (IFF) before the interrupt) into the stack, and resets the interrupt enable flag IFF to "0" (disable interrupts). In then transfers the value of the interrupt vector "V" to the program counter, and the processing jumps to an interrupt processing program.

The overhead for the entire process from accepting an interrupt to jumping to an interrupt processing program is 20 states.



#### Figure 3.3 (2). General Purpose Interrupt Processing Flowchart

An interrupt (Maskable and Non-maskable) processing program ends with a RETI instruction.

When this instruction is executed, the data previously stacked from the program counter PC and the register pair AF are restored.

After the CPU reads out the interrupt vector, the interrupt source acknowledges that the CPU accepts the request, and clears the request.

A non-maskable interrupt cannot be disabled by programming. A

maskable interrupt, on the other hand, can be enabled or disabled by programming. An interrupt enable flip-flop (IFF) is provided on the bit 5 of Register F in the CPU. The interrupt is enabled or disabled by setting IFF to "1" by the El instruction or to "0" by the Dl instruction, respectively. IF is reset to "0" by the reset operation or the acceptance of any interrupt (including non-maskable interrupt). the interrupt can be enabled after the subsequent instruction of El instruction is executed.

Table 3.3 (1) lists the possible interrupt sources.

| Priority<br>order                      | Туре            | Interrupt source                                                                                                                                                                                        | Vector<br>Value<br>÷ 8                               | Vector<br>Value                                      | Start<br>address of general<br>purpose interrupt<br>processing       | Start<br>address of<br>Micro DMA<br>processing<br>parameter |
|----------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------|
| 1<br>2<br>3                            | Non<br>maskable | SWI instruction<br>NMI (Input from NMI pin)<br>INTWD (watchdog)                                                                                                                                         | 02H<br>03H<br>04H                                    | 10H<br>18H<br>20H                                    | 0010H<br>018H<br>0020H                                               | -<br>-<br>-                                                 |
| 4<br>5<br>6<br>7<br>8<br>9<br>10<br>11 | Maskable        | INTO (External input 0)<br>INTTO (Timer 0)<br>INTT1 (Timer 1)<br>INTT2 (Timer 2)<br>INTT3 (Timer 3)<br>INT1 (External input 1)<br>INTRX (End of serial receiving)<br>INTTX (End of serial transmission) | 05H<br>06H<br>07H<br>08H<br>09H<br>0AH<br>0EH<br>0FH | 28H<br>30H<br>38H<br>40H<br>48H<br>58H<br>70H<br>78H | 0028H<br>0030H<br>0038H<br>0040H<br>0048H<br>0058H<br>0070H<br>0078H | –<br>FF30H<br>FF38H<br>–<br>–<br>–<br>FF70H<br>FF78H        |

# Table 3.3 (1) Interrupt Sources

The "priority order" in the table shows the order of the interrupt source to be acknowledge by the CPU when more than one interrupt are requested at one time.

In interrupt of fourth and fifth orders are requested simultaneously, for example, an interrupt of the "5th" priority is acknowledged after a "4th" priority interrupt processing has been completed by a RETI instruction. However, a lower priority interrupt can be acknowledged immediately by executing an EI instruction in a program that processes a higher priority interrupt.

The internal interrupt controller merely determines the priority of the sources of interrupts to be acknowledged by the CPU when more than one interrupt are requested at a time. It is, therefore, unable to compare the priority of interrupt being executed with the one being requested.

#### 3.3.2 Micro DMA Processing

Figure 3.3 (3) is a flow chart of the micro DMA processing. Parameters (addresses of source and destination, and transfer mode) for the data transfer between memories are loaded by the CPU from an address modified by an interrupt vector value. After the data transfer between memories according to these parameter, these parameters are updated and saved into the original locations. The CPU then decrements the number of transfers, and completes the micro DMA processing unless the result is "0".

If the number of transfer becomes "0", the CPU proceeds to the general purpose interrupt handling described in the previous chapter.



Figure 3.3 (3). Micro DMA Processing Flowchart

The micro DMA processing is performed by using only hardware to process interrupts mostly completed by simple data transfer. The use of hardware allows the micro DMA processing to handle the interrupt in a higher speed that the conventional methods using software. the CPU registers are not affected by the micro DMA processing.

Figure 3.3 (4) shows the functions of parameters used in the micro DMA processing.



Figure 3.3 (4). Parameters for Micro DMA Processing

Parameters for the micro DMA processing are located in the internal RAM area (See Table 3.3 (1) Interrupt Sources). The start address of each parameter is "FF00H + interrupt vector value", from which a six bytes' space is used for the parameter. This space can be used for any other memory purposes if the micro DMA processing is not used.

The parameters normally consist of the number of transfer, addresses of destination and source, and transfer mode. The number of transfer indicates the number of data transfer accepted in the micro DMA processing.

The amount of data transferred by a single micro DMA

processing is one or two bytes. The number of transfers is 256 when the number of transfers value is "00H". Both the destination and source addresses are specified by 2-byte data. The address space available for the micro DMA processing ranges from 0000H to FFFFH.

Bits 0 and 1 of the transfer mode indicates the mode updating the source and/or destination, and the bit 2 indicates the data length (one byte or two bytes).

Table 3.3 (2) shows the relation between the transfer mode and the result of updating the destination/source addresses.

| Table 3.3 (2) Addresses Updated by Micro |  |
|------------------------------------------|--|
| DMA Processing                           |  |

| Transfer<br>Mode | Function                                                      | Destination<br>address | Source<br>address |
|------------------|---------------------------------------------------------------|------------------------|-------------------|
| 000              | 1-byte transfer: Fix the current source/destination addresses | 0                      | 0                 |
| 001              | 1-byte transfer: Increment the destination address            | +1                     | 0                 |
| 010              | 1-byte transfer: Increment the source address                 | 0                      | +1                |
| 011              | 1-byte transfer: Decrement the source address                 | 0                      | -1                |
| 100              | 2-byte transfer: Fix the current source/destination addresses | 0                      | 0                 |
| 101              | 2-byte transfer: Increment the destination address            | +2                     | 0                 |
| 110              | 2-byte transfer: Increment the source address                 | 0                      | +2                |
| 111              | 2-byte transfer: Decrement the source address                 | 0                      | -2                |

In the 2 byte transfer mode, data are transferred as follows:

(Destination address)  $\leftarrow$  (Source address) (Destination address + 1)  $\leftarrow$  (Source address + 1)

Similar data transfers are made in the modes that "decrement the source address", but the updated address are different as shown in the Table 3.3 (2).

Figure 3.3 (5) shows an example of the micro DMA processing that handles data receiving of internal serial I/O.

This is an example of executing "an interrupt processing program after serial data receiving" after receiving 7-frame data (Assume 1 frame = 1 byte for this example) and saving them into the memory addresses from FF00H to FF06H.

| -         | SIOINIT<br>1, (0FFE6H)           | ; | Initial setting for serial addressing.<br>Enable an interrupt for serial data<br>receiving.                |
|-----------|----------------------------------|---|------------------------------------------------------------------------------------------------------------|
| SET       | 1, (OFFE8H)                      | ; | Set the micro DMA processing mode for the interrupt.                                                       |
| LD<br>LDW | (0FF7OH),7<br>(0FF71H),          | ; | Set the number of transfer $= 7$                                                                           |
|           | OFFOOH                           | ; | Set FF00H for the destination address.                                                                     |
| LDW       | (0FF73H),                        |   |                                                                                                            |
|           | OFFEBH                           | ; | Set FFEBH for the source (serial                                                                           |
| LD        | (OFF75H),1                       | ; | receiving buffer) address.<br>Set the transfer mode (1-byte<br>transfer:Increment destination<br>address.) |
| EI        |                                  |   |                                                                                                            |
| :         |                                  |   |                                                                                                            |
| :         | 007011                           |   |                                                                                                            |
| ORG       | 0070H                            |   |                                                                                                            |
|           | ipt processing<br>erial data rec |   |                                                                                                            |

RETI



The bus operation in the general- purpose interrupt processing and the micro DMA processing is shown in "Table 1.4 (2) Bus Operation for Executing Instructions" in the previous section.

The micro DMA processing time (when the number of

transfer is not decremented to 0) is 46 states (9.2 $\mu$ s at 10MHz oscillation frequency) without regard to the 1-byte/2-byte transfer mode.

Figure 3.3 (6) shows the interrupt processing flowchart.



Figure 3.3 (6). Interrupt Processing Flowchart

#### 3.3.3 Interrupt Controller

Figure 3.3 (8) outlines the interrupt circuit. The left side of this figure represents an interrupt controller, and the right side comprises the CPU's interrupt request signal circuit and HALT release signal circuit.

The interrupt controller consists of Interrupt Request Flipflops, Interrupt Enable flags, and micro DMA enable flags allocated to each of 14 channels. The Interrupt Request Flip-flops serve to latch interrupt requests from peripherals. Each Flipflop is reset to "0" when a reset or interrupt is acknowledged by the CPU and the vector of the interrupt channel is read into the CPU, or when the CPU executes an instruction that clears an Interrupt Request Flip-flop for the specified channel (write "vector divided by 8" in the memory address FFC3H). For example, by executing.

LD (FFC3H), 58H/8,

The Interrupt Request Flip-flops for the interrupt channel "INT1" whose vector is 58H is reset to"0". The status of an Interrupt Request Flip-flops is found out by reading the memory address FFC2H or FFC3H. "0" denotes

there is not interrupt request, and "1" denotes that an interrupt is requested. Figure 3.3 (7) illustrates the bit configuration indicating the status of Interrupt Request Flip-flops.



(Caution) Writing "vector divided by 8" into the memory address FFC3II clears the Flip-Flop for the specified interrupt request.





Figure 3.3 (8). Block Diagram of Interrupt Controller

The interrupt enable flags provided for all interrupt request channels are assigned to the memory address FFE6H to FFE7H. Setting any of these flags to "1" enables an interrupt of the respective channel. These flags are initialized to "0" by resetting.

Clear the interrupt enable flag in the DI status.

The micro DMA enable flag also provided for each interrupt request channel is assigned to the memory address FFE7H to

FFE8H. The interrupt processing for each channel is placed in the micro DMA processing mode by setting this flag to "1". This flag is initialized to "0" (general purpose interrupt processing mode) by resetting.

Figure 3.3 (9) shows the bit configuration of the interrupt enable flags and micro DMA enable flags.

The external interrupt functions are shown below.

| Interrupt | Common Terminal | Mode         | How to set                                 |
|-----------|-----------------|--------------|--------------------------------------------|
| NMI       | -               | Falling edge | _                                          |
| INTO      | P80             |              | P8CR < EDGE> = 0<br>P8CR <edge> = 1</edge> |
|           |                 | Rising edge  |                                            |
| INT1      | P81             |              | -                                          |

For the pulse width for the external interrupts, see section 4.7 "Interrupt Operation".

Attention should be paid to the following three modes having special circuits:

| INTO Level mode  | IF INT0 is not an edge-based interrupt, the function of Interrupt Request Flip-flop is cancelled. Therefore, the interrupt request signal must be held<br>until the interrupt request is acknowledged by the CPU. A change in the mode (edge to level) automatically clears the interrupt request flag.<br>When the CPU has been put in the interrupt response sequence with INT0 level mode, it is necessary to leave INT0 at "1" until the second<br>bus cycle of the interrupt response sequence is completed. Also, "1" must always be held until HALT is cleared when using the INT0 level<br>mode to clear HALT. (USE care to prevent noise changing "1" back to "0".)<br>When switching from the level mode to the edge mode, the interrupt request flag set in the level mode is not cleared; therefore, use the fol-<br>lowing sequence to clear the interrupt request flag.<br>DI<br>LD (OFFD1H), 01H: switch from level to edge<br>LD (OFFC3H), 05H: clear interrupt request flag<br>El |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INTRX level mode | The Interrupt Request Flip-flop is cleared only by resetting or reading the serial channel receiving buffer, and not by an instruction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

| Symbol<br>ad/Write<br>settig | 7<br>IET2                 | 6<br>IET3                        | 5                                                                                                                    | 4<br>IE1                                                                                                                                                | 3                                                                                                                                                                                    | 2                                                                                                                                                 | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------------------|---------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| settig                       |                           |                                  |                                                                                                                      |                                                                                                                                                         |                                                                                                                                                                                      | -                                                                                                                                                 | IERX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | IETX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| settig                       |                           |                                  |                                                                                                                      | R/                                                                                                                                                      | w                                                                                                                                                                                    | •                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                              | 0                         | 0                                | -                                                                                                                    | 0                                                                                                                                                       | -                                                                                                                                                                                    | -                                                                                                                                                 | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| lue<br>nction                |                           | :                                | :<br>1 : Enat                                                                                                        | :<br>ole                                                                                                                                                |                                                                                                                                                                                      | Disable                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                              |                           |                                  |                                                                                                                      |                                                                                                                                                         |                                                                                                                                                                                      |                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                              |                           |                                  |                                                                                                                      |                                                                                                                                                         |                                                                                                                                                                                      |                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                              |                           |                                  |                                                                                                                      |                                                                                                                                                         |                                                                                                                                                                                      |                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | menupten                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                              |                           |                                  |                                                                                                                      |                                                                                                                                                         |                                                                                                                                                                                      |                                                                                                                                                   | → INT1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | interrupt ena                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                              |                           |                                  |                                                                                                                      |                                                                                                                                                         |                                                                                                                                                                                      |                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | interrupt ena                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                              |                           |                                  |                                                                                                                      |                                                                                                                                                         |                                                                                                                                                                                      |                                                                                                                                                   | -> INTT2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | interrupt ena                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                              |                           |                                  |                                                                                                                      |                                                                                                                                                         |                                                                                                                                                                                      |                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                              |                           | N                                | licro DMA                                                                                                            | , interrup                                                                                                                                              | ot enable f                                                                                                                                                                          | flag                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                              | 7                         | 6                                | 5                                                                                                                    | 4                                                                                                                                                       | 3                                                                                                                                                                                    | 2                                                                                                                                                 | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Symbol                       | 0                         | -                                | DET0                                                                                                                 | DET1                                                                                                                                                    | -                                                                                                                                                                                    | IEO                                                                                                                                               | IETO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | IET1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| ad/Write                     |                           | R /                              | w                                                                                                                    |                                                                                                                                                         | R/W                                                                                                                                                                                  |                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| settig<br>lue                | 0                         | -                                | 0                                                                                                                    | 0                                                                                                                                                       | -                                                                                                                                                                                    | 0                                                                                                                                                 | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| nction                       | 1 : E                     | nable                            | 0 : Di                                                                                                               | isable                                                                                                                                                  | 1                                                                                                                                                                                    | : Enable                                                                                                                                          | 0 : Disa                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ble                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                              |                           |                                  |                                                                                                                      |                                                                                                                                                         |                                                                                                                                                                                      |                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | interrupt ena                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                              |                           |                                  |                                                                                                                      |                                                                                                                                                         |                                                                                                                                                                                      |                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | interrupt ena                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                              |                           |                                  |                                                                                                                      |                                                                                                                                                         |                                                                                                                                                                                      |                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | interrupt ena                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                              |                           |                                  |                                                                                                                      | L                                                                                                                                                       |                                                                                                                                                                                      |                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | DMA enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                              |                           |                                  | L                                                                                                                    |                                                                                                                                                         |                                                                                                                                                                                      |                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                              |                           |                                  |                                                                                                                      |                                                                                                                                                         |                                                                                                                                                                                      |                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                              |                           |                                  |                                                                                                                      |                                                                                                                                                         |                                                                                                                                                                                      |                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                              |                           |                                  |                                                                                                                      |                                                                                                                                                         |                                                                                                                                                                                      |                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                              |                           |                                  |                                                                                                                      |                                                                                                                                                         |                                                                                                                                                                                      |                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                              |                           |                                  |                                                                                                                      | DMA ena                                                                                                                                                 |                                                                                                                                                                                      |                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                              | 7                         | 6                                | 5                                                                                                                    | 4                                                                                                                                                       | 3                                                                                                                                                                                    | 2                                                                                                                                                 | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                              |                           |                                  |                                                                                                                      |                                                                                                                                                         |                                                                                                                                                                                      |                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Symbol                       | -                         | -                                | -                                                                                                                    | -                                                                                                                                                       | -                                                                                                                                                                                    | -                                                                                                                                                 | DERX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | DETX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| ad/Write                     |                           | -                                | -                                                                                                                    | -                                                                                                                                                       | -                                                                                                                                                                                    | -                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | /W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                              | ad/Write<br>settig<br>lue | Symbol 0<br>ad/Write<br>settig 0 | 7         6           Symbol         0         -           ad/Write         R /           settig         0         - | 7         6         5           Symbol         0         -         DET0           ad/Write         R / W           settig         0         -         0 | 7         6         5         4           Symbol         0         -         DET0         DET1           ad/Write         R/W         settig         0         -         0         0 | 7         6         5         4         3           Symbol         0         -         DET0         DET1         -           ad/Write         R/W | Micro DMA, interrupt enable flag           7         6         5         4         3         2           Symbol         0         -         DET0         DET1         -         IE0           ad/Write         R/W         R         R         9         1         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0 | Micro DMA, interrupt enable flag         7       6       5       4       3       2       1         Symbol       0       -       DET0       DET1       -       IE0       IET0         ad/Write       R/W       R/W       R/W       settig       0       -       0       0         iue       0       -       0       0       -       0       0         inction       1 : Enable       0 : Disable       1 : Enable       0 : Disable       1 : Enable       0 : Disable         INTT0       INT0       INT0       INT0       INT0       INT0 |

↓INTTX DMA enable flag

Figure 3.3 (9). Interrupt/Micro DMA Enable Flags

#### **3.4 Standby Function**

When a HALT instruction is executed, the TMP90C802 selects one of the following modes as determined by the halt mode set register:

- (1) RUN: Suspends only the CPU operation. The power consumption remains unchanged.
- (2) IDLE1: Suspends all internal circuits except the inter nal oscillator. In this mode, the power con sumption is less than 1/10 of that in the normal operation.
- (3) IDLE2: Operate only the internal oscillator and specific internal I/O devices. The power consumption is about 1/3 of that in the normal operation.
- (4) STOP: Suspends all internal circuits including the internal oscillator. In this mode, the power consumption is considerably reduced.

The HALT mode set register WDMOD <HALTM 1, 0> is assigned too the bits 2 and 3 of the memory address FFD2H in the internal I/O register area (other bits are used to control other functions). The register is reset to "00" (RUN mode) by resetting.

These HALT state can be released by resetting or requesting an interrupt. The methods for releasing the HALT status are shown in Table 3.4 (2).

Either a non-maskable or maskable interrupt with El (enable interrupt) condition is acknowledged and interrupt processing is processed. A maskable interrupt with Dl instruction that follows the HALT instruction, but the interrupt request flag is held at "1".

But if interrupt request occur before MPU practices "HALT" command in the state of DI and it latches interrupt request flag, it causes to release HALT state and to do state will be released as soon as after MPU practices "HALT" command. (MPU doesn't HALT state.)

Therefore clear interrupt request flag or disable interrupt enable flag before MPU practices "HALT" command.

ex) MPU becomes STOP mode in the state of DI and release it byINT0 interrupt.(But "built-in I/O" uses only Tomer 0")

| DI<br>SET<br>RES<br>LD<br>HALT | 2, (INTEH) ;<br>1, (INTEH) ;<br>(WDMOD), 04H ; | INT0 interrupt enable<br>INT0 interrupt disable<br>STOP mode |
|--------------------------------|------------------------------------------------|--------------------------------------------------------------|
|                                |                                                |                                                              |

After release "HALT"' Practice Program

When the halt status is released by a reset, the status in effect before entering the halt status (including built-in RAM) is held. The RAM contents may not be held, however, if the HALT instruction is executed within the built-in RAM.



Figure 3.4 (1). HALT Mode Set Register

# 3.4.1 RUN Mode

Figure 3.4 (2) shows the timing for releasing the HALT state by interrupts in the RUN/IDLE 2 mode.

In the RUN mode, the system clock in the MCU continues to operate even after a HALT instruction is executed. Only the

CPU stops executing the instruction. Until the HALT state is released, the CPU repeats dummy cycles. In the HALT state, an interrupt request is sampled with the rising edge of the "CLK" signal.



Figure 3.4 (2). Timing Chart for Releasing the HALT State by Interrupts in RUN/IDLE 2 Modes

#### 3.4.2 IDLE 1 Mode

Figure 3.4 (3) illustrates the timing for releasing the HALT state by interrupts in the IDLE 1 mode.

In the IDLE 1 mode, only the internal oscillator and the watchdog timer operate. The system clock in the MCU stops, and the CLK signal is fixed at the "1" level.

In the HALT state, an interrupt request is sampled asynchronously with the system clock, however the HALT release (restart of operating) is performed synchronously with it.

Note: An interrupt requested by the watchdog timer is prohibited through the HALT period in this mode.



Figure 3.4 (3). Timing chart of HALT Released by Interrupts in IDLE1 Mode

#### 3.4.3 IDLE 2 Mode

Figure 3.4 (2) shows the timing of HALT release caused by interrupts in the RUN/IDLE 2 mode.

In the IDLE 2 mode, the HALT state is released by an interrupt with the same timing as in the RUN mode, except the internal operation of the MCU. In the RUN mode, only the CPU stops executing the current instruction, and the system clock is supplied to all internal devices. In the IDLE 2 mode, however, the system clock is supplied to only specific internal I/O devices. As a result, the HALT state in the IDLE 2 mode requires only a 1/3 of the power consumed in the RUN mode. In the IDLE 2 mode, the system clock is supplied to the following I/O devices:

- 8-bit timer
- Serial interface
- Watchdog timer

#### 3.4.4 STOP Mode

Figure 3.4 (4) is a timing chart for releasing the HALT state by interrupts in the STOP mode.

The STOP mode is selected to stop all internal circuits including the internal oscillator. In this mode, all pins except special ones are put in the high-impedance state, independent of the internal operation of the MCU. Table 3.4 (1) summarizes the state of these pins in the STOP mode. Note, however, that the pre-halt state (The status prior to execution of HALT instruction) of all output pins can be retained by setting the internal I/O register WDMOD<DRVE (Drive enable: Bit 0 of memory address FFD2H) to "1". The content of this register is initialized to "0" by resetting.

When the CPU accepts an interrupt request, the internal oscillator is restarted immediately. However, to get the stabilized oscillation, the system clock starts its output after the time set by the warming up counter WDMOD<WARM> (Warming up: Bit 4 of memory address FFD2H). A warming-up time of either the clock oscillation time x  $2^{14}$  or x  $2^{16}$  can be set by setting this bit to either "0" or "1". This bit is initialized to "0" by resetting.



Figure 3.4 (4). Timing Chart of HALT Released by Interrupt in STOP Mode

The internal oscillator can be also restarted by the input of the RESET signal at "0" the CPU. In the Reset restart mode, however, the warming-up counter remains inactive in order to get the quick response of MCU when the power is turned on (Power on Reset). As a result, the normal operation may not be performed due to the unstable clock supplied immediately after restarting the internal oscillator. To avoid this, it is necessary to keep the RESET signal at "0" long enough too release the HALT state in the STOP mode.

|                          | In/Out                               | DRVE = 0 | DRVE = 1  |
|--------------------------|--------------------------------------|----------|-----------|
| PO                       | Input mode<br>Output mode            | –<br>OUT | –<br>OUT  |
| P1                       | Input mode<br>Output mode            |          | IN<br>OUT |
| P2                       | Input mode<br>Output mode            |          | IN<br>OUT |
| P3                       | Input pin<br>Output pin              |          | IN<br>OUT |
| P80 (INT0)<br>P81 (INT1) | Input pin<br>Input pin               | -        | IN*       |
| NMI<br>CLK<br>RESET      | Input pin<br>Output pin<br>Input pin | -        | "1"       |
| X1<br>X2                 | Input pin<br>Output pin              | -<br>"1" | <br>"1"   |

# Table 3.4 (1) State of Pins in STOP Mode

- \*: Intermediate bias is still applied to this pin in the zero cross detect mode.
- Indicates that input mode/input pin cannot be used for input and that the output mode/output pin have been set to high impedance.
- IN: The input enable status.

- IN: The input gate is operating. Fix the input voltage at either "0" or "1" to prevent the pin floating.
- OUT: The output status.

It is necessary to leave INTO at "1" until the second bus cycle of the interrupt response sequence is completed, when the STOP mode is released by the level mode of INTO.

# Table 3.4 (2) I/O Operation During Halt and How to Release the Halt Command

|                                | Halt m               | ode          | RUN                         | IDLE2                    | IDLE1 | STOP              |  |
|--------------------------------|----------------------|--------------|-----------------------------|--------------------------|-------|-------------------|--|
| WDMOD <haltm1, 0=""></haltm1,> |                      |              | 00                          | 11                       | 10    | 01                |  |
|                                | CPU                  |              |                             | alt                      |       |                   |  |
|                                | I/O port             |              | Keeps the state when the ha | It command was executed. |       | See Table 3.4 (1) |  |
|                                | 8-bit timer          |              |                             |                          |       | ł                 |  |
| Operation                      | 16-bit timer         |              |                             |                          |       | Lielt             |  |
| Block                          | Stepping moto        | r controller |                             |                          | Halt  |                   |  |
|                                | Serial interface     | )            | Upe                         | eration                  |       |                   |  |
|                                | Watchdog timer       |              |                             |                          |       |                   |  |
|                                | Interrupt controller |              |                             |                          |       |                   |  |
|                                |                      | NMI          | 0                           | 0                        | 0     | 0                 |  |
|                                |                      | INTWD        | 0                           | 0                        | -     | -                 |  |
|                                |                      | INTO         | 0                           | 0                        | 0     | 0                 |  |
|                                |                      | INTTO        | 0                           | 0                        | -     | -                 |  |
| Halt                           | Interrunt            | INTT1        | 0                           | 0                        | -     | -                 |  |
| Releasing                      | Interrupt            | INTT2        | 0                           | 0                        | -     | -                 |  |
| Source                         |                      | INTT3        | 0                           | 0                        | -     | -                 |  |
|                                |                      | INT1         | 0                           | 0                        | -     | -                 |  |
|                                |                      | INTRX        | 0                           | 0                        | -     | -                 |  |
|                                |                      | INTTX        | 0                           | 0                        | -     | -                 |  |
|                                | RESET                |              | 0                           | 0                        | 0     | 0                 |  |

O: Can be used to release the halt command.

-: Cannot be used to release the halt command.

## **3.5 Function of Ports**

The TMP90C802 contains total 32 pins input/output ports. These ports function not only for the general-purpose I/O but

also for the input/output of the internal CPU and I/O. Table 3.5 describes the functions of these ports.

| Port<br>name | Pin name                               | No. of<br>pins             | Direction                                              | Direction<br>set unit | Resetting<br>Value                                     | Pin name<br>for internal<br>function       |
|--------------|----------------------------------------|----------------------------|--------------------------------------------------------|-----------------------|--------------------------------------------------------|--------------------------------------------|
| Port 0       | P00 ~ P07                              | 8                          | I/O                                                    | Byte                  | Input                                                  | D0 ~ D7                                    |
| Port 1       | P10 ~ P17                              | 8                          | I/O                                                    | Byte                  | Input                                                  | A0 ~ A7                                    |
| Port 2       | P20 ~ P27                              | 8                          | I/O                                                    | Bit                   | Input                                                  | A8 ~ A15                                   |
| Port 3       | P31<br>P32<br>P33<br>P35<br>P36<br>P37 | 1<br>1<br>1<br>1<br>1<br>1 | Input<br>Output<br>Output<br>Output<br>Output<br>Input | -<br>-<br>-<br>-<br>- | Input<br>Output<br>Output<br>Output<br>Output<br>Input | RxD<br>SCLK<br>TxD<br>RD<br>WR<br>WAIT/T01 |
| Port 8       | P80<br>P81                             | 1<br>1                     | Input<br>Input                                         | -                     | Input<br>Input                                         | INT0<br>INT1/TI2                           |

# **Table 3.5 Functions of Ports**

These port pins function as the general-purpose input/output ports by resetting. The port pins, for which input or output is programmably selectable, function as input ports by resetting.

A separate program is required to use them for an internal function.

The TMP90C803A functions in the same way as the TMP90C802A except:

- Port 0 always functions as data bus (D0 to D7)
- Port 0 always functions as address bus (A0 to A7)
- Port 0 always functions as address bus (A8 to A15)
- P35 and P36 of always functions as data RD and WR pins, respectively.

# 3.5.1 Port 0 (P00 ~ P07)

Port 0 is an 8-bit general-purpose I/O port P0 whose I/O function is specified by the control register P01CR <P0C> in byte. By resetting all bits of the control register are initialized to "0", whereby, Port 0 turns to the input mode, and the contents of the output latch register are undefined.

In addition to the general-purpose I/O port function, it functions as a data bus (D0 ~ D7). Access of an external memory makes it automatically function as a data bus and <POC> are cleared to "0".



Figure 3.5 (1). Port 0

## 3.5.2 Port 1 (P10 ~ P17)

Port 1 is an 8-bit general-purpose I/O port P1 whose I/O function is specified by the control register P01CR<P1C> in byte. All bits of the output latch and the control register are initialized to "0" by resetting, whereby Port 1 is put in the input mode. In addition to the general-purpose I/O port function, it functions as an address but (A0  $\sim$  A7). The address bus function can be selected by setting only the external extension control register P01CR<EXT> to "1" regardless of the status of the above control register <P1C>. The register <EXT> is reset to "0" whereby Port 1 and Port 2 turn to the general-purpose I/O mode.



Figure 3.5 (2). Port 1

|                    | 7   | 6                      | 5                                     | 4              | 3             | 2                 | 1                                   | 0             |  |  |  |
|--------------------|-----|------------------------|---------------------------------------|----------------|---------------|-------------------|-------------------------------------|---------------|--|--|--|
| bit Symbol         | P07 | P06                    | P05                                   | P04            | P03           | P02               | P01                                 | P00           |  |  |  |
| (H) Read/Write     |     | R/W                    |                                       |                |               |                   |                                     |               |  |  |  |
| Resetting<br>Value |     |                        | · · · · · · · · · · · · · · · · · · · | Input I        | Node          |                   |                                     |               |  |  |  |
| Value              |     |                        |                                       |                |               |                   |                                     |               |  |  |  |
|                    |     |                        |                                       | Dent 1 Denist  |               |                   |                                     |               |  |  |  |
|                    | 7   | 6                      | 5                                     | Port 1 Regist  | 3             | 2                 | 1                                   | 0             |  |  |  |
| bit Symbol         | P17 | P16                    | P15                                   | P14            | P13           | P12               | P11                                 | P10           |  |  |  |
| H) Read/Write      |     |                        | ;                                     |                | N             |                   |                                     |               |  |  |  |
| Resetting<br>Value |     |                        |                                       | Input I        | Mode          |                   |                                     |               |  |  |  |
| value              |     |                        |                                       |                |               |                   |                                     |               |  |  |  |
|                    |     |                        |                                       |                |               |                   |                                     |               |  |  |  |
|                    | 7   | 6                      | Por<br>5                              | rt 0,1 Control | Register<br>3 | 2                 | 1                                   | 0             |  |  |  |
| R bit Symbol       | /   | IRFO                   | IRFTO                                 | 4<br>IRFT1     | 3             | EXT               | P1C                                 | POC           |  |  |  |
| H) Read/Write      |     |                        | R                                     | INFIT          |               | W                 | w                                   | w             |  |  |  |
| <b>I</b> 1         |     |                        |                                       |                |               |                   |                                     | 0             |  |  |  |
| Resetting<br>Value |     | 0                      | 0                                     | 0              |               | 0                 | 0                                   |               |  |  |  |
|                    |     | Interrupt Request Flag |                                       |                |               | P1, P2<br>Control | P1<br>Control                       | P0<br>Control |  |  |  |
| Function           |     | 1: Interru             | 1: Interrupt is requested             |                |               | 0: I/O port       |                                     | 0: In         |  |  |  |
|                    |     |                        |                                       |                |               | 1: Address        | 1: Out                              | 1: Out        |  |  |  |
| it                 |     |                        |                                       |                |               | bus               |                                     |               |  |  |  |
| Aodify             |     |                        | R                                     |                |               |                   |                                     |               |  |  |  |
|                    |     | See "3.3.3             | Interrupt                             | controller"    |               |                   | et I/O of Po                        | ort 0         |  |  |  |
|                    |     |                        |                                       |                |               | Г                 | 0 Input                             |               |  |  |  |
|                    |     |                        |                                       |                |               |                   | o mpac                              |               |  |  |  |
|                    |     |                        |                                       |                |               |                   | 1 Output                            |               |  |  |  |
|                    |     |                        |                                       |                |               |                   | 1 Outpu                             | t             |  |  |  |
|                    |     |                        |                                       |                |               |                   | 1 Outpur                            |               |  |  |  |
|                    |     |                        |                                       |                |               |                   | et I/O of Po                        |               |  |  |  |
|                    |     |                        |                                       |                |               |                   | et I/O of Po<br>0 Input             | rt 1          |  |  |  |
|                    |     |                        |                                       |                |               |                   | et I/O of Po                        | rt 1          |  |  |  |
|                    |     |                        |                                       |                |               |                   | et I/O of Po<br>0 Input<br>1 Output | irt 1         |  |  |  |
|                    |     |                        |                                       |                |               | se                | et I/O of Po<br>0 Input<br>1 Output | t 1           |  |  |  |

Figure 3.5 (3). Registers for Port 0 and 1

#### 3.5.3 Port 2 (P20 ~ P27)

Port 2 is an 8-bit general-purpose I/O port P2 whose I/O functions are specified by the control register P2CR for each bit. All bits of the output latch and the control register are initialized to "0" by resetting, where by Port 2 turns to the input mode.

In addition to the general-purpose I/O port function, it

functions as an address bus (A8 ~ A15). The address bus function can be selected by setting the register P01CR <EXT> (shared with port 1) to "1" and setting the Port 2 control register P2CR to the output mode. When the Port 2 control register P2CR is set to "0", Port 2 functions as an input port, regardless of the status of the <EXT> register.



Figure 3.5 (4). Port 2

|         |                    |       |     | Р   | ort 2 Regist | er   |     |     |     |  |
|---------|--------------------|-------|-----|-----|--------------|------|-----|-----|-----|--|
|         |                    | 7     | 6   | 5   | 4            | 3    | 2   | 1   | 0   |  |
| (FFC4H) | bit Symbol         | P27   | P26 | P25 | P24          | P23  | P22 | P21 | P20 |  |
|         | Read/Write         | R / W |     |     |              |      |     |     |     |  |
|         | Resetting<br>Value |       |     |     | Input        | Mode |     |     |     |  |

|         |                    | 7    | 6    | 5      | 4       | 3            | 2           | 1    | 0    |  |  |
|---------|--------------------|------|------|--------|---------|--------------|-------------|------|------|--|--|
|         | bit Symbol         | P27C | P26C | P25C   | P24C    | P23C         | P22C        | P21C | P20C |  |  |
| (FFC5H) | Read/Write         |      | W    |        |         |              |             |      |      |  |  |
|         | Resetting<br>Value | 0    | 0    | 0      | 0       | 0            | 0           | 0    | 0    |  |  |
| rohibit | Function           |      |      | 0 : In | 1:Out ( | I/O selected | bit by bit) |      |      |  |  |

Write

Set I/O of Port 2 and Address Bus

| P01CR<br>P2CR <ext><br/><p2xc></p2xc></ext> | 0           | 1           |
|---------------------------------------------|-------------|-------------|
| 0                                           | Input Port  | Input Port  |
| 1                                           | Output Port | Address Bus |

Note : Settings can be in units of bits. Here, P2CR<P2XC> is the Xth bit of P2CR.

Figure 3.5 (5). Registers for Port 2

#### 3.5.4 Port 3 (P30 ~ P33, P35 ~ P37)

Port 3 is an 6-bit general-purpose I/O port P3 with fixed I/O function. All bits of the output latch are initialized to "1" by resetting, and "High level" is generated to the output port.

In addition to the I/O port function, P31 ~ P31 have the I/O function for the internal serial interface, while P35 ~ P37 have the external memory control function. The additional functions can be selected by the control register P3CR. All bits of the control register are initialized by "0" by resetting, and the port turns to the general-purpose I/O Ports mode.

However, P37 is placed in the input mode after resetting, and turns to the TO1 output port mode after writing

#### P3C<WAIT1, 0> = 1, 1.

Further, access of an external memory makes P35 and P36 automatically function as the memory control pins (RD and WR), and access of an internal memory makes them function as general-purpose I/O ports.

When an external memory is accessed, therefore, the output latch registers P35 ( $\overline{\text{RD}}$ ) and P36 ( $\overline{\text{WR}}$ ) should be kept at "1" which is the initial value after the reset.

The P3CR <RDE> of the control register is intended for a pseudostatic RAM. When set to "1", it always functions as an RD pin. Therefore the RD pin outputs "0" (Enable) when it is an internal memory read and internal I/O read cycle.



Figure 3.5 (6). Port 3

|    |                    | 7      | 6                              | 5                                                                        | 4                  | 3                                                                                                                                                          | 2                                                                                                                 | 1                                              | 0                             |
|----|--------------------|--------|--------------------------------|--------------------------------------------------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------------------|
|    | bit Symbol         | P37    | P36                            | P35                                                                      | P34                | P33                                                                                                                                                        | P32                                                                                                               | P31                                            | P30                           |
| H) | Read/Write         | R      | R/W                            | R/W                                                                      | R                  | R/W                                                                                                                                                        | R/W                                                                                                               | R                                              | R                             |
|    | Resetting<br>Value | Input  | 1                              | 1                                                                        | Input              | 1                                                                                                                                                          | 1                                                                                                                 | Input                                          | Input                         |
|    |                    |        |                                | Port                                                                     | 3 Control R        | egister                                                                                                                                                    |                                                                                                                   |                                                |                               |
|    | $\sim$             | 7      | 6                              | 5                                                                        | 4                  | 3                                                                                                                                                          | 2                                                                                                                 | 1                                              | 0                             |
| ł  | bit Symbol         | WAITC1 | WAITC0                         | RDE                                                                      | ODE                | TXDC1                                                                                                                                                      | TXDC0                                                                                                             | RXDC1                                          | RXDC                          |
| H) | Read/Write         | R /    | W                              | R/W                                                                      | R/W                | R                                                                                                                                                          | / W                                                                                                               | R /                                            | W                             |
|    | Resetting<br>Value | 0      | 0                              | 0                                                                        | 0                  | 0                                                                                                                                                          | 0                                                                                                                 | 0                                              | 0                             |
|    | Function           |        | ate wait<br>mal wait<br>1 wait | RD Control<br>0: RD for<br>only<br>external<br>access<br>1: Always<br>RD | Control<br>0: CMOS | P33<br>00: Out<br>01: Out<br>10: TxD<br>11: TxD                                                                                                            | P32<br>Out<br>TxD<br>Out<br>ŘŤŠ/SCLK                                                                              | P31<br>00: In<br>01: In<br>10: RxD<br>11: Notu | P30<br>In<br>RxD<br>In<br>sed |
|    |                    |        |                                |                                                                          |                    |                                                                                                                                                            | See "3.8 Ser                                                                                                      | ial Channel'                                   | ,                             |
|    |                    |        |                                |                                                                          |                    | Set port       0     CM                                                                                                                                    | P33 to open<br>IOS output                                                                                         | drain outpu                                    |                               |
|    |                    |        |                                |                                                                          |                    | <ul> <li>Set port</li> <li>0 CM</li> <li>1 Op</li> </ul>                                                                                                   | P33 to open                                                                                                       | drain outpu<br>put                             |                               |
|    |                    |        |                                |                                                                          |                    | <ul> <li>Set port</li> <li>0 CM</li> <li>1 Op</li> <li>Set port</li> </ul>                                                                                 | P33 to open<br>IOS output<br>en drain out                                                                         | drain outpu<br>put<br>RD mode                  |                               |
|    |                    |        |                                |                                                                          |                    | <ul> <li>Set port</li> <li>0 CM</li> <li>1 Op</li> <li>Set port</li> <li>0 Ger</li> </ul>                                                                  | P33 to open<br>IOS output<br>en drain out<br>P35 to fixed                                                         | drain outpu<br>put<br>RD mode                  |                               |
|    |                    |        |                                |                                                                          |                    | <ul> <li>Set port</li> <li>0 CM</li> <li>1 Op</li> <li>Set port</li> <li>0 Ger</li> </ul>                                                                  | P33 to open<br>OS output<br>en drain out<br>P35 to fixed<br>neral-purpos<br>ed as RD Pin                          | drain outpu<br>put<br>RD mode                  |                               |
|    |                    |        |                                |                                                                          |                    | <ul> <li>Set port</li> <li>0 CM</li> <li>1 Op</li> <li>Set port</li> <li>0 Ger</li> <li>1 Fix</li> <li>WAIT co</li> </ul>                                  | P33 to open<br>OS output<br>en drain out<br>P35 to fixed<br>neral-purpos<br>ed as RD Pin                          | drain outpu<br>put<br>RD mode                  |                               |
|    |                    |        |                                |                                                                          |                    | <ul> <li>Set port</li> <li>0 CM</li> <li>1 Op</li> <li>Set port</li> <li>0 Get</li> <li>1 Fixt</li> <li>WAIT co</li> <li>00 2-s:</li> </ul>                | P33 to open<br>IOS output<br>en drain out<br>P35 to fixed<br>neral-purpos<br>ed as RD Pin<br>Introl               | drain outpu<br>put<br>RD mode                  |                               |
|    |                    |        |                                |                                                                          |                    | <ul> <li>Set port</li> <li>0 CM</li> <li>1 Op</li> <li>Set port</li> <li>0 Ger</li> <li>1 Fixe</li> <li>WAIT co</li> <li>00 2-s;</li> <li>01 No</li> </ul> | P33 to open<br>IOS output<br>en drain outp<br>P35 to fixed<br>neral-purpos<br>ed as RD Pin<br>introl<br>tate wait | drain outpu<br>put<br>RD mode<br>e I/O port    | t                             |

Port 3 Register

Figure 3.5 (7). Register for Ports 3

#### 3.5.5 Port 8 (P80 ~ P81)

Port 8 is a 2-bit general-purpose INPUT port P8. Port 8 also has the functions of interrupt request input, clock input for a timer/event counter. (1) P80/INT0

P80 is a general-purpose input port, also used as the external interrupt request input pin INTO. INTO allows the selection of either an "H" level interrupt or rising edge interrupt by using the control register P8CR<EDGE>.





#### (2) P81/INT1/TI2

P81 is a general-purpose input port, also used as the external request input pin INT1 and the clock input pin Tl2 for the timer/event counter.

This port incorporates a zero-cross detection circuit, and enables zero-cross detection by connecting an external capacitor. The zero-cross detection can be disable/enabled by using the control register P8CT<ZCE1>. This control register is reset to "0", making the zero-cross detection disabled by resetting.







Figure 3.5 (10). Registers for Port 8

## 3.6 Timers

The TMP90C802A incorporates four 8-bit timers.

The four 8-bit timers can be operated independently, and can also be functioned as two 16-bit timer by mode setting: Timer 2 has an event counter function, so that it can also be used as an 8-bit counter. Furthermore, it can be used as a 16-bit counter cascaded with Timer 3.

- 8-bit interval timer mode (4 timers)
- 16-bit interval timer mode (2 timers)
- 8-bit programmable pulse generation (PPG) output mode (Timer 0 and Timer 1)
- 8-bit PWM output mode (Timer 1) Possible arrangements: 8-bit x 2 and 16-bit x 1
- 8-bit event counter mode (Timer 2)
- 16-bit event counter mode (Timer 2 and Timer 3)
- Software counter latch function (Timer 2 and Timer 3)

## 3.6.1 8-bit Timers

The TMP90C802A incorporates four 8-bit interval timers (Timers 0, 1, 2 and 3), each of which can be operated independently. The cascade connection of Timer 0 and 1, or Timer 2 and 3 allows these timers used as 16-bit internal timers.

Figure 3.6 (1) is a block diagram of the 8-bit timers (Timer 0 and Timer 1).

Figure 3.6 (2) is a block diagram of the 8-bit timer/event counters (Timer 2 and Timer 3).

Each interval timer is composed of an 8-bit up-counter, an 8-bit comparator and an 8-bit timer register, with a Timer Flipflop (TFF1) provided to each pair of Timer 0/1.

Internal clocks (ØT1, ØT16 and ØT256), some of the input clock sources for the interval timers, are generated by the 9-bit prescaler shown in Figure 3.6 (3).

Their operating modes of the 8-bit timers and flip-flops are controlled by four control registers (TCLK, TFFCR, TMOD and TRUN).



Figure 3.6 (1). Block Diagram of 8-bit Timers (Timer 0 and 1)



Figure 3.6 (2). Block Diagram of 8-bit Timer/Counter (Timer 2 and Timer 3)

#### **1** Prescaler

An 9-bit prescaler is provided to further devide the clock frequency already divided to a 1/4 of the frequency of the source clock (fc).

It generates an input clock pulse for the 8-bit timers, 16bit timer/event counter, the baud-rate generator, etc. For the 8-bit timers, three types of clock are generated ( $\phi$ T1,  $\phi$ T16 and  $\phi$ T256).

The prescaler can be run or stopped by using the 5th bit TRUN <PRRUN> of the timer control register TRUN. Setting <PRRUN> to "1" makes the prescaler count, and setting it to "0" clears the prescaler to stop.

By resetting, <PRRUN> is initialized to "0", making the prescaler clear and stop.

|                                                                                         |                                                                                               | Cycle |         |
|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------|---------|
|                                                                                         | fc<br>Input<br>clock                                                                          | 8MHz  | 10MHz   |
|                                                                                         | φT1 (8/fc)                                                                                    | 1.0µs | 0.8µs   |
|                                                                                         | φT16 (128/fc)                                                                                 | 16µs  | 12.8µs  |
|                                                                                         | φT256 (2048/fc)                                                                               | 256µs | 204.8µs |
| Oscillator<br>circuit<br>fc<br>1/4<br>fc/4<br>fc/4<br>1/2<br>$\phi 1$<br>(System clock) | ¢T1 ¢T4 ¢T16<br>↑ ↑ ↑<br>1 2 3 4 5 6<br>9 Bit Prescaler<br>↑run/stop & clea<br>TRUN < PRRUN > |       | 56      |
|                                                                                         |                                                                                               |       | _       |
| fc/4                                                                                    |                                                                                               |       |         |
| ¢T1                                                                                     |                                                                                               |       |         |
| ¢T4                                                                                     |                                                                                               |       |         |

Figure 3.6 (3). Prescaler

## 2 Up-counter

This is an 8-bit binary counter that counts up by an input clock pulse specified by an 8-bit timer clock control register TCLK and an 8-bit timer mode register (TMOD).

The input clock pulse for Timer 0 and 2 is selected from øT1, øT16 and øT256 according to the setting of the TCLK register. When using Timer 2 as the counter, set bit 4 and bit 5 of TCLK to "0".

Example: When setting TCLK <TOCLK1, 0> = 0,1, øT1 is selected as the input clock pulse for Timer 0.

The input clock pulse to Timer 1 and 3 is selected according to the operating mode. In the 16-bit timer mode, the overflow output of Timer 0 and 2 is automatically selected as the input clock pulse, regardless of the setting of the TCLK register.

In the other operating modes, the clock pulse is selected among the internal clocks øT1, øT16 and øT256, and the output of the Timer 0 and 2 comparator (match signal).

Example: If TMOD <T10M1, 0> = 0, 1, the overflow output of Timer 0 is selected as the input clock to Timer 1. (16 bit timer mode)

> If TMOD <T10M10> = 0, 0 and TCLK <T1CLK1, 0> = 0, 1,  $\emptyset$ T1 is selected as the input clock to Timer 1. (8-bit timer mode)

The operating mode is selected by the TMOD register. This register is initialized to TMOD <T10M1, 0> = 0, 0/TMOD <T32M1, 0> = 0, 0 by resetting, whereby the up-counter is place in the 8-bit timer mode.

Functions, count, stop or clear of the up-counter can be controlled for each interval timer by the timer control register TRUN.

By resetting, all up-counters are cleared to stop the timers.



Figure 3.6 (4). 8-bit Timer Mode Register TMOD

|                       | Tim       | er 3   | Time      | er 2   | Tim                                                         | er 1                                                                                       | Timer 0                                        |                                                                                | 1                                            |
|-----------------------|-----------|--------|-----------|--------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------------|--------------------------------------------------------------------------------|----------------------------------------------|
|                       | 7         | 6      | 5         | 4      | 3                                                           | 2                                                                                          | 1                                              | 0                                                                              |                                              |
| TCLK bit Symbol       | T3CLK1    | T3CLK0 | T2CLK1    | T2CLK0 | T1CLK1 T1CLK0                                               |                                                                                            | T0CLK1                                         | T0CLK0                                                                         |                                              |
| (FFD8H)<br>Read/Write | R/        | w      | R/        | w      | R                                                           | /w                                                                                         | R/                                             | R/W                                                                            |                                              |
| Resetting<br>Value    | 0         | 0      | 0         | 0      | 0                                                           | 0                                                                                          | 0                                              | 0                                                                              |                                              |
|                       | 00 : TO21 | ſRG    | 00: TI2   |        | 00: TOO                                                     | TRG                                                                                        | 00: —                                          |                                                                                |                                              |
| Function              | 01: ¢⊤1   |        | 01: øT1   |        | 01: øT1                                                     |                                                                                            | 01: ¢T1                                        |                                                                                |                                              |
|                       | 10: ¢T16  |        | 10: øT16  |        | 10: ¢T1                                                     | 5                                                                                          | 10: ¢T16                                       | 5                                                                              |                                              |
|                       | 11: ¢T25  | 6      | 11: ¢T25€ | 5      | 11: ¢T2                                                     | 56                                                                                         | 11: ¢T25                                       | 6                                                                              |                                              |
|                       |           |        |           |        | 00<br>01 Inte<br>10<br>11<br>Timer<br>TM<br>00 Time<br>outp | t input cloc<br>OD < T10M1<br>er 0 compara<br>put<br>rnal clock 4<br># 4                   | $\frac{1}{10000000000000000000000000000000000$ | TMOD <t< td=""><td>10M1, 0&gt; = 0, 1<br/>erflow output<br/>er mode)</td></t<> | 10M1, 0> = 0, 1<br>erflow output<br>er mode) |
|                       |           |        |           |        |                                                             | 2 input clock                                                                              |                                                | ]                                                                              |                                              |
|                       |           |        |           |        |                                                             | rnal clock ∉                                                                               |                                                |                                                                                |                                              |
|                       |           |        |           |        | 10                                                          | <i>*</i> ⊄                                                                                 | T16                                            |                                                                                |                                              |
|                       |           |        |           |        | 11                                                          | <i>≁</i> ₫                                                                                 | T256                                           |                                                                                |                                              |
|                       |           |        |           |        |                                                             | 3 input cloc                                                                               |                                                | J<br>1                                                                         |                                              |
|                       |           |        |           |        |                                                             | OD <t32m1< td=""><td></td><td>TMOD<t< td=""><td>32M1, 0&gt; = 0, 1</td></t<></td></t32m1<> |                                                | TMOD <t< td=""><td>32M1, 0&gt; = 0, 1</td></t<>                                | 32M1, 0> = 0, 1                              |
|                       |           |        |           |        |                                                             | er 2 compara                                                                               | ator                                           |                                                                                |                                              |
|                       |           |        |           |        | outp                                                        | ••••••                                                                                     |                                                | Timer 2 ov                                                                     | erflow output                                |
|                       |           |        |           |        | 01 Inte                                                     | rnal clock 4                                                                               | oT1                                            | (16 bit tim                                                                    | er mode)                                     |
|                       |           |        |           |        | 10                                                          |                                                                                            | T16                                            |                                                                                |                                              |
|                       |           |        |           |        | 11                                                          | <i>∗</i> ₫                                                                                 | T256                                           |                                                                                |                                              |

Figure 3.6 (5). 8-bit Timer Clock Control Register TCLK



Figure 3.6 (6). Timer/Serial Channel Control Registers TRUN



Figure 3.6 (7). 8-bit Timer Flip-Flop Control Register (TFFCR)

#### 3 Timer registers



Note: Only for writing.

8-bit registers are provided to set the interval time. When the set value of a timer register matches that of an up-counter, the match signal of their comparators turn to the active mode. If "00H" is set, this signal becomes active when the up-counter overflows.

The values of the timer register 0 and timer register 1 cannot be read. The values of the timer register 2 and timer register 3, however, can be read because these registers are assigned same address with the counter latch registers. When the values of these registers are read, they become the values of the counter latch registers (Read only registers). When the values of these registers are written, they become the values of the timer register).

#### 4 Comparators

A comparator compares the values in an up-counter and a timer register. When they matches, the upcounter is cleared to "0", and an interrupt signal (INTTn) is generated. If the Timer Flip-flop inversion is enabled by the Timer Flip-flop control register, the Timer Flip-flop is inverted.

#### **5** Timer Flip-flop (Timer F/F)

The status of the Timer Flip-flop is inverted by the match signal (output by comparator) of each interval timer. Its status can be output to the timer output pin TO1 (also used as P37).

This Timer F/F is provided to the timer pair, Timer 0 - Timer 1 is called TFF1. The status of TFF1 is output to TO1.

The Timer F/F are controlled by a Timer Flip-flop control register (TFFCR).

• TFFCR<FF1IS> is a timer selection bit for inversion of TFF1. In the 8-bit timer mode, inversion is enabled by the match signal from Timer 0 if this bit is set to "0", or by the signal from Timer 1 is set to "1".

In any other mode, <FF1IS> must be always set to "1". It is initialized to "0" by resetting.

• TFFCR <FF1IE> controls the inversion of TFF1. Setting this bit to "1" enables the inversion and setting it to "0" disable.

<FF1IE> is initialized to "0" by resetting. The bits TFFCR are used to set/reset TFF1 or enable

its inversion by software. TFF1 is reset by writing "0, 0", set by "0, 1" and inverted by "1, 0".

The 8-bit timers operate as follows:

#### (1) 8-bit Timer Mode

The four interval timers, Timer 0, Timer 1, Timer 2 and Timer 3 can operate independently as an 8-bit interval timer. Only the operation of Timer 1 is described because their operations are the same.

#### ① Generating interrupts at specified intervals

Periodic interrupts can be generated by using Timer 1 (INTT1) in the following procedure: Stop Timer 1, set the desired operating mode, input clock and cycle time in, the registers TMOD, TCLK and TREG1 enable INTT1, and start the counting of Timer 1.

# Example: To generate Timer 1 interrupt every $4.0\mu s$ at fc = 10MHz, the registers should be set as follows:

|        | MSE  | В   |      |     |   |   |   |   | LSB         |                                                                 |
|--------|------|-----|------|-----|---|---|---|---|-------------|-----------------------------------------------------------------|
|        |      |     | 6    |     |   |   |   |   |             |                                                                 |
| TRUN   | ←    | -   | -    | -   | - | - | - | 0 | -           | Stop Timer 1, and clear it to "0".                              |
| TMOD   | ←    | -   | -    | -   | - | 0 | 0 | Х | Х           | Set the 8-bit timer mode.                                       |
| TCLK   | ←    | -   | -    | -   | - | 0 | 1 | - | -           | Select $\phi$ T1 (0.8 $\mu$ s @fc = 10 MHz) as the input clock. |
| TREG1  | ←    | 0   | 0    | 1   | 1 | 0 | 0 | 1 | 0           | Set the timer register at $40/s/\phi T1 = 32H$ .                |
| INTEH  | ←    | -   | -    | -   | - | - | - | - | 1           | Enable INTT1.                                                   |
| TRUN   | ←    | -   | -    | 1   | - | - | - | 1 | -           | Start Timer 1.                                                  |
| (Note) | ×: D | on' | t ca | are | 9 |   |   |   | · : No char | ge                                                              |

Use the following table for selecting the input clock:

| Interrupt cycle<br>@fc = 10MHz | Resolution | Input clock     |
|--------------------------------|------------|-----------------|
| 0.8µs ~ 204µs                  | 0.8µs      | øT1 (8/fc)      |
| 12.8µs ~ 3.264ms               | 12.8µs     | øT16 (128/fc)   |
| 204.8µs ~ 52.429ms             | 204.8µs    | øT256 (2048/fc) |

Table 3.6 (1) 8-bit timer interrupt cycle and input clock

#### 2 Generating pulse at 50% duty

The Timer Flip-flop is inverted at specified intervals, and its status is output to a timer output pin TO1 (only Timer 0, Timer 1).

Example: To output pulse from TO1 at fc = 10MHzevery 4.8µs, the registers should be set as follows: This example uses Timer 1, but the same

operation can be effected by using Timer 0.

|         | MSB         | LSB     |                                                        |
|---------|-------------|---------|--------------------------------------------------------|
|         | 765432      | 1 0     |                                                        |
| TRUN ←  |             | 0 -     | Stop Timer 1, and clear it to "0".                     |
| TMOD ←  | 0 0         | ХХ      | Set the 8-bit timer mode.                              |
| TCLK ←  | 0 1         |         | Select $\phi$ T1 as the input clock.                   |
| TREG1 ← | 0 0 0 0 0 0 | 1 1     | Set the timer register at $4.8 \mu s/\phi T 1/2 = 3$ . |
| TFFCR ← | 0 0         | 1 1     | Clear TFF1 to "0", and set to invert by the match      |
|         |             |         | signal from Timer 1.                                   |
| SMMOD ← | X X         | ίοι ζ   | Select P60 as T01 pin.                                 |
| P67CR ← |             | · - 1 5 | Select Foo as for pin.                                 |
| TRUN ←  | 1           | - 1 -   | Start Timer 1.                                         |
|         |             |         |                                                        |

(Note) X: Don't care

- : No change





#### Making Timer 1 count up by match signal from Timer 0 comparator.

Select the 8-bit timer mode, and set the comparator output of Timer 0 as the input clock to Timer 1.



#### Figure 3.6 (9)

#### **④** Software inversion

The Timer Flip-flops can be inverted by software independent of the timer operation.

Writing "1, 0" into the bits TFFCR <TFF1C1, 0> inverts TFF1.

Initial setting of Timer Flip-flops

The Timer Flip-flops can be initialized to either "0" or "1" without regard to the timer operation.

TFF1 is initialized to "0" by writing "0, 0" into TFFCR <TFF1C1, 0>, and "1" by writing "0, 1" into these bits.

Note: Reading the data from the Timer Flip-flops and timer registers is prohibited.

#### (2) **16-bit Timer Mode**

The Timer 0 and Timer 1 or Timer 2 and Timer 3 can be used as one 16-bit interval timer.

Only operation of Timer 0 and Timer 1 is described in this section since the operation of Timer 2 and Timer 3 is identical with that of Timer 0 and Timer 1 except a pair of Timer 2 and 3 does not have Timer Output function. Cascade connection of Timer 0 and Timer 1 to use them as a 16-bit interval timer requires to set the <T10M1, 0> of the mode register TMOD to "0, 1". By selecting the 16-bit timer mode, the overflow output of Timer 0 is automatically selected as the input clock to Timer 1, regardless of the set value of the clock control register TCLK. The input clock to Timer 0 is selected by TCLK. Table 3.6 (2) shows the combinations of timer (interrupt) cycle and input clock.

| Table 3.6 (2) 16-bit Timer (Interrupt) |
|----------------------------------------|
| Cycle and Input Clock                  |

| Timer (interrupt) cycle<br>@fc = 10MHz | Resolution | Input clock to<br>Timer O |
|----------------------------------------|------------|---------------------------|
| 0.8µs ~ 52.43ms                        | 0.8µs      | øT1 (8/fc)                |
| 12.8µs ~ 838.86ms                      | 12.8µs     | øT16 (128/fc)             |
| 204.8μs ~ 13.42s                       | 204.8µs    | øT256 (256/fc)            |

The lower eight bits of the timer (interrupt) cycle is set by TREG0 and the upper eight bits of that is set by TREG1. Note that TREG0 must be always set first (Writing data into TREG0 disables the comparator temporarily, which is restarted by writing data into TREG1).

Example: To generate interrupts INTT1 at fc = 8MHz every 1 second, the timer registers TREG0 and TREG1 should be set as follows: As  $\emptyset$ T16 (= 16 $\mu$ s @ 8MHz) is selected as the input clock, 1 sec/16 $\mu$ s = 62500 = F424H

The match signal is generated by Timer 0 comparator each time the up-counter UC0 matches TREG0. In this case, the up-counter UCO is not cleared, but the interrupt INTTO is generated.

Timer 1 comparator also generates the match signal each timer the up-counter UC1 match TREG1. When the match signal is generated simultaneously from comparators of Timer 0 and Timer 1, the up-counters UC0 and UC1 are cleared to "0", and the interrupt INTT1 is generated. If the Timer Flip-flop inversion is enabled by the Timer Flip-flop control register, the Timer Flip-flop TFF1 is inverted at the same time.

|                                                                  |                         | Timer O                                                             |                                            | Timer 1                 |                                                                      |                                                                                          |  |  |
|------------------------------------------------------------------|-------------------------|---------------------------------------------------------------------|--------------------------------------------|-------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------|--|--|
|                                                                  | INTTO                   | T01                                                                 | match                                      | INTT1                   | T01                                                                  | match                                                                                    |  |  |
| 16-bit Timer Mode<br>(Count-up Timer 1 by<br>verflow of TImer 0) | Interrupt is generated. | Can't output<br>(TO1 can't be output<br>the matching with<br>TREG0) | TREGO<br>(Continue counting<br>when match) | Interrupt is generated. | Can output<br>*Can output the matching<br>with both TREG0 and TREG1) | TREG1 * 2 <sup>8</sup> + TREG0 (16 bit)<br>(Cleared by<br>matching with both registers.) |  |  |
| 8-bit Timer Mode<br>(Count-up Timer 1 by<br>matching of Timer 0) | Interrupt is generated. | Can output<br>(Timer 0 or Timer 1)                                  | TREG0<br>(Clear when match)                | Interrupt is generated. | Can output<br>(Timer 0 or Timer 1)                                   | TREG1*TREG0<br>(Multiplied Valve)<br>(Cleared by matching)                               |  |  |

Example: Given TREG1 = 04H and TREG0 = 80H,





(3) 8-bit PPG (Programmable Pulse Generation) Mode

Pulse can be generated at any frequency and duty rate by Timer 1 or Timer 3. The output pulse may be either

low-or high-active. In this mode, Timers 0 cannot be used. Pulse is output to TO1 (shared with P37).



Following is the timing of Timer 1



In the 8-bit PPG mode, programmable pulse is generated by the inversion of the timer output put each time the 8 bit upcounter 1 (UC1) matches the timer register TREG0 or TREG1.

Note that the set value of TREG0 must be smaller than that of TREG1.

In this mode, the up-counter UC0 of Timer 0 cannot be used (Set TRUN <T0RUN> = 1, and count the Timer 0). The block diagram of the PPG mode can be illustrated as follows:



#### Figure 3.6 (11). Block Diagram of 8-bit PPG Mode

Example: Generate pulse at 50kHz and 1/4 duty rate (@fc = 8MHz)

• Calculate the set value of the timer registers. To obtain the frequency of 50kHz, the pulse cycle should be: 1/50kHz = 20 $\mu$ s. Given  $\rho$ T1 = 1 $\mu$ s (@ 8MHz), 20 $\mu$ s/1 $\mu$ s = 20 Consequently, the timer register 1 (TREG1) should be set to 20 =14H. Given a 1/4 duty, t x 1/4 = 20 x 1/4 = 5 $\mu$ s 5 $\mu$ s/1 $\mu$ s = 5 As a result, the timer register 0 (TREG0) should be set to 5 = 05H.



#### **Precautions for PPG Output**

By rewriting the content of the TREG (timer register), it is possible to make TMP90C802 output PPG. However, be careful, since the timing to rewrite TREG differs depending on the pulse width of PPG to be set. This problem is explained below by an example.

Example: To output PPG through 8 bit timers 0 and 1

TREG0: Pulse width

TREG1: Cycle



The pulse width is normally changed by the interrupt (INTT1) process routine in each cycle. However, when the pulse width to be set (the value to be written in TREG0) is small, trouble may occur, in that the timer counter exceeds the value of TREG0 before the interrupt process routine is set. Therefore, it is recommended to make the following decisions in INTT0 and INTT1 interrupt processes.

INTTO process routine: The value of TREG0 is rewritten only when the value to be written in TREG0 is smaller than the current value of TREG0. INTT1 process routine: On the contrary to INTT0, TREG0 is written only when the value to be written in TREG0 is larger than the current value of TREG0.

TMP90C802 cannot read the content of TREG, so it is necessary to buffer the content of TREG in a RAM (or the like)

for making the above judgement.

4) 8-bit PWM (pulse width modulation) Mode

This mode is only available for Timer 1 and can output 8-bit resolution PWM. It is output to TO1 (also used as P37). Timer 0 can be used as 8-bit timers.

The inversion of the timer output occurs when the up-counter (UC1) matches the set value of the timer register TREG1, as well as when an overflow of  $2^n$  - 1 (n = 6, 7 or 8 selected by TMOD <PWM01, 00> occurred at the counter. The up-counter UC1 is cleared by the occurrence of an overflow of  $2^n$  - 1. For example, 6 bit PWM is selected when n = 6, and 7-bit PWM is selected when n = 7.

The following condition must be obtained in the PWM mode: (Set value of timer register) < (set overflow value of  $2^n$  - 1 counter)

(Set value of timer register)  $\neq 0$ 



The PWM mode can be illustrated as follows:



#### Figure 3.6 (12). Block Diagram of 8-bit PWM Mode

Example: Generate the following PWM to the TO1 pin at fc = 10MHz.



Assuming the PWM cycle is 50.4 $\mu$ s when  $\phi$ T1 = 0.8 $\mu$ s and @fc = 10MHz, 50.4 $\mu$ s/0.8 $\mu$ s = 63 = 2<sup>6</sup> - 1 Consequently, n should be set at 6 (TMOD1<PWM01, 00> = 0, 1). Given the "L" level period of 36 $\mu$ s, setting  $\phi$ T1 = 0.8 $\mu$ s results: 36 $\mu$ s/0.8 $\mu$ s = 45 = 2DH As result, TREG1 should be set at 2DH.

| TRUN                    |   |   |   |   |   |   |   |   |             | Stop Timer 1.                            |
|-------------------------|---|---|---|---|---|---|---|---|-------------|------------------------------------------|
| TCLK                    |   |   |   |   |   |   |   |   |             | Select $\phi$ T1 as the input clock.     |
| TMOD                    |   |   |   |   |   |   |   |   |             | Set the $2^6 - 1$ cycle in the PWM mode. |
| TFFCR                   | ← | - | - | - | - | 0 | 0 | 1 | 1           | Set the initial output to 0 ("L" level). |
| TREG1                   |   |   |   |   |   |   |   |   |             | Write "2DH".                             |
| P3CR                    | ← | 1 | 1 | - | - | - | - | - | -           | Select P37 as the TO1 pin.               |
| TRUN                    | ÷ | - | - | 1 | - | - | - | 1 | -           | Start Timer 1.                           |
| (Note): X: Don't care - |   |   |   |   |   |   |   |   | - : No char | nge                                      |

Table 3.6 (3) PWM Cycle and Selection of 2<sup>n</sup> - 1 counter

|                    |                            |               | PWM cycle (@fc = 10Mhz) |                    |
|--------------------|----------------------------|---------------|-------------------------|--------------------|
|                    | Expression                 | øT1<br>(8/fc) | øT16<br>(128/fc)        | øT256<br>(2048/fc) |
| 2 <sup>6</sup> - 1 | (2 <sup>6</sup> - 1) x øTn | 50.4µs        | 8064µs                  | 12.9ms             |
| 2 <sup>7</sup> - 1 | (2 <sup>7</sup> - 1) x øTn | 101.6µs       | 1625.6µs                | 26.0ms             |
| 2 <sup>8</sup> - 1 | (2 <sup>8</sup> - 1) x øTn | 204.0µs       | 3264.0µs                | 52.2ms             |

#### **Precautions for PWM output**

TMP90C802 can output PWM by the 8-bit timer. However, changing the pulse width of PWM requires special care. This problem is explained by the following example.

Example: To output PWM by 8-bit timer TREG1: Pulse width Cycle: Flxed  $(2^6 - 1, 2^7 - 1, 2^8 - 1)$ 



In the PWM mode, INTT1 occurs at the coincidence with TREG1. However, the pulse width cannot be changed directly using the interrupt. (Depending on the value of TREG1 to be set, coincidence with TREG1 may be detected again in a single cycle, inverting the timer output.)

To eliminate this problem in changing the pulse width, it is effective the halt the timer with the INTT1 process, modify the value of TREG1, set the timer output to "1", and restart the timer. In the mean time, the output waveform loses shape when the pulse width is changed. This method is valid for a system that allows a deformed output waveform.

(5) A Table of All Timer Mode

| Register          | TI          | MOD         | TC            | TFFCR                        |                  |
|-------------------|-------------|-------------|---------------|------------------------------|------------------|
| bit Symbol        | T10M (T32M) | PWM1 (PWM1) | T1CLK (T3CLK) | TOCLK (T2CLK)                | FF1IS (FF1IS)    |
| Function          | Timer mode  | PWM cycle   | Upper input   | Lower input                  | Inversion select |
| 16-bit Timer mode | 01          | _           | -             | øT1, 16, 256<br>(01, 10, 11) | 1(*)             |

#### Table 3.6 (4) Timer Mode

#### Table 3.6 (4) Timer Mode

#### Table 3.6 (4) Timer

| Register          | T           | MOD                                                                        | Register TC                                                                               | LK                           | TMOD TFFCR                       |    |
|-------------------|-------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------------------------------|----------------------------------|----|
| bit Symbol        | T10M (T32M) | PWM1 (PWM1)                                                                | Т1СЦ <b>к</b> і ( <b>Бус</b> Цю)                                                          | TOCLIO(MQCBEM)               | FIPMSV(FI(PMS))M1)               | T1 |
| Function          | Timer mode  | PWM cycle                                                                  | Upp <b>E</b> ainquida                                                                     | Lowien ein prud de           | Inver <b>Bildvil/Iseyeb</b> t    | ι  |
| 8-bit Timer x 2ch | 00          | Table 3.6 (4)                                                              | Comparator, output<br>8-bit PF G X 1cn<br>from Gwer fimer,<br>Timer, Mode<br>81 , 16, 256 | øT1, 16, 256<br>(01, 10, 11) | 0: Lower timer<br>1: Upper timer |    |
| Register          | T           | MOD                                                                        | (00, 01, 10, 11) <b>TC</b>                                                                | LK                           | TFFCR                            |    |
| bit Symbol        | T10M (T32M) | PWM1 (PWM1)                                                                | T1CLK (T3CLK)                                                                             | TOCLK (T2CLK)                | FF1IS (FF1IS)                    |    |
| Function          | Timer mode  | PWM cycle                                                                  | Upper input                                                                               | Lower input                  | Inversion select                 |    |
| 8-bit PWM x 1ch   | 11          | 2 <sup>6</sup> - 1, 2 <sup>7</sup> - 1, 2 <sup>8</sup> - 1<br>(01, 10, 11) | øT1, 16, 256<br>(01, 10, 11)                                                              | _                            | 1                                |    |
| 8-bit Timer x 1ch |             | _                                                                          | _                                                                                         | øT1, 16, 256<br>(01, 10, 11) | Impossible to output             |    |

(Note) -: don't care

\*: It is possible to set to "0", when Timer F/F is not used.

#### 3.6.2 8-bit Timer/Event Counter

#### (1) Event counter mode

Timer 2 has the 8-bit timer/event counter and can be used not only as the 8-bit timer but also as the counter. Timer 2 can be placed in the event counter mode by setting the input clock of Timer 2 as the external count input T12. Timer 2 and Timer 3 can be used as an 8-bit counter and an 8-bit timer, respectively, and as a 16-bit counter through cascade con-

nection. The counter is incremented at the rising edge of the counter input TI2. The counter input pin TI2 is

also used for P81/INT1 and has the zero-cross detection function. To use this pin as the counter input (TI2),

set TCLK <T2CLK1, 0> to "0, 0".

Example : Using the Timer 2 as the event counter.

|       | MSE | 3   |     |   |     |     | LSB |                                                          |
|-------|-----|-----|-----|---|-----|-----|-----|----------------------------------------------------------|
|       |     | 76  | 55  | 4 | 32  | 1   | 0   |                                                          |
| TRUN  | ←   |     |     | - | - 0 | -   | -   | Stop Timer 2.                                            |
| TMOD  | ←   | 0   | D X | Х |     | -   | -   | Place Timer 2 in the 8-bit timer/counter mode.           |
| P8CR  | ←   |     |     | - |     | •   | -   | *=0: When input waveform of TI2 is pulse.                |
|       |     |     |     |   |     |     |     | *=1: When input waveform of TI2 is sine wave.            |
|       |     |     |     |   |     |     |     | (Zero-cross detection)                                   |
| INTEL | ←   | 1 - |     | - |     | -   | -   | Enable INTT2.                                            |
| TCLK  | ←   |     | - 0 | 0 |     | -   | -   | Set the input clock of Timer 2 as the counter input TI2. |
| TREG2 | ←   | ٠   | •   | • | ٠   | • • |     | Set the count number.                                    |
| TRUN  | ←   |     | - 1 | - | - 1 | -   | -   | Start Timer 2.                                           |
|       | _   |     |     |   |     |     |     |                                                          |



#### (2) Software counter latch

In the event counter mode, the value of the up-counter can be read by software. When TFFCR <LATCH> is set to "0", the counter value at that timer is loaded into the counter latch registers (TREG2 and TREG3). To read value, place the prescaler in the "RUN" mode (set TRUN <PRRUN> to "1").

Example: To latch the counter value every 40µs at a frequency of 10MHz, set the registers as follows:

The latched counter value can be read by reading Timer register 2.

#### 3.7 Serial Channel

The TMP90C802A incorporates a serial I/O channel for full duplex asynchronous transmission (UART) and I/O expansion. The serial channel has the following operating modes:

| • I/O interface mode Mode 0:        | Transmit/Receive I/O data for expand I/O<br>and transmit its synchronous signals<br>SCLK                                    |
|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| • Asynchronous transmission (UART ) | mode                                                                                                                        |
| M                                   | Iode1 :7-bit transmit/receive data lengthIode2 :8-bit transmit/receive data lengthIode3 :9-bit transmit/receive data length |

The Mode 3 accommodates a wake-up function to start the slave controllers in a controller serial link (multi-controller system). Figure 3.7 (1) shows the data format (1-frame data) in each mode.



#### Figure 3.7 (1). Data Formats

Data received and transmitted are stored temporarily into separate buffer registers to allow independent transmission and receiving (Full-duplex).

In the I/O interface mode, however, the data transfer is half-duplex due to the single SCLK (serial clock) pin is used for transmission and receiving.

The pin function (Port function or serial I/O function) is selected by the port 3 control register. For example, P31 can be used as the RxD pin by setting P3CR <RXDC> to 1.

The receiving buffer register has a double-buffer structure to prevent overruns. The one buffer receives the next frame data while the other buffer stores the received data.

In the UART mode, a check function is added not to start the receiving operation by error start bits due to noise. The channel starts receiving data only when the start bit is detected to be normal at least twice in three samplings.

When a request is issued to the CPU to transmit data after the transmitting buffer becomes empty or to read data after the receiving buffer completed to store data, the interrupt INTTX or INTRX occurs respectively, In receiving data, the occurrence of an overrun error, parity error or framing error sets the flag SCCR <OERR, PERR, FERR> accordingly.

#### **3.7.1 Control Registers**

The serial channel is controlled by four control registers (SMOD, SCCR, TRUN, and P3CR). The received/transmitted data are stored into SCBUF.

|     |                    | 7          | 6                               | 5       | 4     | 1       | 3            | 2                    | 1           | 0         |
|-----|--------------------|------------|---------------------------------|---------|-------|---------|--------------|----------------------|-------------|-----------|
| IOD | bit Symbol         | TB8        | Fixed at "0"                    | RXE     | w     | /U      | SM1          | SM0                  | SC1         | SC0       |
| 9H) | Read/Write         |            | ; ; ; ; ; ; ; ; ; ; ; ; ; ; ; ; |         |       |         |              |                      |             |           |
|     | Resetting<br>Value | Undefined  | 0                               | 0       | (     | 0       | 0            | 0                    | 0           | 0         |
|     | Function           | Transmiss- | Write                           | 1:      | 1:    |         | 00 : I/O int | erface               | 00 : TO2TR  | G U       |
|     |                    | ion Bit-8  | "0"                             | Receive | Wake  | up      | 01 : UART    | 7bit                 | 01 : BR     | А         |
|     |                    | data in    |                                 | Enable  | Enabl | e       | 10 : UART    | 8bit                 | 10: ø1      | R         |
|     |                    | 9 bit      |                                 |         |       |         | 11 : UART    | 9bit                 | 11 : BR 1/2 | т         |
|     |                    | UART       |                                 |         |       |         |              |                      |             |           |
|     |                    |            |                                 |         |       | L       |              |                      | +           |           |
|     |                    |            |                                 |         |       | [       |              | Serial tran<br>Tmode |             | interface |
|     |                    |            |                                 |         |       | -       |              |                      | 1/0 1       | interface |
|     |                    |            |                                 |         |       | 00      | Timer 2      | match                |             |           |
|     |                    |            |                                 |         |       |         | signal       |                      |             |           |
|     |                    |            |                                 |         |       | 01      | Baud ra      | te                   |             |           |
|     |                    |            |                                 |         |       |         | generat      | or                   |             | fc / 8    |
|     |                    |            |                                 |         |       | 10      | Interna      | l clock ø1           |             |           |
|     |                    |            |                                 |         |       | 11      | Baud ra      | te                   |             |           |
|     |                    |            |                                 |         |       |         | generat      | or 1/2 clock         | (           |           |
|     |                    |            |                                 |         |       |         | - Serial tr  | ansfer mod           | e           |           |
|     |                    |            |                                 |         |       | 00      |              | I/O inter            | face mod    | e         |
|     |                    |            |                                 |         |       | 01      |              |                      | 7-bit da    | ata       |
|     |                    |            |                                 |         |       | 10      | UART m       | node                 | 8-bit da    | ata       |
|     |                    |            |                                 |         |       | 11      |              |                      | 9-bit da    | ata       |
|     |                    |            |                                 |         |       | >       | - Wake-u     | p function           |             |           |
|     |                    |            |                                 |         |       |         | 9-b          | it UART              | Othe        | er modes  |
|     |                    |            |                                 |         |       | 0       | Interrup     | ot if data           |             |           |
|     |                    |            |                                 |         |       |         | are rece     |                      | do          | n't care  |
|     |                    |            |                                 |         |       | 1       |              | ot only if           |             |           |
|     |                    |            |                                 |         |       |         | RB8 = 1      | -                    |             |           |
|     |                    |            |                                 |         |       | L       |              |                      |             |           |
|     |                    |            |                                 | L       |       | · · · · |              | receiving fu         | Inction     |           |
|     |                    |            |                                 |         |       | 0       | Disable      |                      |             |           |
|     |                    | 1          |                                 |         |       | 1       | Enable       |                      |             |           |

-----> Transmission data bit 8



#### Figure 3.7 (2). Serial Channel Mode Register



#### Figure 3.7 (3). Serial Channel Control Register



#### Figure 3.7 (4). Serial Transmission/Receiving Buffer Register



Figure 3.7 (5). Timer/Serial Channel Operation Control Register



### Figure 3.7 (6). Port 3 Control Register

#### 3.7.2 Architecture

Figure 3.7 (7) is a block diagram of the serial channel.



Figure 3.7 (7). Block Diagram of Serial Channel

#### ① Baud-rate generator

The baud-rate generator comprises a circuit that generates a clock pulse to determine the transfer speed for transmission/receiving in the asynchronous communication (UART) mode.

TRUN <BRATE1, 0>.

Also, either no frequency division or 1/2 division can be selected by the serial channel mode register SCMOD <SC, 0>.

Table 3.8 (1) shows the baud-rate when

fc = 9.8304 MHz.

Table 3.8 (2) shows the baud-rate when use timer 2 (input clock: ØT1)

#### Table 3.7 (1) Baud Rate Selection (1) [bps]

| <brate1, 0=""></brate1,> | Input Clock     | No Division<br>(SC1, 0 = 01) | 1/2 Division<br>(SC1, 0 = 11) |
|--------------------------|-----------------|------------------------------|-------------------------------|
| 00                       | øT256 (fc/2048) | 300                          | 150                           |
| 01                       | øT64 (fc/512)   | 1200                         | 600                           |
| 10                       | ø16 (fc/128)    | 4800                         | 2400                          |
| 11                       | øT4 (fc/32)     | 19200                        | 9600                          |

@fc = 9.8304MHz

#### Table 3.7 (2) Baud Rate Selection (2) (When use Timer 2) [kbps]

| TREG2/fc | 12.288<br>MHz | 12<br>MHz | 9.8304<br>MHz | 8<br>MHz | 6.144<br>MHz |
|----------|---------------|-----------|---------------|----------|--------------|
| 01H      | 96            | -         | 76.8          | 62.5     | 48           |
| 02H      | 48            | -         | 38.4          | 31.25    | 24           |
| 03H      | 32            | 31.25     | -             | -        | 16           |
| 04H      | 24            | -         | 19.2          | -        | 12           |
| 05H      | 19.2          | -         | -             | -        | 9.6          |
| 08H      | 12            | -         | 9.6           | -        | 6            |
| 0AH      | 9.6           | -         | -             | -        | 4.8          |
| 10H      | 6             | -         | 4.8           | -        | 3            |
| 14H      | 4.8           | -         | -             | -        | 2.4          |

Baud rate = 
$$\frac{1}{\text{TREG2}} \times \frac{1}{16} \times \text{Input clock of Timer 2}$$

Input clock of Timer 2

$$\phi$$
T1 = fc/8

øT16 = fc/128 øT256 = fc/20482)

2 Serial clock generating circuit

This circuit generates the basic clock for transmitting and receiving data.

#### 1) I/O interface mode

It generates a clock at a 1/8 frequency (1.25Mbit/s at 10MHz) of the system clock (fc). This clock is output from the SCLK pin (also used as P32).

2) Asynchronous communication (UART) mode A basic clock (SIOCLK) is generated based on the above baud rate generator clock, the internal clock  $\Phi$ 1 (fc/2) (SIOCLK = 5MHz, Transfer speed = 312.5Kb.p.s at 10MHz), or the match signal from Timer 2, as selected by SCMOD<SC1, 0> register.

③ Receiving counter

The receiving counter is a 4-bit binary counter used in the asynchronous communication (UART) mode and is counted by using SIOCLK. 16 pulses of SIOCLK is used for receiving 1-bit data. The data are sampled three timers at the 7th, 8th and 9th pulses and evaluated by the rule of majority. For example, if data sampled at the 7th, 8th and 9th clock are "1", "0" and "1", the received data is evaluated as "1". The sampled data "0", "0" and "1" is evaluated that the received data is "0".

④ Receiving control

1) I/O interface mode The RxD signal is sampled on the rising edge of the

shift clock which is output to the SCLK pin.

2) Asynchronous communication (UART) mode

The receiving control features a circuit for detecting

the start bit by the rule of majority. When two or more "0" are detected during 3 samples, it is recognized as normal start bit and the receiving operation is started. Data being received are also evaluated by the rule of majority.

#### ⑤ Receiving buffer

The receiving buffer has a double-buffer structure to prevent overruns. Received data are stored into the Receiving buffer 1 (shift register type) for each 1 bit. When 7 or bits data are stored in the Receiving buffer 1, the stored data is transferred to the Receiving buffer 2 (SCBUF), and the interrupt INTRX occurs at the same time. The CPU reads out the Receiving buffer 2 (SCBUF). Data can be stored into the Receiving buffer 1 before the CPU reads out the Receiving buffer 2 (SCBUF).

Note, however, that an overrun occurs unless the CPU reads out the Receiving buffer 2 (SCBUF) before the Receiving buffer 1 receiving all bits of the next data.

When an overrun occurred, the data in the buffer 2 and SCCR <RB8> are not lost, however, that in the buffer 1 are lost. SCCR <RB8> stores the MSB in the 9-bit UART mode.

In the 9-bit UART mode, setting SCMOD <WU> to "1" enables the wake-up function of the slave controllers, and the interrupt INTRX occurs only if SCCR <RB8> = 1.

#### 6 Transmission counter

This is a 4-bit binary counter used in the asynchronous communication (UART) mode. Like the receiving counter, it counts based on SOICLK to generate a transmission clock TXDCLK for every 16 counts.



⑦ Transmission control

#### 1) I/O interface mode

Data in the transmission buffer are output to the TxD pin bit by bit at the rising edge of the shift clock output from the SCLK pin.

2) Asynchronous communication (UART) mode

When the CPU have written data into the transmission buffer, transmission is started with the next rising edge of TxD-

CLK, and a transmission shift clock TxDSFT is generated.

(8) Transmission buffer

The transmission buffer SCBUF shifts out the data written by the CPU from the LSB as based on the shift

clock TXDSFT (Same period as TCDCLK) generated by the transmission control unit. When all bits are shifted out, the transmission buffer becomes empty, generating the interrupt INTTX.

9 Error flag

There error flags are prepared to increase the reliability of received data.

1) Overrun error (SCCR<OERR>)

Overrun error occurs if all the bits of the next data are received by the receiving buffer 1 while valid data are still stored in the receiving buffer 2 (SCBUF).

2) Framing error (SCCR <FERR>)

The stop bit of received data is sampled three times around the center. If a majority results in zero, framing error occurs. Generation Timing

1) UART mode

#### Receiving

| mode 9-bit | 8- |
|------------|----|
|------------|----|

#### Receiving

(10)

| mode                  | 9-bit                      | 8-bit + Parity                  | 8-bit, 7-bit + Parity, 7-bit |  |
|-----------------------|----------------------------|---------------------------------|------------------------------|--|
| Framing error timing  | Center of Stop bit         | Center of STOP bit              | $\uparrow$                   |  |
| Over-run error timing | Center of last bit (Bit 8) | Center of last bit (Parity Bit) | $\uparrow$                   |  |

Note: The occurrence of a framing error is delayed until after interruption. Therefore, to check for framing error during interrupt operation, an addition operation, such as waiting for 1-bit time, becomes necessary.

#### Transmitting

#### 2) I/O interface mode

| mode             | 9-bit                    | Ir <b>Behilpitti Ragity</b> receiving | 8-bit, 7-bit + Parity, 7-bit | J |
|------------------|--------------------------|---------------------------------------|------------------------------|---|
| Interrupt timing | Just before the stop bit | $\leftarrow$                          | $\leftarrow$                 |   |

#### TMP90C802A/803A

| Interrupt timing of transmitting | $\uparrow$ |
|----------------------------------|------------|

#### 3.7.3 Operation

(1) Mode 0 (I/O Interface Mode)

This mode is used to increase the number of I/O pins of the TMP90C802A. The TMP90C802A supplies the transmitting/receiving data and synchronous clock (SCLK) to n external shift register.





① Transmission

Each timer the CPU writes data into the transmission buffer, 8-bit data are output form TxD pin. When all

data are output, IRFH <IRFTX>is set, and the interrupt INTTX occurs.

#### Figure 3.7 (9). Transmitting Operation (I/O Interface Mode)

Example: When transmitting data from P33 pin, the control registers should be set as described



below.

 P3CR + - - - 1 1 0 0
 Select P32 as the SCLK pin, and P33 as the TXD pin.

 SCMOD + X 0 0 0 0 X X
 Set I/O interface Mode.

 INTEL + - - - - 1
 Enable INTTX Mode.

 SCBUF + \* \* \* \* \* \*
 Set data for transmission.

 Note : × ; don't care
 -; no change

#### 2 Receiving

Each time the CPU reads the receiving data and clears the receiving interrupt flag IRFH <IRFRX>, the next data are shifted into the receiving buffer 1. When 8-bit data are received, the data are transferred to the receiving buffer 2

(SCBUF), which sets <IRFRX> and generates interrupt INTRX.

For receiving data, the receiving enable state is previously set (SCMOD  $\langle RXE \rangle = 1$ ).



Figure 3.7 (10). Receiving Operation (I/O Interface Mode)

Example: When receiving from P31 pin, the control registers should be set as described below.

 P3CR
  $\leftarrow$  - - 0 1 X
 Select P32 as the SCLK pin, and P31 as the RxD pin.

 SCMOD
  $\leftarrow$  0 0 0 X Set I/O Interface Mode.

 INTEL
  $\leftarrow$  - - - 1 - Enable INTRX interrupt.

 SCMOD
  $\leftarrow$  - 1 - - Set RxE to "1".

  $\times$ ; don't care
 -; no change
 -; no change
 -; no change
 - 

#### (2) Mode 1 (7-bit UART mode)

The 7-bit UART mode is selected by setting the serial

channel mode register SCMOD <SMO, 1> to "01". Example: When transmitting data with the following format, the control registers should be set

as described below.



#### (3) Mode 2 (8-bit UART mode)

The 8-bit UART mode is selected by setting SCMOD <SM1, 0> to "1, 0". Example: When receiving data with the following format, the control registers should be set as described below.



(4) Mode 3 (9-bit UART mode)

The 9-bit UART mode is selected by setting SCMOD  $\langle$ SM1, 0 $\rangle$  = "11".

The MSB (9th bit) is written into SCMOD <TB8> for transmission, and into SCCR <RB8> for receiving. Writing into or reading from the buffer must begin with the MSB (9th bit) followed by SCBUF.

Wake-up function

In the 9-bit UART mode, setting SCMOD <WU> to "1" allows the wake-up operation as the slave controllers. The interrupt INTRX occurs only when SCCR <RB8> = 1.



Note: For the wake-up operation, P33 should be always selected as the TxD pin of the slave controllers, and put in the open drain output mode.

#### Figure 3.7 (11). Serial Link Using Wake-up Function

Protocol

- 1) Select the 9-bit UART mode for the master and slave controllers.
- 2) Set the SCMOD <WU> bit of each slave controller to "1" to enable data receiving.
- 3) The master controller transmits 1-frame data including the 8-bit select code for the slave controllers. The MSB (bit 8) SCMOD <TB8> is set to "1".



- 4) Each slave controller receives the above frame, and clears the WU bit to "0" if the above select code matches its own select code.
- 5) The master controller transmits data to the specified slave controller (whose <WU> bit is cleared to "0") with setting the MSB (bit 8) <TB8> to "0".



6) The other slave controllers (with the SCMOD <WU> bit remaining at "1") ignore the receiving data because their MSBs SCCR <RB8> are set to "0" to disable the interrupt INTRX.
 When the <WU> bit is cleared to "0", the interrupt INTRX occurs, making it possible to read the receiving data.

The slave controllers (<WU> = 0) transmits data to the master controller, and it is possible to indicate the end of data

receiving to the master controller by this transmission. Example: Link two slave controllers serially with the master controller, and use the internal clock ø1 (fc/2) as the transfer clock.



#### • Set the master control

Main

| P3CR ← 0 0 1 1 0        | Select P32 as TxD pin and P31 as RxD pin.                            |
|-------------------------|----------------------------------------------------------------------|
| INTEL ← 1 1             | Enable INTRX and INTTX.                                              |
| SCCR ← X X X X X X X 0  | Disable the hand-shake function.                                     |
| SCMOD ← 1 0 1 0 1 1 1 0 | Select $\phi 1$ (fc/2) as the transfer clock in the 9-bit UART mode. |
| SCBUF ← 0 0 0 0 0 0 0 1 | Set the select code for the slave controller 1.                      |
| INTTX interrupt         |                                                                      |
| SCMOD ← 0               | Set SCMOD <tb8> to "0".</tb8>                                        |
| SCBUF ← * * * * * * * * | Set data for transmission.                                           |

• Set the slave 2

Main

| 10100111                                                                  |                                            |
|---------------------------------------------------------------------------|--------------------------------------------|
| P3CR ← 1 1 0 1 0                                                          | Select P33 as TxD pin and P31 as RxD pin . |
| P3CR ← 1 1 0 1 0<br>INTEL ← 1 1                                           | Enable INTRX and INTTX.                    |
| SCCR $\leftarrow$ X X X X X X X X 0<br>SCMOD $\leftarrow$ 0 0 1 1 1 1 1 0 | Disable the hand-shake function.           |
| SCMOD ← 0 0 1 1 1 1 1 0                                                   | Set $<$ WU $>$ to 1 in the 9-bit UART mode |
|                                                                           | (transfer clock : $\phi 1(\text{fc}/2)$ ). |
| INTRX interrupt<br>Acc ← SCBUF<br>if Acc = Select code<br>then SCMOD ← 0  | Clear <wu> to "0".</wu>                    |
|                                                                           |                                            |

(Note) X: Don't care

-: No change

#### 3.8 Watchdog Timers (Runaway Detecting Timer)

When the malfunction (runaway) of the CPU occurs due to any cause such as noise, the watchdog timer (WDT) detects it to return to the normal state. When WDT has detected malfunction, a non-maskable interrupt is generated to indicate it to the CPU.

#### 3.8.1 Architecture

#### TMP90C802A/803A

Figure 3.8 (1) is a block diagram of the watchdog timer (WDT).

The watchdog timer consists of a 20-stage binary counter (input clock: @fc/2), a flip-flop that disables/enables the selector, a selector that selects one of the four output clocks generated from the binary counter, and two control registers.

The watchdog timer generates INTWD (watchdog timer interrupt) after a time specified by the register WDMOD <WDTO1, 0>. The binary counter for the watchdog timer is cleared to "0" by software (instruction) before the interrupt occurs. If the CPU caused a malfunction (runaway) for reason such as noise and fails to execute the instruction to clear the watchdog timer, the counter will overflow and the watch dog instruction to clear the watchdog timer, the counter will overflow and the watchdog timer interrupt INTWD occurs. The CPU detects the malfunction (runaway) by this interrupt and is possible to be recovered to the normal state by the software for malfunction.

The watchdog timer starts its operation as soon as the reset state is cleared.

The watchdog timer stops its operation only in the STOP mode. When the STOP mode is released mode is released, the watchdog timer starts its operation after a specified warming-up time.

In the other standby mode (IDLE 1, IDLE 2 or RUN modes), the watchdog timer is enabled. However, the function can be disabled before entering any of these modes.





**3.8.2 Control Registers** 

WDT is controlled by two control registers (WDMMOD and

WDCR).

The watchdog timer (WDT) is controlled by two control registers (WDMOD and WDCR). Fig. 3.8 (2) shows the registers related to WDT.



WatchDog Timer Mode Register

Note : To disable, it is necessary to also write the disable code to the WDCR register. Disabling is not possible by writing to this register alone.





#### Figure 3.8 (3). Watchdog Timer Control Register

#### 3.8.3 Operation

- (1) Watchdog Timer mode Register (WDMOD)
  - Set the detecting timer of watchdog timer WDMOD <WDTP1, 0>

The WDT interrupt period is set by this 2-bit registers. WDMOD<WDTP1, 0> is initialized to "00" by resetting, providing the initial set value of  $2^{14}$  /fc (sec.) (approx. 8,192 states).

② The WDT enable/disable control WDMOD<WDTE>

<WDTE> is initialized to "1" by resetting, which enables the watchdog timer function.

To disable the function, the bit should be cleared to "0" and the disable code "B1H" should be written into the Watchdog Timer Control register WDCR. By using this dual procedure, it becomes hard to disable the WDT even if the malfunction occurs.

The disable state can be returned to the enable state easily by setting <WDTE> to "1".

(2) Wathdog timer control register (WDCR)

This is the register is used to disable the watchdog timer function or clear the binary counters.

① Disabling the Watch Dog timer

The watchdog timer can be disabled by, after clearing WDMOD <WDTE> to "0", writing the disable code (B1H) into this WDCR register.

② Clear the Watchdog Timer

The binary counter can be cleared and resume counting by writing the clear code (4EH) into the WDCR register.

WDCR ← 0 1 0 0 1 1 1 0 Write clear code (4EH).

Example: 1) Clear the binary counter.

WDCR ← 0 1 0 0 1 1 1 0 Write clear code (4EH). 2) Set 2<sup>16</sup>/fc for the detecting time of watchdog timer. WDMOD  $\leftarrow$  1 0 1 - - - X X 3) Disable the watchdog timer. Clear WDMOD<WDTE> to "0". WDMOD  $\leftarrow$  0 - - - - X X WDCR ← 1 0 1 1 0 0 0 1 Write disable code (B1H). 4) Select the IDLE 2 mode. Disable WDT and set IDLE 2 mode WDMOD ← 0 - - - 1 1 X X WDCR ← 1 0 1 1 0 0 0 1 5) Select the STOP mode (Warming-up time 2<sup>16</sup>/fc). Select STOP mode WDMOD  $\leftarrow - - - 1 0 1 X X$ Execute HALT instruction. Falling into the standby mode.

#### 4. Electrical Characteristics

TMP90C802AP/TMP90C802AM

#### 4.1 Absolute Maximum Ratings

| Symbol              | Symbol Parameter                        |                              | Unit |
|---------------------|-----------------------------------------|------------------------------|------|
| V <sub>CC</sub>     | Supply voltage                          | -0.5 ~ + 7                   | V    |
| V <sub>IN</sub>     | Input voltage                           | -0.5 ~ V <sub>CC</sub> + 0.5 | V    |
| PD                  | Power dissipation (Ta = $85^{\circ}$ C) | 250                          | mW   |
| T <sub>SOLDER</sub> | Soldering temperature (10S)             | 260                          | °C   |
| T <sub>STG</sub>    | Storage temperature                     | -65 ~ 150                    | °C   |
| T <sub>OPR</sub>    | Operating temperature                   | -40 ~ 85                     | °C   |

#### **4.2 DC Characteristics**

## $V_{CC} = 5V \pm 10\% \mbox{ TA} = -40 \sim 85^{\circ} \mbox{C} \ (1 \sim 10 \mbox{MHz}) \mbox{TA} = -20 \sim 70^{\circ} \mbox{C} \ (1 \sim 12.5 \mbox{MHz}) \label{eq:VCC}$

| Symbol           | Parameter               | Min                   | Max                   | Unit | Test Conditions |
|------------------|-------------------------|-----------------------|-----------------------|------|-----------------|
| V <sub>IL</sub>  | Input Low Voltage (P0)  | -0.3                  | 0.8                   | V    | -               |
| V <sub>IL1</sub> | P1, P2, P3, P8          | -0.3                  | 0.3V <sub>CC</sub>    | V    | -               |
| V <sub>IL2</sub> | RESET, INTO, NMI        | -0.3                  | 0.25V <sub>CC</sub>   | V    | _               |
| V <sub>IL3</sub> | ĒĀ                      | -0.3                  | 0.3                   | V    | -               |
| $V_{IL4}$        | X1                      | -0.3                  | 0.2V <sub>CC</sub>    | V    | -               |
| V <sub>IH</sub>  | Input High Voltage (P0) | 2.2                   | V <sub>CC</sub> + 0.3 | V    | -               |
| V <sub>IH1</sub> | P1, P2, P3, P8          | 0.7V <sub>CC</sub>    | V <sub>CC</sub> + 0.3 | V    | -               |
| V <sub>IH2</sub> | RESET, INTO, NMI        | 0.75V <sub>CC</sub>   | V <sub>CC</sub> + 0.3 | V    | -               |
| V <sub>IH3</sub> | ĒĀ                      | V <sub>CC</sub> - 0.3 | V <sub>CC</sub> + 0.3 | V    | -               |
| V <sub>IH4</sub> | X1                      | 0.8V <sub>CC</sub>    | V <sub>CC</sub> + 0.3 | V    | -               |

#### 4.2 DC Characteristics

# $V_{CC} = 5V \pm 10\% \text{ TA} = -40 \sim 85^{\circ}\text{C} (1 \sim 10\text{MHz}) \\ \text{TA} = -20 \sim 70^{\circ}\text{C} (1 \sim 12.5\text{MHz})$

| Symbol                                                  | Parameter                                       | Min                                              | Max           | Unit           | Test Conditions                                                                              |
|---------------------------------------------------------|-------------------------------------------------|--------------------------------------------------|---------------|----------------|----------------------------------------------------------------------------------------------|
| V <sub>OL</sub>                                         | Output Low Voltage                              | -                                                | 0.45          | V              | I <sub>OL</sub> = 1.6mA                                                                      |
| V <sub>OH</sub><br>V <sub>OH1</sub><br>V <sub>OH2</sub> | Output High Voltage                             | 2.4<br>0.75V <sub>CC</sub><br>0.9V <sub>CC</sub> | -             | V<br>V<br>V    | I <sub>OH</sub> = -400μA<br>I <sub>OH</sub> = -100μA<br>I <sub>OH</sub> = -20μA              |
| I <sub>DAR</sub>                                        | Darlington Drive Current<br>(8 I/O pins) (Note) | -1.0                                             | -3.5          | mA             | $V_{EXT} = 1.5V R_{EXT} = 1.1k\Omega$                                                        |
| ILI                                                     | Input Leakage Current                           | 0.02 (Typ)                                       | ±5            | μA             | $0.0 \le \text{Vin} \le \text{V}_{\text{CC}}$                                                |
| I <sub>LO</sub>                                         | Output Leakage Current                          | 0.05 (Typ)                                       | ±10           | μA             | $0.2 \le \text{Vin} \le \text{V}_{\text{CC}} - 0.2$                                          |
| I <sub>CC</sub>                                         | Operating Current (RUN)<br>Idle 1<br>Idle 2     | 17 (Typ)<br>1.5 (Typ)<br>6 (Typ)                 | 30<br>5<br>15 | mA<br>mA<br>mA | fosc = 10MHz<br>(25%Up @12.5MHz)                                                             |
|                                                         | STOP (TA = -40 ~ 85°C)<br>STOP (TA = 0 ~ 50°C)  | 0.2 (Typ)                                        | 50<br>10      | μA<br>μA       | $0.2 \le \text{Vin} \le \text{V}_{\text{CC}} - 0.2$                                          |
| V <sub>STOP</sub>                                       | Power Down Voltage (@STOP)                      | 2<br>RAM BACK UP                                 | 6             | V              | $\label{eq:VIL2} \begin{array}{l} V_{IL2} = 0.2 V_{CC}, \\ V_{IH2} = 0.8 V_{CC} \end{array}$ |
| R <sub>RST</sub>                                        | RESET Pull Up Register                          | 50                                               | 150           | KΩ             | -                                                                                            |
| CIO                                                     | Pin Capacitance                                 | -                                                | 10            | pF             | testfreq = 1MHz                                                                              |
| V <sub>TH</sub>                                         | Schmitt width RESET, NMI, INTO                  | 0.4                                              | 1.0 (Typ)     | V              | -                                                                                            |

Note: I<sub>DAR</sub> is guaranteed for a total of up to 8 optional ports.

#### **4.3 AC Characteristics**

# $\begin{array}{l} V_{CC} = 5V \pm 10\% \mbox{ TA} = -40 \mbox{ ~ }85^\circ C \mbox{ (1 ~ }10MHz) \\ CL = 50pF \mbox{ TA} = -20 \mbox{ ~ }70^\circ C \mbox{ (1 ~ }12.5MHz) \end{array}$

| Cumhal           | Devementer                     | Vai       | riable     | 10MH | z Clock | 12.5M | lz Clock | Unit |
|------------------|--------------------------------|-----------|------------|------|---------|-------|----------|------|
| Symbol           | Parameter                      | Min       | Max        | Min  | Max     | Min   | Max      |      |
| t <sub>OSC</sub> | OSC. Period = x                | 80        | 1000       | 100  | -       | 80    | -        | ns   |
| t <sub>CYC</sub> | CLK Period                     | 4x        | 4x         | 400  | -       | 320   | -        | ns   |
| t <sub>WL</sub>  | CLK Low width                  | 2x - 40   | -          | 160  | -       | 120   | -        | ns   |
| t <sub>WH</sub>  | CLK High width                 | 2x - 40   | -          | 160  | -       | 120   | -        | ns   |
| t <sub>AC</sub>  | Address Setup to RD, WR        | x - 45    | -          | 55   | -       | 35    | -        | ns   |
| t <sub>RR</sub>  | RD Low width                   | 2.5x - 40 | -          | 210  | -       | 160   | -        | ns   |
| t <sub>CA</sub>  | Address Hold Time After RD, WR | 0.5x - 30 | -          | 20   | -       | 10    | -        | ns   |
| t <sub>AD</sub>  | Address to Valid Data In       | -         | 3.5x - 95  | -    | 255     | -     | 185      | ns   |
| t <sub>RD</sub>  | RD to Valid Data In            | -         | 2.5x - 80  | -    | 170     | -     | 120      | ns   |
| t <sub>HR</sub>  | Input Data Hold After RD       | 0         | -          | 0    | -       | 0     | -        | ns   |
| t <sub>WW</sub>  | WR Low width                   | 2.5x - 40 | -          | 210  | -       | 160   | -        | ns   |
| t <sub>DW</sub>  | Data Setup to WR               | 2x - 50   | -          | 150  | -       | 110   | -        | ns   |
| t <sub>WD</sub>  | Data Hold After WR             | 30        | 90         | 30   | 90      | 30    | 90       | ns   |
| t <sub>CWA</sub> | RD, WR to Valid WAIT           | -         | 1.5x - 100 | -    | 50      | -     | 20       | ns   |
| t <sub>AWA</sub> | Address to Valid WAIT          | -         | 2.5x - 130 | -    | 120     | -     | 70       | ns   |
| t <sub>WAS</sub> | WAIT Setup to CLK              | 70        | -          | 70   | -       | 70    | -        | ns   |
| t <sub>WAH</sub> | WAIT Hold After CLK            | 0         | -          | 0    | -       | 0     | -        | ns   |
| t <sub>RV</sub>  | RD, WR Recovery Time           | 1.5x - 35 | -          | 115  | -       | 85    | -        | ns   |
| t <sub>CPW</sub> | CLK to Port Data Output        | -         | x + 200    | -    | 300     | -     | 280      | ns   |

### 4.3 AC Characteristics

# $\begin{array}{l} V_{CC} = 5V \pm 10\% \mbox{ TA} = -40 \mbox{ ~ }85^{\circ}\mbox{C} \mbox{ (1 ~ }10\mbox{ MHz}) \\ CL = 50\mbox{pF} \mbox{ TA} = -20 \mbox{ ~ }70^{\circ}\mbox{C} \mbox{ (1 ~ }12.5\mbox{MHz}) \end{array}$

|                   |                          |           | 02 - 0001 |      |         |               |     | $IX = 20 \times 10 \text{ O}(1 \times 12.0\text{ mmz})$ |  |  |  |
|-------------------|--------------------------|-----------|-----------|------|---------|---------------|-----|---------------------------------------------------------|--|--|--|
| Symbol            | Parameter                | Vai       | iable     | 10MH | z Clock | 12.5MHz Clock |     | Unit                                                    |  |  |  |
| Symbol            | Parameter                | Min       | Max       | Min  | Max     | Min           | Max |                                                         |  |  |  |
| t <sub>PRC</sub>  | Port Data Setup to CLK   | 200       | -         | 200  | -       | 200           | -   | ns                                                      |  |  |  |
| t <sub>CPR</sub>  | Port Data Hold After CLK | 100       | -         | 100  | -       | 100           | -   | ns                                                      |  |  |  |
| t <sub>CHCL</sub> | RD/WR Hold After CLK     | x - 60    | -         | 40   | -       | 20            | -   | ns                                                      |  |  |  |
| t <sub>CLC</sub>  | RD/WR Setup to CLK       | 1.5x - 50 | -         | 100  | -       | 70            | -   | ns                                                      |  |  |  |
| t <sub>CLHA</sub> | Address Hold After CLK   | 1.5x - 80 | -         | 70   | -       | 40            | -   | ns                                                      |  |  |  |
| t <sub>ACL</sub>  | Address Setup to CLK     | 2.5x - 80 | -         | 170  | -       | 120           | -   | ns                                                      |  |  |  |
| t <sub>CLD</sub>  | Data Setup to CLK        | x - 50    | -         | 50   | -       | 30            | -   | ns                                                      |  |  |  |

• AC output level High 2.2V/Low 0.8V

#### 4.4 Zero-Cross Characteristics

# $V_{CC} = 5V \pm 10\% \ TA = -40 \sim 85^\circ C \ (1 \sim 10 MHz) \\ TA = -20 \sim 70^\circ C \ (1 \sim 12.5 MHz)$

| Symbol          | Parameter                            | Condition                   | Min  | Max | Unit      |
|-----------------|--------------------------------------|-----------------------------|------|-----|-----------|
| V <sub>ZX</sub> | Zero-cross detection input           | AC coupling $C = 0.1 \mu F$ | 1    | 1.8 | VAC p - p |
| A <sub>ZX</sub> | Zero-cross accuracy                  | 50/60Hz sine wave           | -    | 135 | mV        |
| F <sub>ZX</sub> | Zero-cross detection input frequency | -                           | 0.04 | 1   | kHz       |

### 4.5 Serial Channel Timing-I/O Interface Mode

# 

| Symbol           | Parameter                               | Vai      | iable    | 10MHz | z Clock | 12MH | z Clock | Unit |
|------------------|-----------------------------------------|----------|----------|-------|---------|------|---------|------|
| Symbol           | Farameter                               | Min      | Max      | Min   | Max     | Min  | Max     | Unit |
| t <sub>SCY</sub> | Serial Port Clock Cycle Time            | 8x       | -        | 800   | -       | 640  | -       | ns   |
| t <sub>OSS</sub> | Output Data Setup SCLK Rising Edge      | 6x - 150 | -        | 450   | -       | 330  | -       | ns   |
| t <sub>OHS</sub> | Output Data Hold After SCLK Rising Edge | 2x - 120 | -        | 80    | -       | 40   | -       | ns   |
| t <sub>HSR</sub> | Input Data Hold After SCLK Rising Edge  | 0        | -        | 0     | -       | 0    | -       | ns   |
| t <sub>SRD</sub> | SCLK Rising Edge to Input DATA Valid    | -        | 6x - 150 | -     | 450     | -    | 330     | ns   |

#### 4.6 8-bit Event Counter

# $V_{CC} = 5V \pm 10\% \ \ TA = -40 \sim 85^\circ C \ (1 \sim 10 MHz) \\ TA = -20 \sim 70^\circ C \ (1 \sim 12.5 MHz)$

| Symbol            | Parameter                  | Var      | iable | 10MHz | z Clock | 12MH | Unit |      |
|-------------------|----------------------------|----------|-------|-------|---------|------|------|------|
| Symbol            | Falametei                  | Min      | Max   | Min   | Max     | Min  | Max  | Unit |
| t <sub>VCK</sub>  | TI2 clock cycle            | 8x + 100 | -     | 900   | -       | 740  | -    | ns   |
| t <sub>VCKL</sub> | TI2 Low clock pulse width  | 4x + 40  | -     | 440   | -       | 360  | -    | ns   |
| t <sub>VCKH</sub> | TI2 High clock pulse width | 4x + 40  | -     | 440   | -       | 360  | -    | ns   |

### 4.7 Interrupt Operation

# $V_{CC} = 5V \pm 10\% \ \ TA = -40 \sim 85^\circ C \ (1 \sim 10 MHz) \\ TA = -20 \sim 70^\circ C \ (1 \sim 12.5 MHz)$

| Symbol             | Parameter                         | Var      | iable | 10MHz | z Clock | 10MHz Clock |     | Unit |
|--------------------|-----------------------------------|----------|-------|-------|---------|-------------|-----|------|
| Syllibol           | Falanielei                        | Min      | Max   | Min   | Max     | Min         | Max |      |
| t <sub>INTAL</sub> | MMI, INTO Low level pulse width   | 4x       | -     | 400   | _       | 320         | _   | ns   |
| t <sub>INTAH</sub> | NMI, INTO High level pulse width  | 4x       | _     | 400   | _       | 320         | _   | ns   |
| t <sub>INTBL</sub> | INT1, INT2 Low level pulse width  | 8x + 100 | _     | 900   | Ι       | 740         | -   | ns   |
| t <sub>INTBH</sub> | INT1, INT2 High level pulse width | 8x + 100 | -     | 900   | -       | 740         | _   | ns   |

### 4.8 I/O Interface Mode Timing



#### 4.9 Timing Chart



### 5. Table of Special Function Registers

The special function registers include the I/O ports, peripheral control registers allocated to the 48-byte addresses from FFC0H to FFEFH.

| mat of table |      |         |   | <br> | <br>_       |   |   | -             |
|--------------|------|---------|---|------|-------------|---|---|---------------|
| Symbol       | Name | Address | 7 | 5    | //          | 1 | 0 |               |
|              |      |         |   |      |             |   |   | →bit Symbol   |
|              |      |         |   |      | $\langle  $ |   |   | _→ Read/Write |
|              |      |         |   |      |             |   |   |               |
|              |      |         |   |      | 7/-         |   |   |               |

| Address | Symbol       | Address | Symbol | Address | Symbol        |
|---------|--------------|---------|--------|---------|---------------|
| FFC0    | PO           | FFD0    | P8     | FFE0    | -             |
| FFC1    | P1           | FFD1    | P8CR   | FFE1    | _             |
| FFC2    | P01CR (IRFL) | FFD2    | WDMOD  | FFE2    | _             |
| FFC3    | IRFH         | FFD3    | WDCR   | FFE3    | _             |
| FFC4    | P2           | FFD4    | TREGO  | FFE4    | _             |
| FFC5    | P2CR         | FFD5    | TREG1  | FFE5    | _             |
| FFC6    | P3           | FFD6    | TREG2  | FFE6    | INTEL         |
| FFC7    | P3CR         | FFD7    | TREG3  | FFE7    | INTEH (DMAEL) |
| FFC8    | -            | FFD8    | TCLK   | FFE8    | DMAEH         |
| FFC9    | -            | FFD9    | TFFCR  | FFE9    | SCMOD         |
| FFCA    | -            | FFDA    | TMOD   | FFEA    | SCCR          |
| FFCB    | -            | FFDB    | TRUN   | FFEB    | SCBUF         |
| FFCC    | -            | FFDC    | -      | FFEC    | _             |
| FFCD    | -            | FFDD    | -      | FFED    | _             |
| FFCE    | -            | FFDE    | -      | FFEE    | _             |
| FFCF    | -            | FFDF    | -      | FFEF    | _             |

### TMP90C802 Special Function Register Address List

(1) I/O Port

MSB

LSB

| Symbol | Name   | Address | 7     | 6          | 5   | 4       | 3    | 2   | 1     | 0     |  |  |
|--------|--------|---------|-------|------------|-----|---------|------|-----|-------|-------|--|--|
|        |        |         | P07   | P06        | P05 | P04     | P03  | P02 | P01   | P00   |  |  |
| PO     | Port 0 | OFFCOH  |       | R/W        |     |         |      |     |       |       |  |  |
|        |        |         |       | Input mode |     |         |      |     |       |       |  |  |
|        |        |         | P17   | P16        | P15 | P14     | P13  | P12 | P11   | P10   |  |  |
| P1     | Port 1 | 0FFC1H  |       |            | •   | R/V     | N    |     |       |       |  |  |
|        |        |         |       |            |     | Input r | node |     |       |       |  |  |
|        |        |         | P27   | P26        | P25 | P24     | P23  | P22 | P21   | P20   |  |  |
| P2     | Port 2 | 0FFC4H  |       |            |     | R/V     | N    |     |       |       |  |  |
|        |        |         |       |            |     | Input r | node |     |       |       |  |  |
|        |        |         | P37   | P36        | P35 | -       | P33  | P32 | P31   | -     |  |  |
| P3     | Port 3 | 0FFC6H  | R     | R/W        | R/W | -       | R/W  | R/W | R     | -     |  |  |
|        |        |         | Input | 1          | 1   | -       | 1    | 1   | Input | -     |  |  |
|        |        |         |       |            | _   |         |      |     | P81   | P80   |  |  |
| P8     | Port 8 | 0FFD0H  |       |            | _   |         |      |     | R     | R     |  |  |
|        |        |         |       |            | _   |         |      |     | Input | model |  |  |

Note: Read/Write

R/W: Either read or wirite is possible

Only read is possible. Only write is possible. R:

W:

prohibit RMW: Prohibit Read Modify Write (Prohibit RES/SET Instruction etc.)

| (2) I/O Po      | rt Control       |                 | MSB |                            |                               |         |   |                                                         | LSB                                |                                    |
|-----------------|------------------|-----------------|-----|----------------------------|-------------------------------|---------|---|---------------------------------------------------------|------------------------------------|------------------------------------|
| Symbol          | Name             | Address         | 7   | 6                          | 5                             | 4       | 3 | 2                                                       | 1                                  | 0                                  |
|                 |                  |                 | -   | IRF0                       | IRFTO                         | IRFT1   | - | EXT                                                     | P1C                                | POC                                |
|                 | Port OD Port 01/ | 0FFC2H          | -   |                            | R                             |         | - | W                                                       | W                                  | W                                  |
| 00100           |                  |                 | -   | 0                          | 0                             | 0       | - | 0                                                       | 0                                  | 0                                  |
| P01CR<br>(IRFL) | Control<br>Reg.  | prohibit<br>RMW | _   | Interrupt Requ<br>1 : Inte | iest Flag<br>errupt being rec | juested | _ | P1, P2<br>control<br>0 : I/O Port<br>1 : Address<br>bus | P1<br>Control<br>0 : In<br>1 : Out | P0<br>Control<br>0 : In<br>1 : Out |

#### TMP90C802A/803A

| (2) I/O Po | rt Control                |                 | MSB  |      | (    | (2) I/O Poi     | rt Control                |         | I        | MSB L                                                       | LSE  | 3                                         |                    |                  |              |
|------------|---------------------------|-----------------|------|------|------|-----------------|---------------------------|---------|----------|-------------------------------------------------------------|------|-------------------------------------------|--------------------|------------------|--------------|
| Symbol     | Name                      | Address         | 7    | 6    | 5    | Symb <b>4</b> l | Nam <b>e</b>              | Address |          | 7 1                                                         |      | 60                                        |                    | 5                |              |
| P2CR       | Port 2<br>Control         |                 | P27C | P26C | P25C | P24C            | P23C                      | P22C    |          | WAITE21C                                                    |      | WAIT OF 020C                              |                    | RDE              | T            |
|            |                           |                 |      |      |      |                 | W                         |         | R/W      |                                                             |      |                                           | R/W                | T                |              |
| rzon       | Reg.                      | prohibit        | 0    | 0    | 0    | 0               | 0                         | 0       |          | 0 0                                                         |      | 0 0                                       |                    | 0                | T            |
| (2) I/O Po | rt Control                | ' RMW           | MSB  |      |      | P3CR            | Port 3<br>Control<br>Reg. | 0FFC7H  | 00<br>01 | ait control<br>) : 2state wa<br>I : normal w<br>): non wait |      | 3                                         | RD<br>con<br>0 : Ī | ntrol            | P<br>C(<br>0 |
| Symbol     | Name                      | Address         | 7    | 6    | 5    | 4               | 3                         | 2       | 1        | : Timer <b>0</b> /1 (                                       | Outp | ut O                                      |                    | external         | .            |
|            |                           |                 |      | I    |      | _               |                           |         |          | ZCE1                                                        |      | EDGE                                      |                    | access<br>Always |              |
| P8CR       | Port 8<br>Control<br>Reg. | 0FFD1H          |      |      |      | _               |                           |         |          | W                                                           |      | W                                         |                    | RD               |              |
|            |                           |                 |      |      | -    | -               |                           | ·       |          | 0                                                           |      | 0                                         |                    |                  | -            |
|            |                           | prohibit<br>RMW |      |      |      | -               |                           |         |          | *INT1/TI2<br>control<br>1 : ZCD<br>enable                   |      | INTO<br>control<br>0 : level<br>1 : ↑edge |                    |                  |              |

Symbol in ( ) denotes another name.

#### (3) Watchdog Timer Control MSB LSB Symbol 7 5 4 3 2 1 0 Name Address 6 WDTE WDTP1 WDTP0 HALTM1 HALTM0 EXF DRVE WARM R/W R/W R/W R/W R R/W 1 0 0 0 0 0 Undefined 0 Watch Dog WDMOD Timer Mode 0FFD2H 1 : WDT WDT Detecting Time Warming Standby mode Invert 1: 00 : 2<sup>14</sup>/fc 01 : 22<sup>16</sup>/fc Reg. 00 : RUN mode Enable up time each time to drive pin EXX 0:2<sup>14</sup>/fc 01 : STOP mode in STOP 10 : 2<sup>18</sup>/fc 11 : 2<sup>20</sup>/fc 1:216/fc 10 : IDLE1 mode instruction is mode 11 : IDLE2 mode executed \_ 0FFD3H Watch Dog W WDCR Timer Mode prohibit \_ Reg. RMW B1H : WDT Disable code 4EH : WDT Clear code

#### (4) Timer/event Counter Control MSB

|        | ovont oour               |                           | MOD |   |           |   |                                                  |                  |   | LOD |
|--------|--------------------------|---------------------------|-----|---|-----------|---|--------------------------------------------------|------------------|---|-----|
| Symbol | Name                     | Address                   | 7   | 6 | 5         | 4 | 3                                                | 2                | 1 | 0   |
| TREG0  | 8bit Timer<br>Register 0 | 0FFD4H<br>prohibit<br>RMW |     |   |           |   | W<br>Indefined                                   |                  |   |     |
| TREG1  | 8bit Timer<br>Register 1 | 0FFD5H<br>prohibit<br>RMW |     |   |           | l | -<br>W<br>Indefined                              |                  |   |     |
| TREG2  | 8bit Timer<br>Register 2 | 0FFD6H<br>prohibit<br>RMW |     |   | R/W R: Co |   | –<br>gister 2, W: *bit <sup>-</sup><br>Indefined | Timer Register 2 |   |     |

LSB

### TMP90C802A/803A

| Symbol                        | Name                                              | Address                   | 7                                                                                                                                                                 | 6      | 5                                                             | 4      | 3                                                                       | 2      | 1                                                                                                    | 0      |  |  |
|-------------------------------|---------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------------------------------------------------|--------|-------------------------------------------------------------------------|--------|------------------------------------------------------------------------------------------------------|--------|--|--|
| TREG3                         | 8bit Timer                                        | 0FFD7H<br>prohibit<br>RMW | R/W R: Counter Latch Register 3, W: *bit Timer Register 3                                                                                                         |        |                                                               |        |                                                                         |        |                                                                                                      |        |  |  |
| medo                          | Register 3                                        |                           | Undefined                                                                                                                                                         |        |                                                               |        |                                                                         |        |                                                                                                      |        |  |  |
|                               |                                                   |                           | T3CLK1                                                                                                                                                            | T3CLK0 | T2CLK1                                                        | T2CLK0 | T1CLK1                                                                  | T1CLK0 | T0CLK1                                                                                               | TOCLK  |  |  |
|                               |                                                   |                           | R/                                                                                                                                                                | W      | R                                                             | W      | R/W                                                                     |        | R/W                                                                                                  |        |  |  |
| TCLK Clock<br>Control<br>Reg. | 8bit Timer<br>Source                              |                           | 0                                                                                                                                                                 | 0      | 0                                                             | 0      | 0                                                                       | 0      | 0                                                                                                    | 0      |  |  |
|                               | Clock<br>Control                                  | 0FFD8H                    | 8bit<br>00 : TO2TRG<br>01 : ØT1<br>10 : ØT16<br>11 : ØT256                                                                                                        |        | 00: –<br>01 : øT1<br>10 : øT16<br>11 : øT256<br>(8bit mode or | ıly)   | 8bit<br>00 : TOOTRG<br>01 : øT1<br>10 : øT16<br>11 : øT256              |        | 00 : -<br>01 : øT1<br>10 : øT16<br>11 : øT256<br>(8bit mode on                                       | ly)    |  |  |
|                               |                                                   |                           | LATCH                                                                                                                                                             | _      | -                                                             | _      | TFF1C1                                                                  | TFF1C0 | TFF1IE                                                                                               | TFF1IS |  |  |
|                               |                                                   |                           | W                                                                                                                                                                 | -      | -                                                             | -      | W                                                                       |        | R/W                                                                                                  |        |  |  |
|                               |                                                   |                           | 1                                                                                                                                                                 | -      | -                                                             |        | -                                                                       |        | 0                                                                                                    | 0      |  |  |
| TFFCR                         | 8bit Timer<br>Flip-Flop<br>Control<br>Reg.        | 0FFD9H                    | 0 : LATCH<br>(one shot)                                                                                                                                           | _      |                                                               | -      | 00 : Clear TFF1<br>01 : Set TFF1<br>10 : Invert TFF1<br>11 : Don't care |        | 0 :<br>Invert<br>by 8bit<br>timer 0<br>1 :<br>Enable<br>Invert<br>by 8-bit<br>Timer 1                |        |  |  |
|                               | 8bit Timer                                        | OFFDAH                    | T23M1                                                                                                                                                             |        |                                                               | T10M0  | PWM01                                                                   | PWM0   |                                                                                                      |        |  |  |
|                               |                                                   |                           | R/W                                                                                                                                                               |        | -                                                             |        | R/W                                                                     |        | R/W                                                                                                  |        |  |  |
|                               |                                                   |                           | 0                                                                                                                                                                 | 0      | -                                                             | _      | 0                                                                       | 0      | 0                                                                                                    | 0      |  |  |
| TMOD Mode<br>Reg.             |                                                   |                           | (Note)<br>00 : 8bit Timer/Counter<br>01 : 16bit Timer/Counter<br>10 : Don't Care<br>11 : Don't Care                                                               |        | -                                                             |        | 00: 8bit Timer<br>01: 16bit Timer<br>10: 8bit PPG<br>11: 8bit PWM       |        | PWM Frequency<br>00: -<br>01: 2 <sup>6</sup> - 1<br>10: 2 <sup>7</sup> - 1<br>11: 2 <sup>8</sup> - 1 |        |  |  |
|                               | 8bit                                              | OFFDBH                    | BRATE1                                                                                                                                                            | BRATE0 | PRRUN                                                         | T4RUN  | T3RUN                                                                   | T2RUN  | T1RUN                                                                                                | TORUN  |  |  |
|                               | Timer/                                            |                           | R/W                                                                                                                                                               |        |                                                               | 1      |                                                                         | R/W    | 1                                                                                                    | 1      |  |  |
| TRUM                          | Serial<br>Channel<br>Baud Rate<br>Control<br>Reg. |                           | 0                                                                                                                                                                 | 0      | 0                                                             | 0      | 0                                                                       | 0      | 0                                                                                                    | 0      |  |  |
| TRUN                          |                                                   |                           | 00 : 300/150 bps         Prescaler & Timer Run/Stop Control           01 : 1200/600         0 : Stop & Clear           11 : 19200/9600         1 : Run (Count up) |        |                                                               |        |                                                                         |        |                                                                                                      |        |  |  |

Note: 00: 8bit Timer x 2 or 8bit counter + 8bit Timer 01: 16bit Timer or 16bit counter

| Symbol                    | Name                                                                                            | Addres                                        | 7                       | 6                                                                                  | 5                                                                                           | 4                                                          | 3                                                                                     | 2                                                                                                                     | 1                                                                                                      | 0                                                        |  |  |
|---------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------|-------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--|--|
| -                         |                                                                                                 |                                               | TB8                     | Fixed at "0"                                                                       | RXE                                                                                         | WU                                                         | SM1                                                                                   | SM0                                                                                                                   | SC1                                                                                                    | SC0                                                      |  |  |
|                           | Serial<br>Channel<br>Mode<br>Register                                                           |                                               | R/W                     |                                                                                    |                                                                                             |                                                            |                                                                                       |                                                                                                                       |                                                                                                        |                                                          |  |  |
|                           |                                                                                                 |                                               | Undefined               | 0                                                                                  | 0                                                                                           | 0                                                          | 0                                                                                     | 0                                                                                                                     | 0                                                                                                      | 0                                                        |  |  |
| SCMOD                     |                                                                                                 | 0FFE9H                                        | Transmission            | Write "O"                                                                          | 1:                                                                                          | 1:                                                         | 00 : I/O interfa                                                                      |                                                                                                                       | 00 : T02TRG                                                                                            |                                                          |  |  |
|                           |                                                                                                 |                                               | Bit-8 data              |                                                                                    | Receive                                                                                     | Wake up                                                    | 01 : UART 7bi                                                                         | t                                                                                                                     | 01 : BR                                                                                                |                                                          |  |  |
|                           |                                                                                                 |                                               | in 9bit UART            |                                                                                    | Enable                                                                                      | Enable                                                     | 10 : UART 8bi                                                                         |                                                                                                                       | 10:ø1                                                                                                  |                                                          |  |  |
|                           |                                                                                                 |                                               | DD0                     |                                                                                    |                                                                                             |                                                            | 11 : UART 9bi                                                                         |                                                                                                                       | 11 : BR 1/2                                                                                            |                                                          |  |  |
| SCCR                      | Serial                                                                                          |                                               | RB8                     | -                                                                                  | -                                                                                           | OERR                                                       | -                                                                                     | FERR                                                                                                                  | -                                                                                                      | -                                                        |  |  |
|                           | Channel                                                                                         | OFFEAH                                        | R                       |                                                                                    | -                                                                                           |                                                            | eared to "O" by r                                                                     | <b>,</b>                                                                                                              | -                                                                                                      | -                                                        |  |  |
|                           | Control                                                                                         | υγγελη                                        | Undefined               | -                                                                                  | -                                                                                           | 0                                                          | -                                                                                     | 0                                                                                                                     | -                                                                                                      | -                                                        |  |  |
|                           | Register                                                                                        |                                               | Receiving<br>Bit-8 data | _                                                                                  | _                                                                                           | 1 : Error<br>Overrun                                       | _                                                                                     | 1 : Error<br>Framing                                                                                                  | _                                                                                                      | _                                                        |  |  |
| Ch                        |                                                                                                 |                                               | RB7                     | RB6                                                                                | RB5                                                                                         | RB4                                                        | RB3                                                                                   | RB2                                                                                                                   | RB1                                                                                                    | RB0                                                      |  |  |
|                           | Serial<br>Channel                                                                               | 0FFEBH<br>prohibit                            | TB7                     | TB6                                                                                | TB5                                                                                         | TB4                                                        | TB3                                                                                   | TB2                                                                                                                   | TB1                                                                                                    | TBO                                                      |  |  |
| SCBUF                     | Buffer                                                                                          |                                               |                         |                                                                                    |                                                                                             | R (Receiving)/                                             | W (Transmissio                                                                        | n)                                                                                                                    |                                                                                                        |                                                          |  |  |
|                           | Register                                                                                        | RMW                                           |                         |                                                                                    |                                                                                             | Unc                                                        | defined                                                                               |                                                                                                                       |                                                                                                        |                                                          |  |  |
| so refer to               | P3CR, TRUN re                                                                                   | eaister.                                      | Note: BR: Bau           | d Rate Genera                                                                      | tor                                                                                         |                                                            |                                                                                       |                                                                                                                       |                                                                                                        |                                                          |  |  |
|                           | pt Control                                                                                      | 0                                             | MSB                     |                                                                                    |                                                                                             |                                                            |                                                                                       |                                                                                                                       |                                                                                                        | LSB                                                      |  |  |
| Symbol                    | Name                                                                                            | Address                                       | 7                       | 6                                                                                  | 5                                                                                           | 4                                                          | 3                                                                                     | 2                                                                                                                     | 1                                                                                                      | 0                                                        |  |  |
|                           | Interrupt                                                                                       | OFFEGH                                        | IET2                    | IET3                                                                               | -                                                                                           | IE1                                                        | -                                                                                     | -                                                                                                                     | IERX                                                                                                   | IETX                                                     |  |  |
|                           |                                                                                                 |                                               | · · ·                   |                                                                                    |                                                                                             |                                                            |                                                                                       |                                                                                                                       |                                                                                                        |                                                          |  |  |
|                           | Interrunt                                                                                       |                                               |                         |                                                                                    |                                                                                             | I                                                          | R/W                                                                                   |                                                                                                                       |                                                                                                        |                                                          |  |  |
| INTEL                     | Interrupt<br>Enable                                                                             | 0FFE6H                                        | 0                       | 0                                                                                  | -                                                                                           | 0                                                          | K/W<br>_                                                                              | -                                                                                                                     | 0                                                                                                      | 0                                                        |  |  |
| INTEL                     | Enable<br>Mask                                                                                  | 0FFE6H                                        | 0                       | 0                                                                                  | -                                                                                           | 0                                                          | e 0 : Disable                                                                         | _                                                                                                                     | 0                                                                                                      | 0                                                        |  |  |
| INTEL                     | Enable                                                                                          | 0FFE6H                                        | 0                       | 0                                                                                  | –<br>DETO                                                                                   | 0                                                          | _                                                                                     | -<br>IE0                                                                                                              | 0<br>IET0                                                                                              | 0<br>IET1                                                |  |  |
| INTEL                     | Enable<br>Mask                                                                                  |                                               |                         |                                                                                    | DET0                                                                                        | 0<br>1 : Enabl                                             | –<br>e O : Disable                                                                    | IEO                                                                                                                   |                                                                                                        |                                                          |  |  |
| INTEH                     | Enable<br>Mask                                                                                  | OFFE6H<br>OFFE7H                              |                         | -                                                                                  | DET0                                                                                        | 0<br>1 : Enabl                                             | –<br>e O : Disable                                                                    | IEO                                                                                                                   | IETO                                                                                                   |                                                          |  |  |
| INTEH                     | Enable<br>Mask                                                                                  |                                               | 0                       |                                                                                    | DETO<br>N<br>O                                                                              | 0<br>1 : Enabl<br>DET1                                     | –<br>e 0 : Disable<br>–                                                               | IEO<br>R                                                                                                              | IETO<br>X/W                                                                                            | IET1                                                     |  |  |
| INTEH                     | Enable<br>Mask<br>Register<br>Micro DMA                                                         |                                               | 0                       | - RA                                                                               | DETO<br>N<br>O                                                                              | 0<br>1 : Enabl<br>DET1                                     | –<br>e 0 : Disable<br>–                                                               | IEO<br>R<br>O                                                                                                         | IETO<br>X/W                                                                                            | IET1                                                     |  |  |
| INTEH<br>(DMAEL)          | Enable<br>Mask<br>Register<br>Micro DMA<br>Enable                                               | OFFE7H                                        | 0                       | – R/<br>– 1 : Enable C                                                             | DETO<br>N<br>O : Disable                                                                    | 0<br>1 : Enabl<br>DET1<br>0                                | –<br>e 0 : Disable<br>–<br>–                                                          | IEO<br>R<br>O<br>1 : Enable                                                                                           | IETO<br>//W<br>0 : Disable<br>DERX                                                                     | IET1                                                     |  |  |
| INTEH                     | Enable<br>Mask<br>Register<br>Micro DMA                                                         |                                               | 0                       | – R/<br>– 1 : Enable C                                                             | DETO<br>N<br>O : Disable                                                                    | 0<br>1 : Enabl<br>DET1<br>0                                | –<br>e 0 : Disable<br>–<br>–                                                          | IEO<br>R<br>O<br>1 : Enable                                                                                           | IETO<br>//W<br>0 : Disable<br>DERX                                                                     | IET1<br>0<br>DETX                                        |  |  |
| INTEH<br>(DMAEL)          | Enable<br>Mask<br>Register<br>Micro DMA<br>Enable                                               | OFFE7H                                        | 0                       | - R/A<br>-  <br>1 : Enable C<br>-                                                  | DETO<br>N<br>0<br>) : Disable<br>–                                                          | 0<br>1 : Enabl<br>DET1<br>0<br>-                           | –<br>e 0 : Disable<br>–<br>–                                                          | IEO<br>R<br>O<br>1 : Enable<br>–                                                                                      | IETO<br>//W<br>0 : Disable<br>DERX<br>R,                                                               | IET1<br>  0<br>  DETX<br>/W                              |  |  |
| INTEH<br>(DMAEL)          | Enable<br>Mask<br>Register<br>Micro DMA<br>Enable                                               | OFFE7H                                        | 0                       | - R/A<br>-  <br>1 : Enable C<br>-                                                  | DETO<br>N<br>0<br>) : Disable<br>–                                                          | 0<br>1 : Enabl<br>DET1<br>0<br>-                           | –<br>e 0 : Disable<br>–<br>–<br>–                                                     | IEO<br>R<br>O<br>1 : Enable<br>–                                                                                      | IETO<br>//W<br>0 : Disable<br>DERX<br>R,                                                               | IET1           0           DETX           /W           0 |  |  |
| INTEH<br>(DMAEL)          | Enable<br>Mask<br>Register<br>Micro DMA<br>Enable                                               | OFFE7H                                        |                         | – R/A<br>– 1 : Enable C<br>– –                                                     | DETO<br>N<br>0<br>D : Disable<br>-                                                          | 0<br>1 : Enabl<br>DET1<br>0<br>-<br>-<br>1: Enabl          | -<br>e 0 : Disable<br>-<br>-<br>-<br>-<br>e 0 : Disable                               | IEO<br>R<br>0<br>1 : Enable<br>–                                                                                      | IETO<br>//W<br>0 : Disable<br>DERX<br>R,<br>0                                                          | IET1           0           DETX           /W           0 |  |  |
| INTEH<br>(DMAEL)<br>DMAEH | Enable<br>Mask<br>Register<br>Micro DMA<br>Enable                                               | OFFE7H                                        |                         | – R/A<br>– 1 : Enable C<br>– –                                                     | DETO<br>N<br>0<br>D : Disable<br>-<br>-<br>IRFTO                                            | 0<br>1 : Enabl<br>DET1<br>0<br>-<br>-<br>1: Enabl          | -<br>e 0 : Disable<br>-<br>-<br>-<br>e 0 : Disable<br>-                               | IEO<br>R<br>0<br>1 : Enable<br>–<br>–<br>EXT                                                                          | IETO<br>//W<br>0 : Disable<br>DERX<br>R,<br>0                                                          | IET1<br>  0<br>  DETX<br>/W<br>  0<br>  POCR             |  |  |
| INTEH<br>(DMAEL)<br>DMAEH | Enable<br>Mask<br>Register<br>Micro DMA<br>Enable                                               | OFFE7H                                        |                         | - R/A<br>- 1 : Enable C<br>                                                        | DETO<br>N<br>0<br>D : Disable<br>-<br>IRFTO<br>R                                            | 0<br>1 : Enabl<br>DET1<br>0<br>–<br>–<br>1: Enabl<br>IRFT1 | –<br>e 0 : Disable<br>–<br>–<br>–<br>–<br>e 0 : Disable<br>–<br>–                     | IE0<br>R<br>0<br>1 : Enable<br>–<br>EXT<br>W                                                                          | IETO<br>//W<br>0 : Disable<br>DERX<br>R,<br>0<br>P1CR                                                  | IET1<br>  0<br>  DETX<br>/W<br>  0<br>  POCR<br>W        |  |  |
| INTEH<br>(DMAEL)<br>DMAEH | Enable<br>Mask<br>Register<br>Micro DMA<br>Enable<br>Register                                   | OFFE7H<br>OFFE8H<br>OFFC2H                    |                         | - R/A<br>- 1 : Enable C<br>- 1<br>IRF0                                             | DETO<br>N<br>0<br>D: Disable<br>-<br>IRFTO<br>R<br>0                                        | 0<br>1 : Enabl<br>DET1<br>0<br>–<br>–<br>1: Enabl<br>IRFT1 | –<br>e 0 : Disable<br>–<br>–<br>–<br>–<br>e 0 : Disable<br>–<br>–                     | IEO<br>R<br>0<br>1 : Enable<br>-<br>EXT<br>W<br>0<br>P1, P2<br>Controls                                               | IETO<br>//W<br>0 : Disable<br>DERX<br>R,<br>0<br>P1CR<br>V<br>0<br>P1<br>Controls                      | IET1 0 DETX /W 0 POCR W 0 PO Controls                    |  |  |
| INTEH<br>(DMAEL)<br>DMAEH | Enable<br>Mask<br>Register<br>Micro DMA<br>Enable<br>Register                                   | OFFE7H<br>OFFE8H<br>OFFC2H<br>prohibit        |                         | - R/A<br>- 1 : Enable C<br>                                                        | DETO<br>N<br>0<br>D: Disable<br>-<br>IRFTO<br>R<br>0<br>est Flag                            | 0<br>1 : Enabl<br>DET1<br>0<br>–<br>–<br>1: Enabl<br>IRFT1 | –<br>e 0 : Disable<br>–<br>–<br>–<br>–<br>e 0 : Disable<br>–<br>–                     | IEO<br>R<br>0<br>1 : Enable<br>–<br>EXT<br>W<br>0<br>P1, P2<br>Controls<br>0 : I/O port                               | IETO<br>//W<br>0 : Disable<br>DERX<br>R,<br>0<br>P1CR<br>V<br>0<br>P1<br>Controls<br>0 : In            | IET1 0 DETX /W 0 POCR W 0 PO Controls 0 : In             |  |  |
| INTEH<br>(DMAEL)<br>DMAEH | Enable<br>Mask<br>Register<br>Micro DMA<br>Enable<br>Register<br>Interrupt<br>Request<br>Flag & | OFFE7H<br>OFFE8H<br>OFFC2H<br>prohibit        |                         | - R/A<br>- 1 : Enable C<br>- 1<br>IRF0<br>0                                        | DETO<br>N<br>0<br>D: Disable<br>-<br>IRFTO<br>R<br>0<br>est Flag                            | 0<br>1 : Enabl<br>DET1<br>0<br>–<br>–<br>1: Enabl<br>IRFT1 | –<br>e 0 : Disable<br>–<br>–<br>–<br>–<br>e 0 : Disable<br>–<br>–                     | IEO<br>R<br>0<br>1 : Enable<br>-<br>EXT<br>W<br>0<br>P1, P2<br>Controls                                               | IETO<br>//W<br>0 : Disable<br>DERX<br>R,<br>0<br>P1CR<br>V<br>0<br>P1<br>Controls                      | IET1 0 DETX /W 0 POCR W 0 PO Controls                    |  |  |
| INTEH<br>(DMAEL)<br>DMAEH | Enable<br>Mask<br>Register<br>Micro DMA<br>Enable<br>Register                                   | OFFE7H<br>OFFE8H<br>OFFC2H<br>prohibit<br>RMW |                         | - R/A<br>- 1 : Enable C<br>- 1<br>IRF0<br>0                                        | DETO<br>N<br>0<br>D: Disable<br>-<br>IRFTO<br>R<br>0<br>est Flag                            | 0<br>1 : Enabl<br>DET1<br>0<br>–<br>–<br>1: Enabl<br>IRFT1 | –<br>e 0 : Disable<br>–<br>–<br>–<br>–<br>e 0 : Disable<br>–<br>–                     | IEO<br>R<br>0<br>1 : Enable<br>-<br>EXT<br>W<br>0<br>P1, P2<br>Controls<br>0 : I/O port<br>1 : Address                | IETO<br>//W<br>0 : Disable<br>DERX<br>R,<br>0<br>P1CR<br>V<br>0<br>P1<br>Controls<br>0 : In            | IET1 0 DETX W 0 POCR W 0 PO Controls 0 : In 1 : Out      |  |  |
| INTEH<br>(DMAEL)<br>DMAEH | Enable<br>Mask<br>Register<br>Micro DMA<br>Enable<br>Register<br>Interrupt<br>Request<br>Flag & | OFFE7H<br>OFFE8H<br>OFFC2H<br>prohibit        |                         | - R/A<br>- 1 : Enable C<br>- 1<br>IRFO<br>0<br>Interrupt Reque<br>1 : Interrupt be | DETO<br>N<br>0<br>D : Disable<br>-<br>IRFTO<br>R<br>0<br>est Flag<br>ing requested<br>IRFT4 | 0<br>1 : Enabl<br>DET1<br>0<br>-<br>1: Enabl<br>IRFT1<br>0 | -<br>e 0 : Disable<br>-<br>-<br>-<br>-<br>e 0 : Disable<br>-<br>-<br>-<br>-<br>-<br>- | IEO<br>R<br>0<br>1 : Enable<br>–<br>EXT<br>W<br>0<br>P1, P2<br>Controls<br>0 : I/O port<br>1 : Address<br>bus<br>IRF2 | IETO<br>//W<br>0 : Disable<br>DERX<br>R,<br>0<br>P1CR<br>V<br>0<br>P1<br>Controls<br>0 : In<br>1 : Out | IET1 0 DETX /W 0 POCR W 0 PO Controls 0 : In             |  |  |

Symbol in ( ) denotes another name.

### 6. Port Section Equivalent Circuit Diagram

• Reading the Circuit Diagram

Basically, the gate singles written are the same as those used for the standard CMOS logic IC [74HCXX] series. The dedicated signal is described below.

STOP: This signal becomes active "1" when the hold mode setting register is set to the STOP mode and the CPU executes the HALT instruction. When the drive enable bit [DRIVE] is set to "1", however, STP remains at "0".

- The input protection resistans ranges from several tens of ohms to several hundreds of ohms.
- PO (D0 ~ D7)



• P1, P2



• P31, P37



• P32, P35, P36



• P33



• P80, NMI



• P81



• RESET



• CLK



• X1, X2



• <u>EA</u>

