TLCS-90 Series TMP90C800/801 #### **CMOS 8–Bit Microcontrollers** #### TMP90C800N/TMP90C801N #### TMP90C800F/TMP90C801F #### 1. Outline and Characteristics The TMP90C800 is a high-speed advanced 8-bit microcontroller applicable to a variety of equipment. With its 8-bit CPU, ROM, RAM, timer/event counter and general-purpose serial interface integrated into a single CMOS chip, the TMP90C800 allows the expansion of external memories for programs and data (up to 56K bytes). The function of TMP90C800 is exactly same as the TMP90C400 except the internal ROM/RAM size. The TMP90C801 is the same as the TMP90C800 but without the ROM. The TMP90C800N/801N is in a shrink Dual Inline Package (SDIP64-P-750). The TMP90C800F/801F is in a Quad Flat package (QFP64-P-1420A) The characteristics of the TMP90C800 include: - Powerful instructions: 163 basic instructions, including Multiplication, division, 16-bit arithmetic operations, bit manipulation instructions - (2) Minimum instruction executing time: 320ns (at 12.5MHz oscillation frequency) - (3) Internal ROM: 8K bytes (The TMP90C801 does not have a built-in ROM) - (4) Internal RAM: 256 bytes - (5) Memory expansion External memory: 56K bytes - (6) General-purpose serial interface (1 channel) Asynchronous mode, I/O interface mode - (7) 8-bit timers (4 channel): (2 external clock input) - (8) Port with zero-cross detection circuit (4 input) - (9) Input/Output ports (56 pins) - Ports with programmable pull-up resistor (22 pins) - Allows I/O selection on bit basis - Multiplexer ports of address data bus - (10) Interrupt function: 7 internal interrupts and 3 external interrupts - (11) Micro Direct Memory Access (DMA) function (8 channels) - (12) Standby function (4 HALT modes) The information contained herein is presented only as guide for the applications of our products. No responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of TOSHIBA or others. These TOSHIBA products are intended for usage in general electronic equipments (office equipment, communication equipment, measuring equipment, domestic electrification, etc.) Please make sure that you consult with us before you use these TOSHIBA products in equipments which require high quality and/or reliability, and in equipments which could have major impact to the welfare of human life (atomic energy control, spaceship, traffic signal, combustion control, all types of safety devices, etc.). TOSHIBA cannot accept liability to any damage which may occur in case these TOSHIBA products were used in the mentioned equipments without prior consultation with TOSHIBA. TOSHIBA CORPORATION 1/14 The information contained here is subject to change without notice Figure 1. TMP90C800 Block Diagram 2/14 ### 2. Pin Assignment and Functions #### 2.1 Pin Assignment This section describes the assignment of input/output pins, their names and functions. Figure 2.1 shows pin assignment of the TMP90C800N/801N. Figure 2.1 (1). Pin Assignment (Shrink Dual Inline Package) Figure 2.1 (2) shows Pin Assignment of the TMP90C800F/ 801F. Figure 2.1 (2). Pin Assignment (Flat Package) ### 2.2 Pin Names and Functions The names of input/output pins and their functions are summarized in Table 2.2. Table 2.2 Pin Names and Functions (1/2) | Pin Name | No. of pins | I/O 3 states | Function | |-------------------------|-------------|--------------|--------------------------------------------------------------------------------------------------------------------------------| | D00 D07 | | 1/0 | Port 0: 8-bit I/O port that allows selection of input/output on byte basis | | P00 ~ P07<br>/AD0 ~ AD7 | 8 | 3 states | Address/Data bus: Functions as 8-bit bidirectional address/data bus for external memory (For 401, fixed to address/data bus) | | D10 D17 | | 1/0 | Port 1: 8-bit I/O port that allows selection on byte basis | | P10 ~ P17<br>/A8 ~ A15 | 8 | Output | Address bus: Functions as address bus (upper 8 bits) by EXT1 set for external memory (For 401, fixed to address bus | | P20 ~ P23 | 4 | 1.0 | Port 20 ~ 23: 4-bit I/O port with a pull-up resistor that can be programmed, and allows selection of input/output on bit basis | | P2/ | | 1/0 | Port 24: 1-bit I/O port with a pull-up resistor that can be programmed, and allows selection of input/output on bit basis | | <u>P24</u><br>/NMI | 1 | Input | Non-maskable interrupt request pin: Falling edge interrupt register pin | | P25<br>/WAIT | 1 | 1/0 | Port 25: 1-bit I/O port with a pull-up resistor that can be programmed, and allows selection of input/output on bit basis | | /WAII | | Input | Wait: Input pin for connecting slow speed memory of peripheral LSI | | P26 | 1 | Output | Port 26: 1-bit output port | | /RD | ' | Output | Read: Generates strobe signal for reading external memory (For 401, fixed to RD) | | P27 | 1 | Output | Port 27: 1-bit output port | | /WR | ' | Output | Read: Generates strobe signal for writing into external memory (For 401, fixed to $\overline{\text{WR}}$ ) | | P30 | | 1/0 | Port 30: 1-bit I/O port with a pull-up resistor that can be programmed, and allows selection of input/output on bit basis | | /INTO | 1 | Input | Interrupt request pin 0: Interrupt request pin (Level/rising edge is programmable) | | P31 | 1 | Input | Port 31: 1-bit I/O port with a pull-up resistor that can be programmed, and allows selection of input/output on bit basis | | /INT1 | 1 | mput | Interrupt request pin 1: Rising edge interrupt request pin | | P32<br>/TI0 | 1 | 1/0 | Port 32: 1-bit I/O port with a pull-up resistor that can be programmed, and allows selection of input/output on bit basis | | 7110 | | Input | Timer input 0: Counter input pin for Timer 0 | | P33<br>/Tl2 | 1 | Output | Port 33: 1-bit I/O port with a pull-up resistor that can be programmed, and allows selection of input/output on bit basis | | /112 | | | Timer input 2: Counter input pin for Timer 2 | TOSHIBA CORPORATION 5/14 # Table 2.2 Pin Names and Functions (2/2) | P35<br>/RxD | 1 | 1/0 | Port 35: 1-bit I/O port with a pull-up resistor that can be programmed, and allows selection of input/output on bit basis | |-----------------|---|--------------|-----------------------------------------------------------------------------------------------------------------------------------------| | /hxD | | 1/0 | Receive serial data | | P36<br>/SCLK | 1 | 1/0 | Port 36: 1-bit I/O port with a pull-up resistor that can be programmed, and allows selection of input/output on bit basis | | JOUR | | Output | Serial clock output | | P37<br>TxD | 1 | 1/0 | Port 37: 1-bit I/O port with a pull-up resistor that can be programmed, and allows selection of input/output on bit basis | | IXD | | Output | Transmitter serial data | | P40 ~ P47 | 8 | 1/0 | Port 4: 8-bit I/O port that allows I/O selection on bit basis | | P50 ~ P57 | 8 | 1/0 | Port 5: 1-bit I/O port with a pull-up resistor that can be programmed, and allows selection of input/output on bit basis | | P60 ~ P67 | 8 | 1/0 | Port 6: 8-bit I/O port that allows I/O selection on bit basis | | ALE | 1 | Output | Address latch enable signal: The negative edge ALE supplies an address latch timing on ADO ~ AO7 for external memory | | ĒĀ | 1 | Input | External access: Connects with $V_{CC}$ pin in the TMP90C400 using internal ROM, and with GND pin in the TMP90C401 with no internal ROM | | CLK | 1 | Output | Clock output: Generates clock pulse at 1/4 frequency of clock oscillation. It is pulled up internally during resetting. | | RESET | 1 | Input | Reset: Initializes the TMP90C400/401 (Built-in pull-up resistor) | | X1/X2 | 2 | Input/Output | Pin for quartz crystal or ceramic resonator (1 ~ 12.5MHz) | | V <sub>CC</sub> | 1 | - | Power supply (+5V) | | V <sub>SS</sub> | 1 | - | Ground (0V) | | | | | | 6/14 # 3. Operation This chapter describes the functions and the basic operations of the TMP90C400/401 in every block. The function of TMP90C800 is exactly same as that of TMP90C400 except the internal ROM/RAM size. Refer to the TMP90C400 except the function which are not described this section. #### 3.1 CPU The TMP90C800 includes a high performance 8-bit CPU. For the function of the CPU, see the book TLCS Series CPU Core Architecture concerning CPU operation. ### 3.2 Memory Map The TMP90C800 supports a program memory of up to 56K bytes. The program and data memory may be assigned to the address space from 0000H to FFFFH. #### (1) Internal ROM The TMP90C800 internally contains an 8K-byte ROM. The address space from 0000H to 1FFFH is provided to the ROM. The CPU starts executing a program from 0000H by resetting. The addresses 0010H to 005FH in this internal ROM area are used for the entry area for the interrupt processing. The TMP90C801 does not have a built-in ROM: therefore. The TMP90C801 does not have a built-in ROM; therefore the address space 0000H to 1FFFH is used as external memory space. #### (2) Internal RAM The TMP90C800 also contains a 256-byte RAM, which is allocated to the address space from FF80H to FF7FH. The CPU allows the access to a certain RAM area (FF00H to FF7FH, 256 bytes) by a short operation code (opcode) in a "direct addressing mode". The addresses from FF20H to FF5FH in this RAM area can be used as parameter area for micro DMA processing (and for any other purposes when the micro DMA function is not used). #### (3) Internal I/O The TMP90C800 provides a 32-byte address space as an internal I/O area, whose addresses range from FF80H to FF9FH. This I/O area can be accessed by the CPU using a short opcode in the "direct addressing mode". Figure 3.1 is a memory map indicating the areas accessible by the CPU in the respective addressing mode. 7/14 Figure 3.2 (a). Memory Map of TMP90C800 Figure 3.2 (b). Memory Map of TMP90C801 # 4. Electrical Characteristics (Preliminary) TMP90C800N/TMP90C800F/ TMP90C801N/TMP90C801F # 4.1 Absolute Maximum Ratings | Symbol | Parameter | Rating | Unit | |---------------------|--------------------------------|------------------------------|-------| | V <sub>CC</sub> | Supply voltage | -0.5 ~ + 7 | V | | V <sub>IN</sub> | Input voltage | -0.5 ~ V <sub>CC</sub> + 0.5 | V | | D <sub>n</sub> | Power dissipation (Ta = 85°C) | F 500 | mW | | $P_{D}$ | 1 ower dissipation (1a = 65 G) | N 600 | IIIVV | | T <sub>SOLDER</sub> | Soldering temperature (10s) | 260 | °C | | T <sub>STG</sub> | Storage temperature | -65 ~ 150 | °C | | T <sub>OPR</sub> | Operating temperature | -40 ~ 85 | °C | # 4.2 DC Characteristics $V_{CC}$ = 5V $\pm$ 10% TA = -40 $\sim$ 85°C (1 $\sim$ 10MHz) TA = -20 $\sim$ 70°C (1 $\sim$ 12.5MHz) | Symbol | Parameter | Min | Max | Unit | Test Conditions | |---------------------------------------------------------|------------------------------------------------|--------------------------------------------------|-----------------------|----------------|---------------------------------------------------------------------------------| | V <sub>IL</sub> | Input Low Voltage (P0) | -0.3 | 0.8 | V | _ | | V <sub>IL1</sub> | P1, P2, P3, P4, P5, P6 | -0.3 | 0.3V <sub>CC</sub> | V | _ | | V <sub>IL2</sub> | RESET, NMI | -0.3 | 0.25V <sub>CC</sub> | V | - | | V <sub>IL3</sub> | EA | -0.3 | 0.3 | V | _ | | $V_{IL4}$ | X1 | -0.3 | 0.2V <sub>CC</sub> | V | - | | V <sub>IH</sub> | Input High Voltage (P0) | 2.2 | V <sub>CC</sub> + 0.3 | V | - | | V <sub>IH1</sub> | P1, P2, P3, P4, P5, P6 | 0.7V <sub>CC</sub> | V <sub>CC</sub> + 0.3 | V | _ | | V <sub>IH2</sub> | RESET, NMI | 0.75V <sub>CC</sub> | V <sub>CC</sub> + 0.3 | V | _ | | V <sub>IH3</sub> | EA | V <sub>CC</sub> - 0.3 | V <sub>CC</sub> + 0.3 | V | - | | V <sub>IH4</sub> | X1 | 0.8V <sub>CC</sub> | V <sub>CC</sub> + 0.3 | V | - | | V <sub>OL</sub> | Output Low Voltage | - | 0.45 | V | I <sub>OL</sub> = 1.6mA | | V <sub>0H</sub><br>V <sub>0H1</sub><br>V <sub>0H2</sub> | Output High Voltage | 2.4<br>0.75V <sub>CC</sub><br>0.9V <sub>CC</sub> | - | V<br>V<br>V | I <sub>OH</sub> = -400μA<br>I <sub>OH</sub> = -100μA<br>I <sub>OH</sub> = -20μA | | I <sub>DAR</sub> | Darlington Drive Current (8 I/O pins) (Note) | -0.1 | -3.5 | mA | $V_{EXT} = 1.5V$ $R_{EXT} = 1.1k\Omega$ | | ILI | Input Leakage Current | 0.02 (Typ) | ±5 | μА | $0.0 \le Vin \le V_{CC}$ | | I <sub>LO</sub> | Output Leakage Current | 0.05 (Typ) | ±10 | μА | 0.2 ≤ Vin ≤ V <sub>CC</sub> - 0.2 | | | Operating Current (RUN) Idle 1 Idle 2 | 20 (Typ)<br>1.5 (Typ)<br>6 (Typ) | 40<br>5<br>15 | mA<br>mA<br>mA | tosc = 10MHz<br>(25%Up @12.5MHz) | | I <sub>CC</sub> | STOP (TA = -40 ~ 85°C)<br>STOP (TA = 0 ~ 50°C) | 0.05 (Typ) | 50<br>10 | μA<br>μA | 0.2 ≤ Vin ≤ V <sub>CC</sub> - 0.2 | | V <sub>STOP</sub> | Power Down Voltage (@STOP) | 2<br>RAM BACK UP | 6 | V | $V_{IL2} = 0.2V_{CC},$<br>$V_{IH2} = 0.8V_{CC}$ | | R <sub>RST</sub> | RESET Pull Up Register | 50 | 150 | КΩ | - | | CIO | Pin Capacitance | - | 10 | pF | testfreq = 1MHz | | $V_{TH}$ | Schmitt width RESET, NMI | 0.4 | 1.0 (Typ) | V | _ | Note: $\ensuremath{\text{I}_{\text{DAR}}}$ is guaranteed for a total of up to 8 optional ports. #### 4.3 AC Characteristics $V_{CC}$ = 5V $\pm$ 10% TA = -40 $\sim$ 85°C (1 $\sim$ 10MHz) CL = 50pF TA = -20 $\sim$ 70°C (1 $\sim$ 12.5MHz) | tosc<br>tcyc | Parameter Oscillation cycle ( = x) | Min | Max | | | | | | |-------------------|----------------------------------------------------------|-----------|-----------|-----|-----|-----|-----|------| | t <sub>CYC</sub> | | | IVIGA | Min | Max | Min | Max | Unit | | t <sub>CYC</sub> | | 80 | 1000 | 100 | _ | 80 | _ | ns | | twн | CLK Period | 4x | 4x | 400 | _ | 320 | _ | ns | | | CLK High width | 2x - 40 | _ | 160 | _ | 120 | - | ns | | t <sub>WL</sub> | CLK Low width | 2x - 40 | - | 160 | - | 120 | - | ns | | t <sub>AL</sub> | A0 ~ 7 effective address→ALE fall | 0.5x - 15 | - | 35 | _ | 25 | - | ns | | t <sub>LA</sub> | ALE fall →A0 ~ 7 hold | 0.5x - 15 | - | 35 | - | 25 | - | ns | | t <sub>LL</sub> | ALE Pulse width | x - 40 | - | 60 | - | 40 | - | ns | | t <sub>LC</sub> | ALE fall RD/WR fall | 0.5x - 30 | - | 20 | - | 10 | - | ns | | t <sub>CL</sub> | RD/WR →ALE rise | 0.5x - 20 | - | 30 | - | 20 | - | ns | | t <sub>ACL</sub> | A0 ~ 7 effective address → RD/WR fall | x - 25 | - | 75 | - | 55 | - | ns | | t <sub>ACH</sub> | Upper effective address → RD/WR fall | 1.5x - 50 | - | 100 | - | 70 | - | ns | | t <sub>CA</sub> | RD/WR fall →Upper address hold | 0.5x - 20 | - | 30 | - | 20 | - | ns | | t <sub>ADL</sub> | A0 ~ 7 effective address →Effective data input | - | 3.0x - 35 | - | 265 | - | 205 | ns | | t <sub>ADH</sub> | Upper effective address →Effective data input | _ | 3.5x - 55 | - | 295 | - | 225 | ns | | t <sub>RD</sub> | RD fall →Effective data input | _ | 2.0x - 50 | - | 150 | - | 110 | ns | | t <sub>RR</sub> | RD Pulse width | 2.0x - 40 | - | 160 | _ | 120 | - | ns | | t <sub>HR</sub> | RD rise →Data hold | 0 | - | 0 | _ | 0 | - | ns | | t <sub>RAE</sub> | $\overline{\text{RD}}$ rise $\rightarrow$ Address enable | x - 15 | - | 85 | - | 65 | - | ns | | t <sub>WW</sub> | WR pulse width | 2.0x - 40 | - | 160 | - | 120 | - | ns | | t <sub>DW</sub> | Effective data→WR rise | 2.0x - 50 | - | 150 | - | 110 | - | ns | | t <sub>WD</sub> | WR rise→Effective data hold | 0.5x - 10 | - | 40 | - | 30 | - | ns | | t <sub>ACKH</sub> | Upper address→CLK fall | 2.5x - 50 | - | 200 | _ | 150 | - | ns | | t <sub>ACKL</sub> | Lower address →CLK fall | 2.0x - 50 | - | 150 | - | 110 | - | ns | | t <sub>CKHA</sub> | CLK fall→Upper address hold | 1.5x - 80 | - | 70 | - | 40 | - | ns | | t <sub>CCK</sub> | RD/WR→CLK fall | x - 25 | - | 75 | - | 55 | - | ns | | t <sub>CKHC</sub> | CLK fall→RD/WR rise | x - 60 | - | 40 | - | 20 | - | ns | | t <sub>DCK</sub> | Valid data CLK fall | x - 50 | - | 50 | - | 30 | - | ns | | t <sub>CWA</sub> | RD/WR fall→Valid WAIT | - | x - 40 | - | 60 | - | 40 | ns | | t <sub>AWAL</sub> | Lower address →Valid WAIT | - | 2.0x - 70 | - | 130 | - | 90 | ns | | t <sub>WAH</sub> | CLK fall →Valid WAIT hold | 0 | - | 0 | - | 0 | - | ns | | t <sub>AWAH</sub> | Upper address →Valid WAIT | - | 2.5x - 70 | - | 180 | - | 130 | ns | | t <sub>CPW</sub> | CLK fall →Port Data Output | _ | x + 200 | _ | 300 | - | 280 | ns | | t <sub>PRC</sub> | Port Data Input →CLK fall | 200 | - | 200 | - | 200 | - | ns | | t <sub>CPR</sub> | CLK fall →Port Data hold | 100 | - | 100 | - | 100 | - | ns | # AC Measuring Conditions • Output level: High 2.2V/Low 0.8V, $C_L = 50 pF$ (However, CL = 100pF for AD0 $\sim$ 7, A8 $\sim$ 15, ALE, $\overline{RD}$ , $\overline{WR}$ ) • Input level: High 2.4V/Low 0.45V (AD0 ~ AD7) High $0.8V_{CC}/Low~0.2V_{CC}$ (excluding AD0 ~ AD7) TOSHIBA CORPORATION 11/14 #### 4.4 Zero-Cross Characteristics $$V_{CC}$$ = 5V $\pm$ 10% TA = -40 $\sim$ 85°C (1 $\sim$ 10MHz) TA = -20 $\sim$ 70°C (1 $\sim$ 12.5MHz) | Symbol | Parameter | Condition | Min | Max | Unit | |-----------------|--------------------------------------|-----------------------|------|-----|---------| | V <sub>ZX</sub> | Zero-cross detection input | AC coupling C = 0.1μF | 1 | 1.8 | VAC p-p | | A <sub>ZX</sub> | Zero-cross accuracy | 50/60Hz sine wave | - | 135 | mV | | F <sub>ZX</sub> | Zero-cross detection input frequency | _ | 0.04 | 1 | kHz | ### 4.5 Serial Channel Timing-I/O Interface Mode $V_{CC}$ = 5V $\pm$ 10% TA = -40 $\sim$ 85°C (1 $\sim$ 10MHz) CL = 50pF TA = -20 $\sim$ 70°C (1 $\sim$ 12.5MHz) | Cumbal | Parameter. | Variable | | 10MHz Clock | | 12.5MHz Clock | | Unit | |------------------|-----------------------------------------|----------|----------|-------------|-----|---------------|-----|------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Unit | | t <sub>SCY</sub> | Serial Port Clock Cycle Time | 8x | - | 800 | - | 640 | - | ns | | t <sub>OSS</sub> | Output Data Setup SCLK Rising Edge | 6x - 150 | - | 450 | - | 330 | - | ns | | t <sub>OHS</sub> | Output Data Hold After SCLK Rising Edge | 2x - 120 | - | 80 | - | 40 | - | ns | | t <sub>HSR</sub> | Input Data Hold After SCLK Rising Edge | 0 | - | 0 | - | 0 | - | ns | | t <sub>SRD</sub> | SCLK Rising Edge to Input DATA Valid | _ | 6x - 150 | - | 450 | - | 330 | ns | ### 4.6 8-bit Event Counter $V_{CC}$ = 5V $\pm$ 10% $\,$ TA = -40 $\sim$ 85°C (1 $\sim$ 10MHz) $\,$ TA = -20 $\sim$ 70°C (1 $\sim$ 12.5MHz) | Symbol | Parameter | Variable | | 10MHz Clock | | 12.5MHz Clock | | Unit | |-------------------|----------------------------|----------|-----|-------------|-----|---------------|-----|-------| | Syllibul | Faranielei | Min | Max | Min | Max | Min | Max | UIIII | | t <sub>VCK</sub> | TI2 clock cycle | 8x + 100 | - | 900 | - | 740 | - | ns | | t <sub>VCKL</sub> | TI2 Low clock pulse width | 4x + 40 | - | 440 | - | 360 | - | ns | | t <sub>VCKH</sub> | TI2 High clock pulse width | 4x + 40 | - | 440 | - | 360 | - | ns | # 4.7 Interrupt Operation $V_{CC}$ = 5V $\pm$ 10% $\,$ TA = -40 $\sim$ 85°C (1 $\sim$ 10MHz) $\,$ TA = -20 $\sim$ 70°C (1 $\sim$ 12.5MHz) | Symbol | Parameter | Variable | | 10MHz Clock | | 12.5MHz Clock | | Unit | |--------------------|-----------------------------------|----------|-----|-------------|-----|---------------|-----|-------| | Syllibul | raiaillelei | Min | Max | Min | Max | Min | Max | Ullit | | t <sub>INTAL</sub> | NMI, INTO Low level pulse width | 4x | - | 400 | - | 320 | - | ns | | t <sub>INTAH</sub> | NMI, INTO High level pulse width | 4x | - | 400 | - | 320 | - | ns | | t <sub>INTBL</sub> | INT1, INT2 Low level pulse width | 8x + 100 | - | 900 | - | 740 | - | ns | | t <sub>INTBH</sub> | INT1, INT2 High level pulse width | 8x + 100 | I | 900 | I | 740 | I | ns | # 4.8 I/O Interface Mode Timing TOSHIBA CORPORATION 13/14 # 4.9 Timing Chart