SLIS012 - D3378, FEBRUARY 1990 - Output Voltage up to 60 V - Four Output Channels of 700-mA Nominal Current Per Channel - Pulsed Current . . . 3 A Per Channel - Low r<sub>DS(on)</sub> . . . 0.5 Ω Typ - Avalanche Energy . . . 50 mJ - Thermal Shutdown Protection With Fault (Overtemperature) Output - NE Package Designed for Heat Sinking - Integral Output Clamp Diodes - Input Transparent Latches for Data Storage - Asynchronous Clear to Turn off All Outputs - Output Parallel Capability for Increased Current Drive up to 12-A Total Pulsed Load Current ### description The TPIC2406 is a monolithic, high-voltage, high-current, quadruple power driver designed for use in systems that require high load power. The device contains built-in high-speed output clamp diodes for inductive transient protection. Power driver applications include lamps, relays, solenoids, and dc stepping motors. # FUNCTION TABLE (each channel) | FUNCTION | INPUTS | | | OUTPUT | FAULT | | | |---------------------|-------------|---|---|--------|-------|--|--| | FUNCTION | ENBL CLR IN | | Υ | F | | | | | | Х | L | Χ | Н | Н | | | | Normal | L | Н | L | Н | Н | | | | Operation | L | Н | Н | L | Н | | | | | Н | Н | Χ | $Q_0$ | Н | | | | Thermal<br>Shutdown | Х | Х | Х | Н | L | | | H = high-level. L = low-level. X = irrelevant The device features four inverting open-drain outputs, each controlled by an input storage latch with common clear and enable controls. All inputs accept standard TTL- and CMOS-logic levels. The $\overline{\text{CLR}}$ function is asynchronous and turns all four outputs off regardless of data inputs. Taking $\overline{\text{ENBL}}$ low puts the input latch into a transparent mode, allowing the data inputs to affect the output. In this state, all four outputs are held off while $\overline{\text{CLR}}$ is low, but return to the stages on the data inputs when $\overline{\text{CLR}}$ goes high. When $\overline{\text{ENBL}}$ is taken high, the latch is put into a storage mode and the last state of the data inputs is held in the latches. If $\overline{\text{CLR}}$ is taken low, the data in the latches is cleared and all outputs are turned off. If $\overline{\text{CLR}}$ is taken high again, $\overline{\text{ENBL}}$ must be cycled low to read new data into the latch. ### logic symbol<sup>†</sup> <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ### logic diagram (positive logic) ### schematics of inputs and outputs ### absolute maximum ratings over -40°C to 125°C case temperature range (unless otherwise noted) | Logic supply voltage, V <sub>CC</sub> (see Note 1) | 7 V | |--------------------------------------------------------------------------------------------------------------|---------------| | Power MOSFET driver supply voltage, V <sub>DD</sub> | 60 V | | Logic input voltage, V <sub>I</sub> | 7 V | | Power MOSFET drain-source voltage, V <sub>DS</sub> | 60 V | | Output voltage at F, V <sub>O</sub> | | | Clamp-diode voltage | | | Continuous source-drain diode anode current | 1.25 A | | Pulsed source-drain diode anode current | 6 A | | Pulsed drain current, each output, all outputs on, $I_{D1} = I_{D2} = I_{D3} = I_{D4}$ , $T_A = 25^{\circ}C$ | | | (see Note 2 and Figures 5 through 8) | 3 A | | Continuous drain current, each output, all outputs on, $I_{D1} = I_{D2} = I_{D3} = I_{D4}$ , $T_A = 25$ °C | | | Peak drain current, single output, I <sub>DM</sub> , T <sub>A</sub> = 25°C (see Note 3) | | | Single-pulse avalanche energy, E <sub>AS</sub> | 50 mJ | | Continuous total dissipation at or below 25°C free-air temperature (see Note 4) | 2.5 W | | Continuous total dissipation at or below 100°C case temperature (see Note 4) | 6 W | | Operating junction temperature range, T <sub>J</sub> | | | Storage temperature range | 40°C to 150°C | | Lead temperature 1.6 mm (1/16 inch) from case for 10 seconds | 260°C | | | | - NOTES: 1. All voltage values are with respect to the five ground (GND and LGND) terminals connected together. - 2. Pulse duration = 10 ms, duty cycle = 6%. - 3. Pulse duration $\leq$ 100 $\mu$ s, duty cycle $\leq$ 2%. - 4. For operation above 25°C free-air temperature, derate linearly at the rate of 20 mW/°C. For operation above 100°C case temperature, derate linearly at the rate of 120 mW/°C. To avoid exceeding the design maximum junction temperature, these ratings should not be exceeded. Due to variations in individual devices, electrical characteristics, and thermal resistance, the built-in thermal overload protection can be activated at power levels slightly above or below the rated dissipation. SLIS012 - D3378, FEBRUARY 1990 ### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |----------------------------------------------------|--------------|-----|---------|-----|------| | Logic supply voltage, V <sub>CC</sub> | | 4.5 | | 5.5 | V | | Output supply voltage, V <sub>DD</sub> | | 10 | | 35 | V | | High-level input voltage, VIH | | 2 | | | V | | Low-level input voltage, V <sub>IL</sub> | | | | 0.6 | V | | Setup time, data before ENBL ↑, t <sub>SU</sub> (s | ee Figure 1) | 100 | | | ns | | Hold time, data after ENBL ↑, th (see F | igure 1) | 100 | | ns | | | Pulso duration + (coo Figure 1) | ENBL low | 300 | | 35 | ns | | Pulse duration, t <sub>W</sub> (see Figure 1) | CLR low | 300 | | | 110 | | Operating case temperature, T <sub>C</sub> | | -40 | -40 125 | | °C | ## electrical characteristics, $V_{CC}$ = 5 V, $V_{DD}$ = 14 V, $T_{C}$ = 25°C (unless otherwise noted) | PARAMETER | | TEST CONDITIONS† | | MIN | TYP | MAX | UNIT | |----------------------|-----------------------------------------|----------------------------------------------------|----------------------------------|-----|------|------|------| | V <sub>(BR)DSX</sub> | Drain-source breakdown voltage | I <sub>D</sub> = 1 mA | | 60 | | | V | | V <sub>F(K)</sub> | Clamp-diode forward voltage | I <sub>F</sub> = 1.25 A, | See Notes 5 and 6 | | | 1.6 | V | | $V_{SD}$ | Source-drain diode forward voltage | I <sub>S</sub> = 1.25 A, | See Notes 5 and 6 | | | 1.5 | V | | VIK | Input clamp voltage | $V_{CC} = MIN,$ | I <sub>I</sub> = ~ 12 mA | | | -1.5 | V | | VOL | Low-level output voltage at F | I <sub>OL</sub> = 4 mA | | | 0.4 | | V | | lн | High-level input current | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 2.7 V | T | | 20 | μΑ | | Ι <sub>Ι</sub> L | Low-level input current | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 0.4 V | | | 0.1 | mA | | Icc | Logic supply current | I <sub>O</sub> = 0, | All outputs off | T | | 10 | mA | | IN | Nominal current | V <sub>DS(on)</sub> = 0.5 V,<br>See Notes 5, 6, an | | | 700 | | mA | | I <sub>DD</sub> | Output supply current | I <sub>O</sub> = 0, | All outputs off | | | 6 | mA | | 1 | | V <sub>DS</sub> = 55 V, | V <sub>O</sub> = 0 | | | 1 | ^ | | IR(K) | Clamp-diode reverse current | $V_{DS} = 55 \text{ V},$ | $V_O = 0$ , $T_C = 125^{\circ}C$ | | | 10 | μΑ | | 1 | Off-state drain current | V <sub>R</sub> = 55 V | | | | 1 | | | IDSX | On-state drain current | $V_R = 55 V$ , | T <sub>C</sub> = 125°C | | | 10 | μΑ | | I <sub>O(F)</sub> | High-level fault leakage current | V <sub>OH</sub> = 5.5 V | | T | | 1 | μΑ | | , í | | I <sub>D</sub> = 1.25 A | | | 0.5 | 0.6 | | | rDS(on) | Static drain-source on-state resistance | I <sub>D</sub> = 1.25 A,<br>T <sub>C</sub> = 125°C | See Notes 5 and 6 | | 0.8 | 1 | Ω | | | | I <sub>D</sub> = 3 A | 1 | | 0.55 | 0.65 | | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. - NOTES: 5. Technique should limit T<sub>J</sub> T<sub>C</sub> to 10°C maximum. 6. These parameters are measured with voltage-sensing contacts separate from the current-carrying contacts. - 7. Nominal current is defined for a consistent comparison between devices from different sources. It is the current that produces a voltage drop of 0.5 V at 85°C case temperature. SLIS012 - D3378, FEBRUARY 1990 ## switching characteristics, $V_{CC}$ = 5 V, $V_{DD}$ = 24 V, $T_{C}$ = 25°C | | PARAMETER | TEST CON | IDITIONS | MIN | TYP | MAX | UNIT | |------------------|-------------------------------------------------------------------|--------------------------------------------------------|-----------------------------------|-----|-----|-----|------| | <sup>t</sup> PLH | Propagation delay time, low-to-high-level drain output from clock | | | | 450 | | ns | | tPHL | Propagation delay time, high-to-low-level drain output from clock | C <sub>L</sub> = 30 pF, | See Figure 1 | | 550 | | ns | | <sup>t</sup> TLH | Transition time, low-to-high-level of source-drain output | | | | 35 | | ns | | <sup>t</sup> THL | Transition time, high-to-low-level of source-drain output | | | | 30 | | ns | | t <sub>PLH</sub> | Propagation delay time, low-to-high-level drain output from input | | | | 380 | | ns | | tPHL | Propagation delay time, high-to-low-level drain output from input | $C_L = 30 \text{ pF},$<br>$I_D = I_N = 700 \text{ mA}$ | See Figure 2, | | 380 | | ns | | t <sub>r</sub> | Rise time, low-to-high-level of source-drain output | ] | | | 35 | | ns | | t <sub>f</sub> | Fall time, high-to-low-level of source-drain output | | | | 70 | | ns | | ta | Reverse-recovery-current rise time | I <sub>F</sub> = 3 A,<br>See Notes 5 and 6, | di/dt = 100 A/μs,<br>See Figure 3 | | 45 | · | ns | NOTES: 5. Technique should limit $T_J - T_C$ to 10°C maximum. ### thermal resistance | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|----------------------------------------|-----------------------------------|-----|-----|------|-------| | $R_{\theta JC}$ | Junction-to-case thermal resistance | All four outputs with equal power | | | 8.33 | °C/W | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | All four outputs with equal power | | | 50 | -C/VV | ### operating characteristics over -40°C to 125°C case temperature range | PARAMETER | MIN | TYP | MAX | UNIT | |------------------------------|-----|-----|-----|------| | Undervoltage shutdown | 3 | | 4.5 | V | | Thermal shutdown temperature | | 155 | | °C | | Thermal shutdown hysteresis | | 15 | | °C | <sup>6.</sup> These parameters are measured with voltage-sensing contacts separate from the current-carrying contacts. ### PARAMETER MEASUREMENT INFORMATION ### (b) SWITCHING TIMES FROM ENABLE INPUT (c) INPUT SETUP AND HOLD WAVEFORMS NOTES: A. The pulse generator has the following characteristics: $t_{\Gamma} \le 10$ ns, $t_{W} = 300$ ns, PRR = 5 kHz, $Z_{O} = 50$ $\Omega$ . B. $C_{I}$ includes probe and jig capacitance. Figure 1. Test Circuit and Voltage Waveforms ### PARAMETER MEASUREMENT INFORMATION NOTES: A. The pulse generator has the following characteristics: $t_{\Gamma} \le 10$ ns, $t_{W} = 5$ ms, PRR = 5 kHz, $Z_{O} = 50~\Omega$ . B. $C_{L}$ includes probe and jig capacitance. Figure 2. Test Circuit and Voltage Waveforms NOTES: A. I<sub>RM</sub> = maximum recovery current. B. t<sub>rr</sub> = reverse recovery time. Figure 3. Reverse-Recovery-Current Waveforms of Source-Drain Diode ### PARAMETER MEASUREMENT INFORMATION NOTES: A. The pulse generator has the following characteristics: $t_{\Gamma} \le 10$ ns, $t_{f} \le 10$ ns, $t_{W} = 1$ ms, PRR = 5 kHz, $Z_{O} = 50$ $\Omega$ . B. Input pulse duration $(t_{W})$ is increased until peak current $I_{DM} = 3$ A. Energy test level is defined as $$E_{AS} = \frac{I_{DM} \times V_{(BR)DSX} \times t_X}{2} = 50 \text{ mJ min.}$$ Figure 4. Single-Pulse Avalanche Energy Test Circuit and Waveforms ### **MAXIMUM RATINGS** Figure 5 # d - Duty Cycle - % **MAXIMUM DRAIN CURRENT** Figure 6 ### **MAXIMUM DRAIN CURRENT** VS NOTE A: For Figures 5, 6, and 7, d = $\frac{t_W}{t_C} = \frac{10 \text{ ms}}{t_C}$ , where $t_W$ and $t_C$ are defined by the following: ### **MAXIMUM RATINGS** # MAXIMUM CONTINUOUS DRAIN CURRENT vs ### FREE-AIR TEMPERATURE Figure 9 ### TYPICAL CHARACTERISTICS ### STATIC DRAIN-SOURCE ON-RESISTANCE ### vs DRAIN CURRENT NOTE A: Technique should limit $T_J - T_C$ to 10°C maximum. # STATIC DRAIN-SOURCE ON-RESISTANCE vs ## vs POWER MOSFET DRIVER SUPPLY VOLTAGE Figure 10 Figure 11 ### THERMAL INFORMATION # FREE-AIR TEMPERATURE DISSIPATION DERATING CURVE Figure 12 ### TRANSIENT THERMAL IMPEDANCE The single-pulse curve in Figure 11 represents measured data. The curves for various pulse durations are based on the following equation: $$\begin{split} Z_{\theta_{JA}} &= \left| \begin{array}{c} \frac{t_W}{t_C} \end{array} \right| R_{\theta_{JA}} + \left| \begin{array}{cc} 1 & - \begin{array}{c} \frac{t_W}{t_C} \end{array} \right| Z_{\theta(t_W + \begin{array}{c} t_C) \end{array} \\ &+ \left| \begin{array}{cc} Z_{\theta(t_W)} - \end{array} \right| Z_{\theta(t_C)} \end{split}$$ Where: $Z_{\theta(t_W^{})} = \underset{\text{for } t = t_W}{\text{the single-pulse thermal impedance}}$ $Z_{\theta(t_{_{C}})}$ = the single-pulse thermal impedance for t = $t_{_{C}}$ seconds $Z_{\theta(tw~+~t_C)} \!\!\!\! = \!\!\!\! \text{ the single-pulse thermal impedance}$ for t = $t_W$ + $t_C$ seconds $$d = t_W/t_C$$ #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated