#### TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON GATE CMOS

#### 524,288 WORDS × 8 BIT STATIC RAM

#### DESCRIPTION

The TC554001AF/AFT/ATR is a 4,194,304-bit static random access memory (SRAM) organized as 524,288 words by 8 bits. Fabricated using Toshiba's CMOS Silicon gate process technology, this device operates from a single 5V ± 10% power supply. Advanced circuit technology provides both high speed and low power at an operating current of 10mA/MHz(typ) and minimum cycle time of 70 ns. It is automatically placed in low-power mode at 2  $\mu$ A standby current (typ) when chip enable ( $\overline{\text{CE}}$ ) is asserted high. There are two control inputs. CE is used to select the device and for data retention control, and output enable (OE) provides fast memory access. This device is well suited to various microprocessor system applications where high speed, low power and battery backup are required. The TC554001AF/AFT/ATR is available in a standard plastic 32-pin small-outline package(SOP) and normal and reverse pinout plastic 32-pin thin-small-outline package(TSOP).

#### **FEATURES**

- Low-power dissipation Operating: 55 mW/MHz (typical)
- Single power supply voltage of 5 V ± 10 %
- Power down features using CE
- Data retention supply voltage of 2.0 to 5.5 V
- Direct TTL compatibility for all inputs and outputs
- Standby Current (maximum):

|      | TC554001AF/AFT/ATR |                  |  |  |  |  |  |
|------|--------------------|------------------|--|--|--|--|--|
|      | -70, -85, -10      | -75L, -85L, -10L |  |  |  |  |  |
| 5.5V | 100 μ <b>A</b>     | 50 μA            |  |  |  |  |  |
| 3.0V | 50 μA              | 25 μA            |  |  |  |  |  |

#### • Access Time (maximum)

|                | TC554001AF/AFT/ATR |           |           |  |  |  |  |
|----------------|--------------------|-----------|-----------|--|--|--|--|
|                | -70, -70L          | -85, -85L | -10, -10L |  |  |  |  |
| Access Time    | 70 ns              | 85 ns     | 100 ns    |  |  |  |  |
| CE Access Time | 70 ns              | 85 ns     | 100 ns    |  |  |  |  |
| OE Access Time | 35 ns              | 45 ns     | 50 ns     |  |  |  |  |

Package:

SOP32-P-525-1.27 (AF) (Weight: 1.14g typ) TSOP II 32-P-400-1.27 (AFT) (Weight: 0.53g typ) TSOP II 32-P-400-1.27A (ATR) (Weight: 0.53g typ)

### PIN ASSIGNMENT (TOP VIEW)

| ○ <u>32 PIN AF/</u>    | <u>\FT</u> ○ <u>32</u>                           | PIN ATR              |                |
|------------------------|--------------------------------------------------|----------------------|----------------|
| A18                    | 32 V <sub>DD</sub> C                             | 32 1<br>31 2         | A18<br>A16     |
| A14  3<br>A12  4       | 30   A17   29   R/W   30   A12                   | 30 3<br>29 4         | F ~'-          |
| A7                     | 28   A13   A8   A8   A9   A9   A9   A9   A9   A9 | 28 5<br>27 6<br>26 7 | A7<br>A6<br>A5 |
| A4                     | 25 A11 CE C                                      | 25 8<br>24 9         | □ A4           |
| A2                     | 23 A10 CE C                                      | 23 10<br>22 1        | D A2           |
| A0                     | 21   1/08  <br>20   1/07                         | 21 12<br>20 13       | 3   1/01       |
| I/O2 ☐ 14<br>I/O3 ☐ 15 | 19   1/06  <br>18   1/05                         | 19 14<br>18 15       | 1/03           |
| GND ☐ 16               | 17 J 1/04 [[                                     | 17 16                | gH GND         |

#### PIN NAMES

| A0 to A18    | Address Inputs     |
|--------------|--------------------|
| R/W          | Read/Write Control |
| ŌĒ           | Output Enable      |
| CE           | Chip Enable        |
| I/O1 to I/O8 | Data Input/Output  |
| $V_{DD}$     | Power (+ 5 V)      |
| GND          | Ground             |

000707EBA2

- TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property.

  In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc..

  The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, transfic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk.

  The products described in this document are subject to the foreign exchange and foreign trade laws.

  The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parti

### **BLOCK DIAGRAM**



### **OPERATION MODE**

| OPERATION MODE  | CE | ŌĒ | R/W | I/O1 to I/O8     | POWER            |
|-----------------|----|----|-----|------------------|------------------|
| Read            | L  | L  | Н   | D <sub>OUT</sub> | I <sub>DDO</sub> |
| Write           | L  | ×  | L   | D <sub>IN</sub>  | I <sub>DDO</sub> |
| Output Disabled | L  | Н  | Н   | High-Z           | I <sub>DDO</sub> |
| Standby         | Н  | ×  | ×   | High-Z           | I <sub>DDS</sub> |

Note: X = don't care. H = logic high. L = logic low.

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL           | RATING                       | VALUE                          | UNIT |
|------------------|------------------------------|--------------------------------|------|
| $V_{DD}$         | Power Supply Voltage         | - 0.3 to 7.0                   | V    |
| V <sub>IN</sub>  | Input Voltage                | - 0.3* to 7.0                  | V    |
| V <sub>I/O</sub> | Input and Output Voltage     | - 0.5 to V <sub>DD</sub> + 0.5 | V    |
| $P_{D}$          | Power Dissipation            | 0.6                            | W    |
| Tsolder          | Soldering Temperature (10 s) | 260                            | °C   |
| Tstrg.           | Storage Temperature          | – 55 to 150                    | °C   |
| Topr.            | Operating Temperature        | 0 to 70                        | °C   |

\*  $-3.0\,\mathrm{V}$  when measured at a pulse width of  $50\,\mathrm{ns}$ 

## DC RECOMMENDED OPERATING CONDITIONS (Ta = 0° to 70°C)

| SYMBOL          | PARAMETER                     | MIN    | TYP | MAX                   | UNIT |
|-----------------|-------------------------------|--------|-----|-----------------------|------|
| $V_{DD}$        | Power Supply Voltage          | 4.5    | 5.0 | 5.5                   | V    |
| V <sub>IH</sub> | Input High Voltage            | 2.2    | -   | V <sub>DD</sub> + 0.3 | ٧    |
| $V_{IL}$        | Input Low Voltage             | - 0.3* | -   | 0.8                   | ٧    |
| V <sub>DH</sub> | Data Retention Supply Voltage | 2.0    | -   | 5.5                   | V    |

<sup>\*</sup> -3.0 V when measured at a pulse width of 50 ns

# <u>DC CHARACTERISTICS</u> (Ta = $0^{\circ}$ to $70^{\circ}$ C, $V_{DD} = 5 \text{ V} \pm 10\%$ )

| SYMBOL             | PARAMETER              | TE                                                                          | ST CONDITION                                                                                                            |            |              | MIN              | TYP       | MAX   | UNIT |   |   |
|--------------------|------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------|--------------|------------------|-----------|-------|------|---|---|
| I <sub>IL</sub>    | Input Leakage Current  | $V_{IN} = 0 V \text{ to } V_{DD}$                                           |                                                                                                                         |            |              | 1                | -         | ± 1.0 | μΑ   |   |   |
| I <sub>OH</sub>    | Output High Current    | V <sub>OH</sub> = 2.4 V                                                     |                                                                                                                         |            |              | - 1.0            | -         | _     | mA   |   |   |
| l <sub>OL</sub>    | Output Low Current     | V <sub>OL</sub> = 0.4 V                                                     |                                                                                                                         |            |              | 2.1              | -         | _     | mA   |   |   |
| ILO                | Output Leakage Current | $\overline{CE} = V_{IH} \text{ or } R/W = V_{OUT} = 0 \text{ V to } V_{DD}$ | $\overline{CE} = V_{IH} \text{ or } R/W = V_{IL} \text{ or } \overline{OE} = V_{IH}$ $V_{OUT} = 0 \text{ V to } V_{DD}$ |            |              | 1                | -         | ± 1.0 | μΑ   |   |   |
|                    |                        | $\overline{\text{CE}} = \text{V}_{\text{IL}}$ and R/W = V <sub>IH</sub>     |                                                                                                                         |            |              | -                | _         | 70    |      |   |   |
| I <sub>DDO1</sub>  | On and in a Command    | I <sub>OUT</sub> = 0 mA<br>Other Inputs = V <sub>IH</sub> /                 | <sub>OUT</sub> = 0 mA<br>Other Inputs = V <sub>IH</sub> /V <sub>IL</sub>                                                |            | 1 <i>μ</i> s | -                | 15        | -     | mA   |   |   |
|                    | Operating Current      |                                                                             | $\overline{\text{CE}} = 0.2  \text{V} \text{ and } \text{R/W} = \text{V}_{\text{DD}} - 0.2  \text{V}$                   |            | min          | _                | -         | 60    |      |   |   |
| DDO2               |                        | $I_{OUT} = 0 \text{ mA}$ Other Inputs = $V_{DD}$                            | - 0.2 V/0.2 V                                                                                                           | Tcycle     | 1 <i>μ</i> s | -                | 10        | _     | mA   |   |   |
| I <sub>DDS1</sub>  |                        | CE = V <sub>IH</sub>                                                        |                                                                                                                         | •          |              | -                | -         | 3     | mA   |   |   |
|                    |                        |                                                                             | 70 9E 10                                                                                                                | Ta = 25°C  |              | -                | 2         | _     |      |   |   |
|                    | Standby Current        | $V_{DD} = 2.0 \text{ to } 5.5 \text{ V}$                                    | -70, -85, -10                                                                                                           | Ta = 0° to | o 70℃        | 1                | -         | 100   |      |   |   |
| I <sub>DD\$2</sub> |                        |                                                                             | - an                                                                                                                    |            |              | -70L, -85L, -10L | Ta = 25°C |       | -    | 2 | 5 |
|                    |                        |                                                                             | -70L, -65L, -10L                                                                                                        | Ta = 0° to | o 70°C       | _                | -         | 50    |      |   |   |

### CAPACITANCE (Ta = 25°C, f = 1 MHz)

| SYMBOL          | PARAMETER          | TEST CONDITION         | MAX | UNIT |
|-----------------|--------------------|------------------------|-----|------|
| C <sub>IN</sub> | Input Capacitance  | V <sub>IN</sub> = GND  | 10  | pF   |
| <b>c</b> out    | Output Capacitance | V <sub>OUT</sub> = GND | 10  | pF   |

Note: This parameter is periodically sampled and is not 100% tested.

## AC CHARACTERISTICS AND OPERATING CONDITIONS (Ta = 0° to 70°C, V<sub>DD</sub> = 5 V ± 10%)

#### READ CYCLE

|                  |                                     |      | TC554001AF/AFT/ATR |      |               |      |      |      |
|------------------|-------------------------------------|------|--------------------|------|---------------|------|------|------|
| SYMBOL           | PARAMETER                           | -70, | -70L               | -85, | - <b>8</b> 5L | -10, | -10L | UNIT |
|                  |                                     | MIN  | MAX                | MIN  | MAX           | MIN  | MAX  |      |
| t <sub>RC</sub>  | Read Cycle Time                     | 70   | 1                  | 85   | _             | 100  | -    |      |
| t <sub>ACC</sub> | Address Access Time                 | _    | 70                 | -    | 85            | -    | 100  |      |
| t <sub>CO</sub>  | Chip Enable Access Time             | -    | 70                 | -    | 85            | -    | 100  |      |
| t <sub>OE</sub>  | Output Enable Access Time           | _    | 35                 | -    | 45            | -    | 50   |      |
| t <sub>COE</sub> | Chip Enable Low to Output Active    | 10   | -                  | 10   | -             | 10   | -    | ns   |
| t <sub>OEE</sub> | Output Enable Low to Output Active  | 5    | -                  | 5    | -             | 5    | -    |      |
| t <sub>OD</sub>  | Chip Enable High to Output High-Z   | -    | 25                 | -    | 30            | -    | 35   |      |
| t <sub>ODO</sub> | Output Enable High to Output High-Z | _    | 25                 | -    | 30            | -    | 35   |      |
| t <sub>OH</sub>  | Output Data Hold Time               | 10   | 1                  | 10   | -             | 10   | -    |      |

#### WRITE CYCLE

|                  |                             |      | TC554001AF/AFT/ATR |      |               |      |      |      |
|------------------|-----------------------------|------|--------------------|------|---------------|------|------|------|
| SYMBOL           | PARAMETER                   | -70, | -70L               | -85, | - <b>8</b> 5L | -10, | -10L | UNIT |
|                  |                             | MIN  | MAX                | MIN  | MAX           | MIN  | MAX  |      |
| t <sub>WC</sub>  | Write Cycle Time            | 70   | -                  | 85   | _             | 100  | -    |      |
| $t_WP$           | Write Pulse Width           | 50   | -                  | 55   | -             | 60   | -    |      |
| t <sub>CW</sub>  | Chip Enable to End of Write | 60   | -                  | 70   | -             | 80   | -    |      |
| t <sub>AS</sub>  | Address Setup Time          | 0    | -                  | 0    | -             | 0    | -    |      |
| t <sub>WR</sub>  | Write Recovery Time         | 0    | -                  | 0    | -             | 0    | -    | ns   |
| t <sub>ODW</sub> | R/W Low to Output High-Z    | _    | 25                 | -    | 30            | -    | 35   | ]    |
| t <sub>OEW</sub> | R/W Hige to Output Active   | 5    | -                  | 5    | -             | 5    | -    |      |
| t <sub>DS</sub>  | Data Setup Time             | 30   | -                  | 35   | -             | 40   | -    |      |
| t <sub>DH</sub>  | Data Hold Time              | 0    | -                  | 0    | -             | 0    | -    |      |

### **AC TEST CONDITIONS**

Output Load: 100 pF + one TTL gate

Input Pulse Level:  $0.6\,\mathrm{V},\ 2.4\,\mathrm{V}$ 

Timing Measurements: 1.5 V Reference Level: 1.5 V

 $t_r$ ,  $t_F$ : 5 ns

#### **TIMING WAVEFORMS**

### READ CYCLE (See Note 1)



### WRITE CYCLE 1 (R/W CONTROLLED) (See Note 4)



#### WRITE CYCLE 2 (CE CONTROLLED) (See Note 4)



- (1) R/W remains High for Read Cycle.
- (2) If  $\overline{\text{CE}}$  goes coincident with or after R/W goes LOW, the output will remain at high impedance.
- (3) If  $\overline{\text{CE}}$  goes HIGH coincident with or before R/W goes HIGH, the output will remain at high impedance.
- (4) IF  $\overline{\text{CE}}$  is HIGH during the write cycle, the outputs will remain at high impedance.
- (5) Because I/O signals may be in the output state at this time, input signals of reverse polarity must not be applied.

## DATA RETENTION CHARACTERISTICS (Ta = 0° to 70°C)

| SYMBOL             | PARAMETER                                 |                  | MIN                     | TYP | MAX | UNIT |     |
|--------------------|-------------------------------------------|------------------|-------------------------|-----|-----|------|-----|
| $V_{DH}$           | Data Retention Supply Voltage             |                  | 2.0                     | -   | 5.5 | V    |     |
|                    | Standby Compan                            | 70 OF 10         | V <sub>DH</sub> = 3.0 V | _   | -   | 50   |     |
| lance              |                                           | -70, -85, -10    | V <sub>DH</sub> = 5.5 V | -   | -   | 100  | μΑ  |
| I <sub>DD\$2</sub> | Standby Current                           | -70L, -85L, -10L | V <sub>DH</sub> = 3.0 V | -   | -   | 25*  |     |
|                    |                                           |                  | V <sub>DH</sub> = 5.5 V | _   | -   | 50   |     |
| t <sub>CDR</sub>   | Chip Deselect to Data Retention Mode Time |                  |                         | 0   | ı   | ı    | n\$ |
| t <sub>R</sub>     | Recovery Time                             |                  |                         | 5   | -   | _    | mS  |

<sup>\* 5</sup>  $\mu$ A (max) at Ta = 0° to 40°C

### **CE** Controlled Data Retention Mode



Note: When  $\overline{CE}$  is operating at the  $V_{IH}$  level (2.2V), the standby current is given by  $I_{DDS1}$  during the transition of  $V_{DD}$  from 4.5 to 2.4V.

## PACKAGE DIMENSIONS (SOP32-P-525-1.27)



Weight: 1.14g (typ)

## PACKAGE DIMENSIONS (TSOPII 32-P-400-1.27)

Unit in mm



Weight: 0.53g (typ)

## PACKAGE DIMENSIONS (TSOPII 32-P-400-1.27A)

Unit in mm



Weight: 0.53g (typ)