#### TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON GATE CMOS TENTATIVE # 16-MBIT (2M $\times$ 8 BITS / 1M $\times$ 16 BITS) CMOS FLASH MEMORY **DESCRIPTION** The TC58FVT160/B160A is a 16,777,216-bit, 3.0-V read-only electrically erasable and programmable flash memory organized as 2,097,152 words × 8 bits or as 1,048,576 words × 16 bits. The TC58FVT160/B160A features commands for Read, Program and Erase operations to allow easy interfacing with microprocessors. The commands are based on the JEDEC standard. The Program and Erase operations are automatically executed in the chip. ### **FEATURES** - Power supply voltage $V_{DD} = 2.7 \text{ V} \sim 3.6 \text{ V}$ - Operating temperature $Ta = -40^{\circ}C \sim 85^{\circ}C$ - Organization $2M \times 8$ bits / $1M \times 16$ bits - Functions Auto Program, Auto Erase Fast Program Mode Program Suspend/Resume Erase Suspend/Resume data polling / Toggle bit block protection Automatic Sleep, support for hidden ROM area common flash memory interface (CFI) Byte/Word Modes - Block erase architecture $1\times16$ Kbytes / $2\times8$ Kbytes $1\times32$ Kbytes / $31\times64$ Kbytes - Boot block architecture TC58FVT160AFT/AXB: top boot block TC58FVB160AFT/AXB: bottom boot block Mode control Compatible with JEDEC standard commands - Erase/Program cycles $10^5$ cycles typ. - Access time 70 ns (CL: 30 pF) (CL: 100 pF) $100 \, \mathrm{ns}$ Power consumption (Standby) $5 \mu A$ 30 mA (Read operation) (Program/Erase operations) 15 mA Package TSOPI48-P-1220-0.50 (weight: 0.51 g) P-TFBGA48-0608-0.80AZ (weight: TBD) ### **PIN ASSIGNMENT** (TOP VIEW) ...TC58FVT160/B160AFT | A15 | 48 A16<br>47 BYTE<br>46 Vss<br>45 DQ15/A-1<br>44 DQ7<br>43 DQ14<br>42 DQ6<br>41 DQ13<br>40 DQ5<br>39 DQ12<br>38 DQ4<br>37 Vod<br>36 DQ11<br>35 DQ3<br>34 DQ10<br>33 DQ2<br>32 DQ9<br>31 DQ1<br>30 DQ1<br>31 DQ1<br>32 DQ2<br>33 DQ2<br>34 DQ1<br>35 DQ1<br>36 DQ1<br>37 DQ1<br>38 DQ2<br>39 DQ3<br>30 DQ2<br>31 DQ1<br>30 DQ1<br>31 DQ1<br>30 DQ1<br>31 DQ1<br>30 DQ1 | |---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A3 □ 22 | 27 🗎 <u>Vss</u> | ## **PIN NAMES** | A-1, A0~A19 | Address Input | |-------------|------------------------| | DQ0~DQ15 | Data Input/Output | | CE | Chip Enable Input | | ŌĒ | Output Enable Input | | BYTE | Word/Byte Select Input | | WE | Write Enable Input | | RY/BY | Ready/Busy Output | | RESET | Hardware Reset Input | | NC | Not Connected | | $V_{DD}$ | Power Supply | | $V_{SS}$ | Ground | 000707EBA2 TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc. <sup>•</sup> The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk. # PIN ASSIGNMENT (TOP VIEW)...TC58FVT160/B160AXB | | 1 | 2 | 3 | 4 | 5 | 6 | |---|----------|-----|-------|----------|------|----------| | Α | ✓ A3 | A7 | RY/BY | WE | A9 | A13 | | В | A4 | A17 | NC | RESET | A8 | A12 | | С | A2 | A6 | A18 | NC | A10 | A14 | | D | A1 | A5 | NC | A19 | A11 | A15 | | E | A0 | DQ0 | DQ2 | DQ5 | DQ7 | A16 | | F | CE | DQ8 | DQ10 | DQ12 | DQ14 | BYTE | | G | ŌĒ | DQ9 | DQ11 | $V_{DD}$ | DQ13 | DQ15 | | Н | $V_{SS}$ | DQ1 | DQ3 | DQ4 | DQ6 | $V_{SS}$ | 000707EBA2 The products described in this document are subject to the foreign exchange and foreign trade laws. The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. The information contained herein is subject to change without notice. ## **BLOCK DIAGRAM** ## **MODE SELECTION** | | | | | | | | | | BYTE MODE | WORD MODE | |-----------------------------|----|-----------------|-----|-----------------|----|----|----|-----------------|------------------------|------------------| | MODE | CE | ŌĒ | WE | A9 | A6 | A1 | A0 | RESET | DQ0~DQ7 <sup>(1)</sup> | DQ0~DQ15 | | Read | L | L | Н | A9 | A6 | A1 | A0 | Н | D <sub>OUT</sub> | D <sub>OUT</sub> | | ID Read (Manufacturer Code) | L | L | Н | V <sub>ID</sub> | L | L | L | Н | Code | Code | | ID Read (Device Code) | L | L | Н | V <sub>ID</sub> | L | L | Н | Н | Code | Code | | Standby | Н | * | * | * | * | * | * | Н | High-Z | High-Z | | Output Disable | * | Н | Н | * | * | * | * | * | High-Z | High-Z | | Write | L | Н | (2) | A9 | A6 | A1 | A0 | Н | D <sub>IN</sub> | D <sub>IN</sub> | | Block Protect 1 | L | V <sub>ID</sub> | (2) | V <sub>ID</sub> | L | Н | L | Н | * | * | | Verify Block Protect | L | L | Н | V <sub>ID</sub> | L | Н | L | Н | Code | Code | | Temporary Block Unprotect | * | * | * | * | * | * | * | V <sub>ID</sub> | * | * | | Hardware Reset / Standby | * | * | * | * | * | * | * | L | High-Z | High-Z | Notes: $* = V_{IH}$ or $V_{IL}$ , $L = V_{IL}$ , $H = V_{IH}$ - (1) DQ8~DQ14 are High-Z and DQ15/A-1 is Address Input in Byte Mode. Addresses are A19~A0 in Word Mode ( $\overline{BYTE} = V_{IH}$ ), A19~A-1 in Byte Mode ( $\overline{BYTE} = V_{IL}$ ). - (2) Pulse input ### **ID CODE TABLE** | CODE TYPE | | A19~A12 | A6 | A1 | A0 | CODE (HEX) <sup>(1)</sup> | |--------------------|----------------------|---------|----|----|----|---------------------------| | Manufacturer Code | | * | L | L | L | 0098H | | Davisa Cada | TC58FVT160A | * | L | L | Н | 00C2H | | Device Code | TC58FVB160A | * | L | L | Н | 0043H | | Verify Block Prote | Verify Block Protect | | L | Н | L | Data <sup>(3)</sup> | Notes: $* = V_{IH}$ or $V_{IL}$ , $L = V_{IL}$ , $H = V_{IH}$ - (1) DQ8~DQ14 are High-Z and DQ15/A-1 is Address Input in Byte Mode. - (2) BA: Block Address - (3) 0001H Protected Block 0000H - Unprotected Block ### **COMMAND SEQUENCES** | COMMAN | D | BUS<br>WRITE | FIRST<br>WRITE | | | ND BUS<br>CYCLE | THIRD<br>WRITE O | | | TH BUS<br>CYCLE | | BUS<br>CYCLE | SIXTH<br>WRITE | BUS<br>CYCLE | |-------------------------|--------------|-----------------|------------------------------------|------|--------------------|---------------------|------------------|-------|--------------------|--------------------|-------|--------------|-------------------|--------------| | SEQUENC | E | CYCLES<br>REQ'D | Addr. | Data | Addr. | Data | Addr. | Data | Addr. | Data | Addr. | Data | Addr. | Data | | Read/Reset | | 1 | XXXH | F0H | | | | | | | | | | | | D 1/D 1 | Word | 0 | 555H | | 2AAH | 5511 | 555H | F01.1 | RA <sup>(1)</sup> | RD <sup>(2)</sup> | | | | | | Read/Reset | Byte | 3 | AAAH | AAH | 555H | 55H | AAAH | F0H | KA | אט | | | | | | ID Read | Word | 3 | 555H | AAH | 2AAH | 55H | 555H | 90H | IA <sup>(3)</sup> | ID <sup>(4)</sup> | | | | | | ID Reau | Byte | 3 | AAAH | ААП | 555H | 5511 | AAAH | 9011 | IA | ID | | | | | | Auto-Program | Word | 4 | 555H | AAH | 2AAH | 55H | 555H | A0H | PA <sup>(5)</sup> | PD <sup>(6)</sup> | | | | | | Auto-Program | Byte | 4 | AAAH | ААП | 555H | ээп | AAAH | АОП | FA | PD | | | | | | Program Susper | nd | 1 | $V_{\text{IH}}$ or $V_{\text{IL}}$ | вон | | | | | | | | | | | | Program Resum | ne | 1 | V <sub>IH</sub> or V <sub>IL</sub> | 30H | | | | | | | | | | | | Auto Chip | Word | | 555H | | 2AAH | | 555H | 2011 | 555H | | 2AAH | | 555H | 4011 | | Erase | Byte | 6 | AAAH | AAH | 555H | 55H | AAAH | 80H | AAAH | AAH | 555H | 55H | AAAH | 10H | | Auto Block | Word | | 555H | | 2AAH | 5511 | 555H | 0011 | 555H | | 2AAH | 5511 | BA <sup>(7)</sup> | 30H | | Erase | ase Byte 6 | ь | AAAH | AAH | 555H | 55H | AAAH | 80H | AAAH | AAH | 555H | 55H | DA | 30H | | Block Erase Sus | spend | 1 | $V_{\text{IH}}$ or $V_{\text{IL}}$ | вон | | | | | | | | | | | | Block Erase Res | sume | 1 | $V_{\text{IH}}$ or $V_{\text{IL}}$ | 30H | | | | | | | | | | | | Block Protect 2 | | 4 | XXXH | 60H | BPA <sup>(8)</sup> | 60H | XXXH | 40H | BPA <sup>(8)</sup> | BPD <sup>(9)</sup> | | | | | | Verify Block | Word | 3 | 555H | AAH | 2AAH | 5511 | 555H | 90H | BPA <sup>(8)</sup> | BPD <sup>(9)</sup> | | | | | | Protect | Byte | 3 | AAAH | ААП | 555H | 55H | AAAH | 900 | DPA | טיאם | | | | | | Fast Program | Word | 3 | 555H | AAH | 2AAH | 55H | 555H | 20H | | | | | | | | Set | Byte | 3 | AAAH | AAII | 555H | | AAAH | 2011 | | | | | | | | Fast Program | | 2 | XXXH | A0H | PA <sup>(5)</sup> | PD <sup>(6)</sup> | | | | | | | | | | Fast Program R | eset | 2 | XXXH | 90H | XXXH | F0H <sup>(12)</sup> | | | | | | | | | | Hidden ROM | Word | 3 | 555H | AAH | 2AAH | 55H | 555H | 88H | | | | | | | | Mode Entry | Byte | | AAAH | | 555H | | AAAH | | | | | | | | | Hidden ROM | Word | 4 | 555H | AAH | 2AAH | 55H | 555H | A0H | PA <sup>(5)</sup> | PD <sup>(6)</sup> | | | | | | Program | Byte | | AAAH | | 555H | | AAAH | | | | | | | | | Hidden ROM | Word | 6 | 555H | AAH | 2AAH | 55H | 555H | 80H | 555H | AAH | 2AAH | 55H | BA <sup>(7)</sup> | 30H | | Erase | Byte | | AAAH | | 555H | | AAAH | | AAAH | | 555H | | | | | Hidden ROM<br>Mode Exit | Word<br>Byte | 4 | 555H<br>AAAH | AAH | 2AAH<br>555H | 55H | 555H<br>AAAH | 90H | XXXH | 00H | | | | | | Query<br>Command | Word<br>Byte | 2 | 55H<br>AAH | 98H | CA <sup>(10)</sup> | CD <sup>(11)</sup> | | | | | | | | | Notes: The system should generate the following address patterns: Word Mode: 555H or 2AAH on address pins A10~A0 Byte Mode: AAAH or 555H on address pins A10~A-1 DQ8~DQ15 are ignored in Word Mode. (1) RA: Read Address(2) RD: Read Data (3) IA: ID Read Address (A6, A1, A0) Manufacturer Code = (0, 0, 0) Device Code = (0, 0, 1) (4) ID: ID Data(5) PA: Program Address (6) PD: Program Data (7) BA: Block Address = A19~A12 (8) BPA: Block Address and ID Read Address (A6, A1, A0) Block Address = A19~A12 ID Read Address = (0, 1, 0) (9) BPD: Verify Data (10) CA:CFI Address (11) CD:CFI Data (12) F0H: 00H is valid too ### **OPERATION MODES** In addition to the Read, Write and Erase Modes, the TC58FVT160/B160A features many functions including block protection and data polling. When incorporating the device into a deign, please refer to the timing charts and flowcharts in combination with the description below. #### **READ MODE** To read data from the memory cell array, set the device to Read Mode. In Read Mode the device can perform high-speed random access as asynchronous ROM. The device is automatically set to Read Mode immediately after power-on or on completion of automatic operation. A software reset releases ID Read Mode and the lock state which the device enters if automatic operation ends abnormally, and sets the device to Read Mode. A hardware reset terminates operation of the device and resets it to Read Mode. When reading data without changing the address immediately after power-on, either input a hardware Reset or change $\overline{\text{CE}}$ from H to L. ### **ID Read Mode** ID Read Mode is used to read the device maker code and device code. The mode is useful in that it allows EPROM programmers to identify the device type automatically. ID read can be executed in two ways, as follows: (1) Applying V<sub>ID</sub> to A9 This method is used mainly by EPROM programmers. Applying $V_{\rm ID}$ to A9 sets the device to ID Read Mode, outputting the maker code from address 00H and the device code from address 01H. Releasing $V_{\rm ID}$ from A9 returns the device to Read Mode. (2) Input command sequence Inputting an ID Read command sets to ID Read Mode. The maker code is output from address 00; the device code is output from address 01. Inputting a Reset command releases ID Read Mode and returns the device to Read Mode. Access time in ID Read Mode is the same as that in Read Mode. For a list of the codes, please refer to the ID Code Table. ### Standby Mode There are two ways to put the device into Standby Mode. (1) Control using $\overline{CE}$ and $\overline{RESET}$ With the device in Read Mode, input $V_{DD} \pm 0.3 \text{ V}$ to $\overline{CE}$ and $\overline{RESET}$ . The device will enter Standby Mode and the current will be reduced to the standby current (IDDS1). (2) Control using RESET only With the device in Read Mode, input $V_{SS} \pm 0.3 \text{ V}$ to $\overline{RESET}$ . The device will enter Standby Mode and the current will be reduced to the standby current (IDDS1). In Standby Mode DQ is put in High-Impedance state. ### Auto-Sleep Mode This function suppresses power dissipation during reading. If the address input does not change for 150 ns, the device will automatically enter Sleep Mode and the current will be reduced to the standby current (I<sub>DDS2</sub>). Because the output data is latched, data is output in Sleep Mode. When the address is changed, Sleep Mode is automatically released, and data from the new address is output. ### **Output Disable Mode** Inputting $V_{IH}$ to $\overline{OE}$ disables output from the device and sets DQ to High-Impedance. ### **Command Write** The TC58FVT160/B160A uses the standard JEDEC control commands for a single-power supply $E^2PROM$ . A Command Write is executed by inputting the address and data into the Command Register. The command is written by inputting a pulse to $\overline{WE}$ with $\overline{CE} = VIL$ and $\overline{OE} = VIH$ ( $\overline{WE}$ control). The command can also be written by inputting a pulse to $\overline{CE}$ with $\overline{WE} = VIL$ ( $\overline{CE}$ control). The address is latched on the falling edge of either $\overline{WE}$ or $\overline{CE}$ . The data is latched on the rising edge of either $\overline{WE}$ or $\overline{CE}$ . DQ0~DQ7 are valid for data input and DQ8~DQ15 are ignored. To abort input of the command sequence use the Reset command. The device will reset the Command Register and enter Read Mode. If an undefined command is input, the Command Register will be reset and the device will enter Read Mode. ### Software Reset Apply a software reset by inputting a Read/Reset command. A software reset returns the device from ID Read Mode or CFI Mode to Read Mode, releases the lock state if automatic operation has ended abnormally, and clears the Command Register. ### **Hardware Reset** A hardware reset initializes the device and sets it to Read Mode. When a pulse is input to $\overline{\text{RESET}}$ for trp, the device abandons the operation which is in progress and enters Read Mode after tready. Note that if a hardware reset is applied during data overwriting, such as a Write or Erase operation, data at the address or block being written to at the time of the reset will become undefined. After a hardware reset the device enters Read Mode if $\overline{RESET} = V_{IH}$ or Standby Mode if $\overline{RESET} = V_{IL}$ . The DQ pins are High-Impedance when $\overline{RESET} = V_{IL}$ . After the device has entered Read Mode, Read operations and input of any command are allowed. ### Comparison between Software Reset and Hardware Reset | ACTION | SOFTWARE RESET | HARDWARE RESET | |-------------------------------------------------------------------------------|----------------|----------------| | Releases ID Read Mode or CFI Mode. | True | True | | Clears the Command Register. | True | True | | Releases the lock state if automatic operation has ended abnormally. | True | True | | Stops any automatic operation which is in progress. | False | True | | Stops any operation other than the above and returns the device to Read Mode. | False | True | ### **BYTE/Word Mode** BYTE is used select Word Mode (16 bits) or Byte Mode (8 bits) for the TC58FVT160/B160A. If VIH is input to $\overline{BYTE}$ , the device will operate in Word Mode. Read data or write commands using DQ0~DQ15. When VIL is input to $\overline{BYTE}$ , read data or write commands using DQ0~DQ7. DQ15/A-1 is used as the lowest address. DQ8~DQ14 will become High-Impedance. ### Auto-Program Mode The TC58FVT160/B160A can be programmed in either byte or word units. Auto-Program Mode is set using the Program command. The program address is latched on the falling edge of the $\overline{\rm WE}$ signal and data is latched on the rising edge of the fourth Bus Write cycle (with $\overline{\rm WE}$ control). Auto programming starts on the rising edge of the $\overline{\rm WE}$ signal in the fourth Bus Write cycle. The Program and Program Verify commands are automatically executed by the chip. The device status during programming is indicated by the Hardware Sequence flag. To read the Hardware Sequence flag, specify the address to which the Write is being performed. During Auto-Program execution, a command sequence cannot be accepted. To terminate execution, use a hardware reset. Note that if the Auto-Program operation is terminated in this manner, the data written so far is invalid. Any attempt to program a protected block is ignored. In this case the device enters Read Mode 3 $\mu$ s after the rising edge of the $\overline{WE}$ signal in the fourth Bus Write cycle. If an Auto-Program operation fails, the device remains in the programming state and does not automatically return to Read Mode. The device status is indicated by the Hardware Sequence flag. Either a Reset command or a hardware reset is required to return the device to Read Mode after a failure. If a programming operation fails, the block which contains the address to which data could not be programmed should not be used. The device allows 0s to be programmed into memory cells which contain a 1. 1s cannot be programmed into cells which contain 0s. If this is attempted, execution of Auto Program will fail. This is a user error, not a device error. A cell containing 0 must be erased in order to set it to 1. ### Fast Program Mode Fast Program is a function which enables execution of the command sequence for the Auto Program to be completed in two cycles. In this mode the first two cycles of the command sequence, which normally requires four cycles, are omitted. Writing is performed in the remaining two cycles. To execute Fast Program, input the Fast Program command. Write in this mode uses the Fast Program command but operation is the same at that for ordinary Auto-Program. The status of the device is indicated by the Hardware Sequence flag and read operations can be performed as usual. To exit this mode, the Fast Program Reset command must be input. When the command is input, the device will return to Read Mode. ### Program Suspend/Resume Mode Program Suspend is used to enable Data Read by suspending the Write operation. The device accepts a Program Suspend command in Write Mode (including Write operations performed during Erase Suspend) but ignores the command in other modes. After input of the command, the device will enter Program Suspend Read Mode after tSUSP. During Program Suspend, Cell Data Read, ID Read and CFI Data Read can be performed. When Data Write is suspended, the address to which Write was being performed becomes undefined. ID Read and CFI Data Read are the same as usual After completion of Program Suspend input a Program Resume command to return to Write Mode. On receiving the Resume command, the device returns to Write Mode and resumes outputting the Hardware Sequence flag for the bank to which data is being written. Program Suspend can be run in Fast Program Mode. ### Auto Chip Erase Mode The Auto Chip Erase Mode is set using the Chip Erase command. An Auto Chip Erase operation starts on the rising edge of $\overline{WE}$ in the sixth bus cycle. All memory cells are automatically preprogrammed to 0, erased and verified as erased by the chip. The device status is indicated by the Hardware Sequence flag. Command input is ignored during an Auto Chip Erase. A hardware reset can interrupt an Auto Chip Erase operation. If an Auto Chip Erase operation is interrupted, it cannot be completed correctly. Hence an additional Erase operation must be performed. Any attempt to erase a protected block is ignored. If all blocks are protected, the Auto Erase operation will not be executed and the device will enter Read mode 100 $\mu s$ after the rising edge of the $\overline{WE}$ signal in the sixth bus cycle. If an Auto Chip Erase operation fails, the device will remain in the erasing state and will not return to Read Mode. The device status is indicated by the Hardware Sequence flag. Either a Reset command or a hardware reset is required to return the device to Read Mode after a failure. In this case it cannot be ascertained which block the failure occurred in. Either abandon use of the device altogether, or perform a Block Erase on each block, identify the failed block, and stop using it. The host processor must take measures to prevent subsequent use of the failed block. ### Auto Block Erase / Auto Multi-Block Erase Modes The Auto Block Erase Mode and Auto Multi-Block Erase Mode are set using the Block Erase command. The block address is latched on the falling edge of the $\overline{WE}$ signal in the sixth bus cycle. The block erase starts as soon as the Erase Hold Time (tbeh) has elapsed after the rising edge of the $\overline{WE}$ signal. When multiple blocks are erased, the sixth Bus Write cycle is repeated with each block address and Auto Block Erase command being input within the Erase Hold Time (this constitutes an Auto Multi-Block Erase operation). If a command other than an Auto Block Erase command or Erase Suspend command is input during the Erase Hold Time, the device will reset the Command Register and enter Read Mode. The Erase Hold Time restarts on each successive rising edge of $\overline{WE}$ . Once operation starts, all memory cells in the selected block are automatically preprogrammed to 0, erased and verified as erased by the chip. The device status is indicated by the setting of the Hardware Sequence flag. When the Hardware Sequence flag is read, the addresses of the blocks on which auto-erase operation is being performed must be specified. All commands (except Erase Suspend) are ignored during an Auto Block Erase or Auto Multi-Block Erase operation. Either operation can be aborted using a Hardware Reset. If an auto-erase operation is interrupted, it cannot be completed correctly; therefore, a further erase operation is necessary to complete the erasing. Any attempt to erase a protected block is ignored. If all the selected blocks are protected, the auto-erase operation is not executed and the device returns to Read Mode 100 $\mu s$ after the rising edge of the $\overline{WE}$ signal in the last bus cycle. If an auto-erase operation fails, the device remains in Erasing state and does not return to Read Mode. The device status is indicated by the Hardware Sequence flag. After a failure either a Reset command or a Hardware Reset is required to return the device to Read Mode. If multiple blocks are selected, it will not be possible to ascertain the block in which the failure occurred. In this case either abandon use of the device altogether, or perform a Block Erase on each block, identify the failed block, and stop using it. The host processor must take measures to prevent subsequent use of the failed block. ### Erase Suspend / Erase Resume Modes Erase Suspend Mode suspends Auto Block Erase and reads data from or writes data to an unselected block. The Erase Suspend command is allowed during an auto block erase operation but is ignored in all other oreration modes . In Erase Suspend Mode only a Read, Program or Resume command can be accepted. If an Erase Suspend command is input during an Auto Block Erase, the device will enter Erase Suspend Read Mode after tsuse. The device status (Erase Suspend Read Mode) can be verified by checking the Hardware Sequence flag. If data is read consecutively from the $\underline{block}$ selected for Auto Block Erase, the DQ2 output will toggle and the DQ6 output will stop toggling and $\underline{RY/BY}$ will be set to High-Impedance. Inputting a Write command during an Erase Suspend enables a Write to be performed to a block which has not been selected for the Auto Block Erase. Data is written in the usual manner. To resume the Auto Block Erase, input an Erase Resume command. On receiving an Erase Resume command, the device returns to the state it was in when the Erase Suspend command was input. If an Erase Suspend command is input during the Erase Hold Time, the device will return to the state it was in at the start of the Erase Hold Time. At this time more blocks can be specified for erasing. If an Erase Resume command is input during an Auto Block Erase, Erase resumes. At this time toggle output of DQ6 resumes and 0 is output on $RY/\overline{BY}$ . ### **Block Protection** Block Protection is a function for disabling writing and erasing specific blocks. Block protection can be carried out in two ways: by supplying a high voltage (V<sub>ID</sub>) to the device (see Block protection 1) or by supplying a high voltage and a command sequence (see Block protection 2). ### (1) Block protection 1 Specify a device block address and make the following signal settings $A9 = \overline{OE} = V_{ID}$ , $A1 = V_{IH}$ and $\overline{CE} = A0 = A6 = V_{IL}$ . Now when a pulse is input to $\overline{WE}$ for tpplh, the device will start to write to the block protection circuit. Block protection can be verified using the Verify Block Protect command. Inputting $V_{IL}$ on $\overline{OE}$ sets the device to Verify Mode. 01H is output if the block is protected and 00H is output if the block is unprotected. If block protection was unsuccessful, the operation must be repeated. Releasing $V_{ID}$ from A9 and $\overline{OE}$ terminates this mode. #### (2) Block protection 2 Applying $V_{ID}$ to $\overline{RESET}$ and inputting the Block Protect 2 command also performs block protection. The first cycle of the command sequence is the Set-up command. In the second cycle, the Block Protect command is input, in which a block address and $A1 = V_{IH}$ and $A0 = A6 = V_{IL}$ are input. Now the device writes to the block protection circuit. There is a wait of tpplh until this write is completed; however, no intervention is necessary during this time. In the third cycle the Verify Block Protect command is input. This command verifies the write to the block protection circuit. Read is performed in the fourth cycle. If the protection operation is complete, 01H is output. If a value other than 01H is output, block protection is not complete and the Block Protect command must be input again. Removing the VID input from $\overline{RESET}$ exits this mode. #### Temporary Block Unprotection The TC58FVT160/B160A has a temporary block unprotection feature which disables block protection for all protected blocks. Unprotection is enabled by applying VID to the $\overline{RESET}$ pin. Now Write and Erase operations can be performed on all blocks. The device returns to its previous state when VID is removed from the $\overline{RESET}$ pin. That is, previously protected blocks will be protected again. #### Verify Block Protect The Verify Block Protect command is used to ascertain whether a block is protected or unprotected. Verification is performed either by inputting the Verify Block Protect command or by applying $V_{\rm ID}$ to the A9 pin, as for ID Read Mode, and setting the block address = $A0 = A6 = V_{\rm IL}$ and $A1 = V_{\rm IH}$ . If the block is protected, 01H is output. If the block is unprotected, 00H is output. ### Hidden ROM Area The TC58FVT160/B160A features a 64-Kbyte hidden ROM area which is separate from the memory cells. The area consists of one block. Data Read, Write and Protect can be performed on this block. Because Protect cannot be released, once the block is protected, data in the block cannot be overwritten. The hidden ROM area is located in the address space indicated in the HIDDEN ROM AREA ADDRESS TABLE. To access the Hidden ROM area, input a Hidden ROM Mode Entry command. The device now enters Hidden ROM Mode, allowing Read, Write, Erase and Block Protect to be executed. Write and Erase operations are the same as auto operations except that the device is in Hidden ROM Mode. To protect the hidden ROM area, use the block protection function. The operation of Block Protect here is the same as a normal Block Protect except that VIH rather than VID is input to $\overline{\text{RESET}}$ . Once the block has been protected, protection cannot be released, even using the temporary block unprotection function. Use Block Protect carefully. To exit Hidden ROM Mode, use the Hidden ROM Mode Exit command. This will return the device to Read Mode. ### **HIDDEN ROM AREA ADDRESS TABLE** | TYPE | BOOT BLOCK | BYTE MOD | E | WORD MODE | | | |-------------|-------------------|-----------------|-----------|-----------------|-----------|--| | ITFE | ARCHITECTURE | ADDRESS RANGE | SIZE | ADDRESS RANGE | SIZE | | | TC58FVT160A | TOP BOOT BLOCK | 1F0000H~1FFFFFH | 64 Kbytes | F8000H~FFFFFH | 32 Kwords | | | TC58FVB160A | BOTTOM BOOT BLOCK | 000000H~00FFFFH | 64 Kbytes | 000000H~007FFFH | 32 Kwords | | # **COMMON FLASH MEMORY INTERFACE (CFI)** The TC58FVT160/B160A conforms to the CFI specifications. To read information from the device, input the Query command followed by the address. In Word Mode DQ8 $\sim$ DQ15 all output 0s. To exit this mode, input the Reset command. ### **CFI CODE TABLE** | ADDRESS A6~A0 | DATA DQ15~DQ0 | DESCRIPTION | |-------------------|-------------------------|----------------------------------------------------------------------------| | 10H<br>11H<br>12H | 0051H<br>0052H<br>0059H | ASCII string "QRY" | | 13H<br>14H | 0002Н<br>0000Н | Primary OEM command set 2: AMD/FJ standard type | | 15H<br>16H | 0040Н<br>0000Н | Address for primary extended table | | 17H<br>18H | 0000Н<br>0000Н | Alternate OEM command set 0: none exists | | 19H<br>1AH | 0000Н<br>0000Н | Address for alternate OEM extended table | | 1BH | 0027H | V <sub>DD</sub> (min) (Write/Erase)<br>DQ7~DQ4: 1 V<br>DQ3~DQ0: 100 mV | | 1CH | 0036Н | V <sub>DD</sub> (max) (Write/Erase)<br>DQ7~DQ4: 1 V<br>DQ3~DQ0: 100 mV | | 1DH | 0000H | V <sub>PP</sub> (min) voltage | | 1EH | 0000H | V <sub>PP</sub> (max) voltage | | 1FH | 0004H | Typical time-out per single byte/word write (2 <sup>N</sup> μs) | | 20H | 0000H | Typical time-out for minimum size buffer write (2 <sup>N</sup> μs) | | 21H | 000AH | Typical time-out per individual block erase (2 <sup>N</sup> ms) | | 22H | 0000H | Typical time-out for full chip erase (2 <sup>N</sup> ms) | | 23H | 0005H | Maximum time-out for byte/word write (2 <sup>N</sup> times typical) | | 24H | 0000H | Maximum time-out for buffer write (2 <sup>N</sup> times typical) | | 25H | 0004H | Maximum time-out per individual block erase (2 <sup>N</sup> times typical) | | 26H | 0000H | Maximum time-out for full chip erase (2 <sup>N</sup> times typical) | | 27H | 0015H | Device Size (2 <sup>N</sup> byte) | | 28H<br>29H | 0002Н<br>0000Н | Flash device interface description 2: ×8/×16 | | 2AH<br>2BH | 0000Н<br>0000Н | Maximum number of bytes in multi-byte write (2 <sup>N</sup> ) | | ADDRESS A6~A0 | DATA DQ15~DQ0 | DESCRIPTION | |--------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------| | 2CH | 0004H | Number of erase block regions within device | | 2DH<br>2EH<br>2FH<br>30H | 0000H<br>0000H<br>0040H<br>0000H | Erase Block Region 1 information Bits 0~15: y = block number Bits 16~31: z = block size (z × 256 bytes) | | 31H<br>32H<br>33H<br>34H | 0001H<br>0000H<br>0020H<br>0000H | Erase Block Region 2 information | | 35H<br>36H<br>37H<br>38H | 0000H<br>0000H<br>0080H<br>0000H | Erase Block Region 3 information | | 39H<br>3AH<br>3BH<br>3CH | 001EH<br>0000H<br>0000H<br>0001H | Erase Block Region 4 information | | 40H<br>41H<br>42H | 0050H<br>0052H<br>0049H | ASCII string "PRI" | | 43H | 0031H | Major version number, ASCII | | 44H | 0031H | Minor version number, ASCII | | 45H | 0000Н | Address-Sensitive Unlock 0: Required 1: Not required | | 46H | 0002H | Erase Suspend 0: Not supported 1: For Read-only 2: For Read & Write | | 47H | 0001H | Block Protect 0: Not supported X: Number of blocks per group | | 48H | 0001H | Block Temporary Unprotect 0: Not supported 1: Supported | | 49H | 0004H | Block Protect/Unprotect scheme | | 4AH | 0000Н | Simultaneous operation 0: Not supported 1: Supported | | 4BH | 0000Н | Burst Mode 0: Not supported | | 4CH | 0000Н | Page Mode 0: Not supported | | 4FH | 000XH | Top/Bottom Boot Block Flag 2: TC58FVB160 3: TC58FVT160 | | 50Н | 0001H | Program suspend 0: Not supported 1: Supported | ### **HARDWARE SEQUENCE FLAGS** The TC58FVT160A/B160A has a Hardware Sequence flag which allows the device status to be determined during an auto mode operation. The output data is read out using the same timing as that used when $\overline{CE} = \overline{OE} = V_{IL}$ in Read Mode. The RY/ $\overline{BY}$ output can be either High or Low. The device re-enters Read Mode automatically after an auto mode operation has been completed successfully. The Hardware Sequence flag is read to determine the device status and the result of the operation is verified by comparing the read-out data with the original data. | STATUS | | | | DQ7 | DQ6 | DQ5 | DQ3 | DQ2 | RY/BY | |------------------------|------------------|-------------------------------|-----------------------------|------|--------|------|------|--------|--------| | | Auto Prog | ramming | | DQ7 | Toggle | 0 | 0 | 1 | 0 | | | Read in P | rogram Suspend <sup>(1)</sup> | ) | Data | Data | Data | Data | Data | High-Z | | | | Franci Hald Time | Selected <sup>(2)</sup> | 0 | Toggle | 0 | 0 | Toggle | 0 | | | In Auto | Erase Hold Time | Not-selected <sup>(3)</sup> | 0 | Toggle | 0 | 0 | 1 | 0 | | In Progress | Erase | Auto Erase | Selected | 0 | Toggle | 0 | 1 | Toggle | 0 | | In Progress | | | Not-selected | 0 | Toggle | 0 | 1 | 1 | 0 | | | | Read | Selected | 1 | 1 | 0 | 0 | Toggle | High-Z | | | In Erase | | Not-selected | Data | Data | Data | Data | Data | High-Z | | | Suspend | Programming | Selected | DQ7 | Toggle | 0 | 0 | Toggle | 0 | | | | | Not-selected | DQ7 | Toggle | 0 | 0 | 1 | 0 | | | Auto Programming | | | DQ7 | Toggle | 1 | 0 | 1 | 0 | | Time Limit<br>Exceeded | Auto Eras | Auto Erase | | | Toggle | 1 | 1 | NA | 0 | | | Programm | ing in Erase Suspe | end | DQ7 | Toggle | 1 | 0 | NA | 0 | Notes: DQ outputs cell data and RY/BY goes High-Impedence when the operation has been completed. DQ0 and DQ1 pins are reserved for future use. - 0 is output on DQ0, DQ1 and DQ4. - (1) Data output from an address to which Write is being performed is undefined. - (2) Output when the block address selected for Auto Block Erase is specified and data is read from there. During Auto Chip Erase, all blocks are selected. - (3) Output when a block address not selected for Auto Block Erase and data is read from there. ## DQ7 (DATA polling) During an Auto-Program or auto-erase operation, the device status can be determined using the data polling function. $\overline{DATA}$ polling begins on the rising edge of $\overline{WE}$ in the last bus cycle. In an Auto-Program operation, DQ7 outputs inverted data during the programming operation and outputs actual data after programming has finished. In an auto-erase operation, DQ7 outputs 0 during the Erase operation and outputs 1 when the Erase operation has finished. If an Auto-Program or auto-erase operation fails, DQ7 simply outputs the data. When the operation has finished, the address latch is reset. Data polling is asynchronous with the OE signal. ### DQ6 (Toggle bit 1) The device status can be determined by the Toggle Bit function during an Auto-Program or auto-erase operation. The Toggle bit begins toggling on the rising edge of $\overline{\rm WE}$ in the last bus cycle. DQ6 alternately outputs a 0 or a 1 for each $\overline{\rm OE}$ access while $\overline{\rm CE}$ = VIL while the device is busy. When the internal operation has been completed, toggling stops and valid memory cell data can be read by subsequent reading. If the operation fails, the DQ6 output toggles. If an attempt is made to execute an Auto Program operation on a protected block, DQ6 will toggle for around 3 $\mu s$ . It will then stop toggling. If an attempt is made to execute an auto erase operation on a protected block, DQ6 will toggle for around 100 $\mu s$ . It will then stop toggling. After toggling has stopped the device will return to Read Mode. ### DQ5 (internal time-out) If the internal timer times out during a Program or Erase operation, DQ5 outputs a 1. This indicates that the operation has not been completed within the allotted time. Any attempt to program a 1 into a cell containing a 0 will fail (see Auto-Program Mode). In this case DQ5 outputs a 1. Either a hardware reset or a software Reset command is required to return the device to Read Mode. ### DQ3 (Block Erase timer) The Block Erase operation starts 50 $\mu$ s (the Erase Hold Time) after the rising edge of $\overline{WE}$ in the last command cycle. DQ3 outputs a 0 for the duration of the Block Erase Hold Time and a 1 when the Block Erase operation starts. Additional Block Erase commands can only be accepted during the Block Erase Hold Time. Each Block Erase command input within the hold time resets the timer, allowing additional blocks to be marked for erasing. DQ3 outputs a 1 if the Program or Erase operation fails. ### DQ2 (Toggle bit 2) DQ2 is used to indicate which blocks have been selected for Auto Block Erase or to indicate whether the device is in Erase Suspend Mode. If data is read continuously from the selected block during an Auto Block Erase, the DQ2 output will toggle. Now 1 will be output from non-selected blocks; thus, the selected block can be ascertained. If data is read continuously from the block selected for Auto Block Erase while the device is in Erase Suspend Mode, the DQ2 output will toggle. Because the DQ6 output is not toggling, it can be determined that the device is in Erase Suspend Mode. If data is read from the address to which data is being written during Erase Suspend in Programming Mode, DQ2 will output a 1. ### RY/BY (READY/BUSY) The TC58FVT160A/B160A has a $RY/\overline{BY}$ signal to indicate the device status to the host processor. A 0 (Busy state) indicates that an Auto-Program or auto-erase operation is in progress. A 1 (Ready state) indicates that the operation has finished and that the device can now accept a new command. $RY/\overline{BY}$ outputs a 0 when an operation has failed. $RY/\overline{BY}$ outputs a 0 after the rising edge of $\overline{WE}$ in the last command cycle. During an Auto Block Erase operation, commands other than Erase Suspend are ignored. $RY/\overline{BY}$ outputs a 1 during an Erase Suspend operation. The output buffer for the $RY/\overline{BY}$ pin is an open-drain type circuit, allowing a wired-OR connection. A pull-up resistor must be inserted between VDD and the $RY/\overline{BY}$ pin. ### **DATA PROTECTION** The TC58FVT160/B160A includes a function which guards against malfunction or data corruption. ### Protection against Program/Erase Caused by Low Supply Voltage To prevent malfunction at power-on or power-down, the device will not accept commands while V<sub>DD</sub> is below V<sub>LKO</sub>. In this state, command input is ignored. If VDD drops below VLKO during an Auto Operation, the device will terminate Auto-Program execution. In this case, Auto operation is not executed again when VDD return to recommended VDD voltage Therefore, command need to be input to execute Auto operation again. When VDD > VLKO, make up countermeasure to be input accurately command in system side please. #### Protection against Malfunction Caused by Glitches To prevent malfunction during operation caused by noise from the system, the device will not accept pulses shorter than 3 ns (Typ.) input on $\overline{WE}$ , $\overline{CE}$ or $\overline{OE}$ . However, if a glitch exceeding 3 ns (Typ.) occurs and the glitch is input to the device malfunction may occur. The device uses standard JEDEC commands. It is conceivable that, in extreme cases, system noise may be misinterpreted as part of a command sequence input and that the device will acknowledge it. Then, even if a proper command is input, the device may not operate. To avoid this possibility, clear the Command Register before command input. In an environment prone to system noise, Toshiba recommend input of a software or hardware reset before command input. ### Protection against Malfunction at Power-on To prevent damage to data caused by sudden noise at power-on, when power is turned on with $WE = CE = V_{IL}$ and $\overline{OE} = V_{IL}$ , the device does not latch the command on the first rising edge of $\overline{WE}$ or $\overline{CE}$ . Instead, the device automatically Resets the Command Register and enters Read Mode. # **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RANGE | UNIT | |---------------------|------------------------------------------------------------------------------------|------------------------------------|-------------| | $V_{DD}$ | V <sub>DD</sub> Supply Voltage | -0.6~4.6 | V | | $V_{IN}$ | Input Voltage | -0.6~V <sub>DD</sub> + 0.5 (≤ 4.6) | <b>&gt;</b> | | $V_{DQ}$ | Input/Output Voltage | -0.6~V <sub>DD</sub> + 0.5 (≤ 4.6) | V | | $V_{IDH}$ | Maximum Input Voltage for A9, $\overline{\text{OE}}$ and $\overline{\text{RESET}}$ | 13.0 | <b>&gt;</b> | | $P_{D}$ | Power Dissipation | 126 | mW | | T <sub>SOLDER</sub> | Soldering Temperature (10 s) | 260 | °C | | T <sub>STG</sub> | Storage Temperature | <b>−55~150</b> | °C | | T <sub>OPR</sub> | Operating Temperature | -40~85 | °C | | Ioshort | Output Short-Circuit Current <sup>(1)</sup> | 100 | mA | <sup>(1)</sup> Outputs should be shorted for no more than one second. No more than one output should be shorted at a time. # **CAPACITANCE** (Ta = 25°C, f = 1 MHz) ## **TSOPI** | SYMBOL | PARAMETER | CONDITION | MAX | UNIT | |------------------|-------------------------|------------------------|-----|------| | C <sub>IN</sub> | Input Pin Capacitance | $V_{IN} = 0 V$ | 4 | pF | | C <sub>OUT</sub> | Output Pin Capacitance | V <sub>OUT</sub> = 0 V | 8 | pF | | C <sub>IN2</sub> | Control Pin Capacitance | $V_{IN} = 0 V$ | 7 | pF | This parameter is periodically sampled and is not tested for every device. ### <u>TFBGA</u> | SYMBOL | PARAMETER | CONDITION | MAX | UNIT | |------------------|-------------------------|------------------------|-----|------| | C <sub>IN</sub> | Input Pin Capacitance | $V_{IN} = 0 V$ | TBD | pF | | C <sub>OUT</sub> | Output Pin Capacitance | V <sub>OUT</sub> = 0 V | TBD | pF | | C <sub>IN2</sub> | Control Pin Capacitance | V <sub>IN</sub> = 0 V | TBD | pF | This parameter is periodically sampled and is not tested for every device. ## RECOMMENDED DC OPERATING CONDITIONS | SYMBOL | PARAMETER | MIN | MAX | UNIT | |-----------------|-----------------------------------------|---------------------|----------------------|------| | $V_{DD}$ | V <sub>DD</sub> Supply Voltage | 2.7 | 3.6 | | | V <sub>IH</sub> | Input High-Level Voltage | $0.7 \times V_{DD}$ | $V_{DD} + 0.3^{(2)}$ | V | | V <sub>IL</sub> | Input Low-Level Voltage | -0.3 <sup>(1)</sup> | $0.2 \times V_{DD}$ | V | | V <sub>ID</sub> | High-Level Voltage for A9, OE and RESET | 11.4 | 12.6 | | | Та | Operating Temperature | -40 | 85 | °C | <sup>(1) -2</sup> V (pulse width of 20 ns max) <sup>(2) +2</sup> V (pulse width of 20 ns max) # **DC CHARACTERISTICS** | SYMBOL | PARAMETER | CONDITION | MIN | MAX | UNIT | |-------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------|-----|------| | ILI | Input Leakage Current | $0 \text{ V} \leq V_{IN} \leq V_{DD}$ | _ | ±1 | | | I <sub>LO</sub> | Output Leakage Current | $0 \text{ V} \leq \text{V}_{\text{OUT}} \leq \text{V}_{\text{DD}}$ | _ | ±1 | μΑ | | Maria | Output High Voltage | $I_{OH} = -0.1 \text{ mA}$ | V <sub>DD</sub> – 0.4 | _ | | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -2.5 \text{ mA}$ | $0.85 \times V_{DD}$ | _ | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 4.0 mA | _ | 0.4 | | | I <sub>DDO1</sub> | V <sub>DD</sub> Average Read Current | $V_{IN} = V_{IH}/V_{IL}$ , $I_{OUT} = 0$ mA<br>$t_{CYCLE} = t_{RC} = 100$ ns | _ | 30 | | | I <sub>DDO2</sub> | V <sub>DD</sub> Average Program Current | $V_{IN} = V_{IH}/V_{IL}$ , $I_{OUT} = 0$ mA | _ | 15 | A | | I <sub>DDO3</sub> | V <sub>DD</sub> Average Erase Current | $V_{IN} = V_{IH}/V_{IL}$ , $I_{OUT} = 0$ mA | _ | 15 | mA | | I <sub>DDO4</sub> | V <sub>DD</sub> Average Program-while-<br>Erase-Suspend Current | V <sub>IN</sub> = V <sub>IH</sub> /V <sub>IL</sub> , I <sub>OUT</sub> = 0 mA | _ | 15 | | | I <sub>DDS1</sub> | V <sub>DD</sub> Standby Current | CE = RESET = V <sub>DD</sub><br>or RESET = V <sub>SS</sub> V | _ | 5 | | | I <sub>DDS2</sub> | V <sub>DD</sub> Standby Current<br>(Automatic Sleep Mode <sup>(1)</sup> ) | V <sub>IH</sub> = V <sub>DD</sub><br>V <sub>IL</sub> = V <sub>SS</sub> | _ | 5 | μΑ | | I <sub>ID</sub> | High-Voltage Input Current for A9, OE and RESET | 11.4 V ≤ V <sub>ID</sub> ≤ 12.6 V | _ | 35 | | | V <sub>LKO</sub> | Low-V <sub>DD</sub> Lock-out Voltage | _ | 2.3 | 2.5 | V | <sup>(1)</sup> The device enters Automatic Sleep Mode in which the address remains fixed for during 150 ns. # **AC TEST CONDITIONS** | PARAMETER | CONDITION | |---------------------------------------------|---------------------------------------------------------------------------| | Input Pulse Level | V <sub>DD</sub> , 0.0 V | | Input Pulse Rise and Fall Time (10%~90%) | 5 ns | | Timing Measurement Reference Level (input) | 1.5 V, 1.5 V | | Timing Measurement Reference Level (output) | 1.5 V, 1.5 V | | Output Load | C <sub>L</sub> (100 pF) + 1 TTL Gate/ C <sub>L</sub> (30 pF) + 1 TTL Gate | # **AC CHARACTERISTICS AND OPERATING CONDITIONS** ## **READ CYCLE** | | | PRODUCT NAME | | -7 | <b>'</b> 0 | | ĺ | | | |------------------|-----------------------|--------------|-----|-----|------------|-----|-----|-----|------| | | | pF | | | | | | | | | SYMBOL | Р | ARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | t <sub>RC</sub> | Read Cycle Time | | 70 | _ | 80 | _ | 100 | _ | ns | | tACC | Address Access Time | | | 70 | 1 | 80 | | 100 | ns | | t <sub>CE</sub> | CE Access Time | | | 70 | | 80 | | 100 | ns | | toE | OE Access Time | | | 30 | 1 | 35 | | 40 | ns | | t <sub>CEE</sub> | CE to Output Low-Z | | 0 | | 0 | | 0 | | ns | | t <sub>OEE</sub> | OE to Output Low-Z | | 0 | | 0 | | 0 | | ns | | toH | Output Data Hold Time | | 0 | | 0 | | 0 | | ns | | t <sub>DF1</sub> | CE to Output High-Z | | | 20 | | 25 | _ | 30 | ns | | t <sub>DF2</sub> | OE to Output High-Z | | | 20 | | 25 | | 30 | ns | ## **BLOCK PROTECT** | SYMBOL | PARAMETER | MIN | MAX | UNIT | |-------------------|---------------------------------|-----|-----|------| | t <sub>VPT</sub> | V <sub>ID</sub> Transition Time | 4 | | μs | | t <sub>VPS</sub> | V <sub>ID</sub> Set-up Time | 4 | _ | μs | | t <sub>CESP</sub> | CE Set-up Time | 4 | _ | μs | | t <sub>VPH</sub> | OE Hold Time | 4 | _ | μs | | t <sub>PPLH</sub> | WE Low-Level Hold Time | 100 | _ | μs | ## PROGRAM AND ERASE CHARACTERISTICS | SYMBOL | PARAMETER | MIN | TYP. | MAX | UNIT | |-------------------|-------------------------------|-----------------|------|-----|--------| | toou | Auto-Program Time (Byte Mode) | | 8 | 300 | μs | | t <sub>PPW</sub> | Auto-Program Time (Word Mode) | _ | 11 | 300 | μs | | t <sub>PCEW</sub> | Auto Chip Erase Time | _ | 25 | 350 | s | | t <sub>PBEW</sub> | Auto Block Erase Time | _ | 0.7 | 10 | s | | t <sub>EW</sub> | Erase/Program Cycle | 10 <sup>5</sup> | | _ | Cycles | # COMMAND WRITE/PROGRAM/ERASE CYCLE | OV/MPOL | DADAMETED | _ | 70 | _ | LINUT | | |--------------------|------------------------------------------------------------------|-----|-----|-----|-------|------| | SYMBOL | PARAMETER | MIN | MAX | MIN | MAX | UNIT | | t <sub>CMD</sub> | Command Write Cycle Time | 70 | _ | 100 | _ | ns | | tAS | Address Set-up Time / BYTE Set-up Time | 0 | _ | 0 | _ | ns | | t <sub>AH</sub> | Address Hold Time / BYTE Hold Time | 35 | _ | 50 | _ | ns | | t <sub>AHW</sub> | Address Hold Time from WE High level | 20 | _ | 20 | _ | ns | | t <sub>DS</sub> | Data Set-up Time | 35 | _ | 50 | _ | ns | | t <sub>DH</sub> | Data Hold Time | 0 | _ | 0 | _ | ns | | t <sub>WELH</sub> | WE Low-Level Hold Time (WE Control) | 35 | _ | 50 | _ | ns | | t <sub>WEHH</sub> | WE High-Level Hold Time (WE Control) | 20 | _ | 20 | _ | ns | | t <sub>CES</sub> | CE Set-up Time to | 0 | _ | 0 | _ | ns | | t <sub>CEH</sub> | CE Hold Time from WE High Level (WE Control) | 0 | _ | 0 | _ | ns | | t <sub>CELH</sub> | CE Low-Level Hold Time (CE Control) | 35 | _ | 50 | _ | ns | | t <sub>CEHH</sub> | CE High-Level Hold Time ( CE Control) | 20 | _ | 20 | _ | ns | | t <sub>CHW</sub> | CE Hold Time from WE High Level | 20 | _ | 20 | _ | ns | | t <sub>WES</sub> | WE Set-up time to CE Active (CE Control) | 0 | _ | 0 | _ | ns | | t <sub>WEH</sub> | WE Hold Time from CE High Level (CE Control) | 0 | _ | 0 | _ | ns | | t <sub>OES</sub> | OE Set-up Time | 0 | _ | 0 | _ | ns | | t <sub>OEHP</sub> | OE Hold Time (Toggle, Data Polling) | 90 | _ | 90 | _ | ns | | toeht | OE High-Level Hold Time (Toggle) | 20 | _ | 20 | _ | ns | | t <sub>BEH</sub> | Erase Hold Time | 50 | _ | 50 | _ | μs | | t <sub>VDS</sub> | V <sub>DD</sub> Set-up Time | 500 | _ | 500 | _ | μs | | t <sub>BUSY</sub> | Program/Erase Valid to RY/BY Delay | _ | 90 | _ | 90 | ns | | t <sub>RP</sub> | RESET Low-Level Hold Time | 500 | _ | 500 | _ | ns | | t <sub>READY</sub> | RESET Low-Level to Read Mode | _ | 20 | _ | 20 | μs | | t <sub>RB</sub> | RY/BY Recovery Time | 0 | _ | 0 | _ | ns | | t <sub>RH</sub> | RESET Recovery Time | 50 | _ | 50 | _ | ns | | t <sub>CEBTS</sub> | CE Set-up time BYTE Transition | 5 | _ | 5 | _ | ns | | t <sub>BTD</sub> | BYTE to Output High-Z | _ | 30 | _ | 30 | ns | | t <sub>SUSP</sub> | Program Suspend Command to Suspend Mode | | 1.5 | _ | 1.5 | μs | | t <sub>RESP</sub> | Program Resume Command to Program Mode | _ | 1 | _ | 1 | μs | | tsuse | Erase Suspend Command to Suspend Mode | _ | 15 | _ | 15 | μs | | t <sub>RESE</sub> | Erase Resume Command to Erase Mode | _ | 1 | _ | 1 | μs | ## **TIMING DIAGRAMS** # Read / ID Read Operation # ID Read Operation (apply V<sub>ID</sub> to A9) ## **Command Write Operation** This is the timing of the Command Write Operation. The timing which is described in the following pages is essentially the same as the timing shown on this page. ### • WE Control ### • $\overline{\text{CE}}$ Control ### ID Read Operation (input command sequence) ### (Continued) Note: Word Mode address shown. # Auto-Program Operation (WE Control) Note: Word Mode address shown. PA: Program address PD: Program data # Auto Chip Erase / Auto Block Erase Operation (WE Control) Note: Word Mode address shown. BA: Block address for Auto Block Erase operation # Auto-Program Operation ( CE Control) Note: Word Mode address shown. PA: Program address PD: Program data # Auto Chip Erase / Auto Block Erase Operation ( CE Control) Note: Word Mode address shown. BA: Block address for Auto Block Erase operation ## Program/Erase Suspend Operation ### Program/Erase Resume Operation PA: Program address BA: Block address RA: Read address Flag: Hardware Sequence flag ## RY/BY during Auto Program/Erase Operation ## **Hardware Reset Operation** # Read after RESET # **BYTE** during Read Operation ## **BYTE** during Write Operation ## Hardware Sequence Flag (DATA Polling) ### Hardware Sequence Flag (Toggle bit) # **Block Protect 1 Operation** BA: Block address \*: 01H indicates that block is protected. # **Block Protect 2 Operation** BA: Block address BA + 1: Address of next block \*: 01H indicates that block is protected. # **FLOWCHARTS** ## **Auto Program** Auto-Program Command Sequence (address/data) Note: The above command sequence takes place in Word Mode. ### Fast Program Note: The above command sequence takes place in word mode. ### **Auto Erase** Note: The above command sequence takes place in Word Mode. ## DQ7 DATA Polling ## DQ6 Toggle Bit VA: Byte address for programming Any of the addresses within the block being erased during a Block Erase operation "Don't care" during a Chip Erase operation Any address not within the current block during an Erase Suspend operation # **Block Protect 1** BPA: Block Address and ID Read Address (A6, A1, A0) ID Read Address = (0, 1, 0) ### **Block Protect 2** BPA: Block Address and ID Read Address (A6, A1, A0) ID Read Address = (0, 1, 0) # **BLOCK ERASE ADDRESS TABLES** # (1) TC58FVT160A (top boot block) | BLOCK | | | BLO | OCK A | DDRE | SS | | | BLOCK SIZE | ADDRES | S RANGE | |-------|-----|-----|-----|-------|------|-----|-----|-----|-----------------|-----------------|---------------| | # | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | (Kbytes/Kwords) | BYTE MODE | WORD MODE | | BA0 | 0 | 0 | 0 | 0 | 0 | × | × | × | 64/32 | 00000h~0FFFFh | 00000h~07FFFh | | BA1 | 0 | 0 | 0 | 0 | 1 | × | × | × | 64/32 | 10000h~1FFFFh | 08000h~0FFFFh | | BA2 | 0 | 0 | 0 | 1 | 0 | × | × | × | 64/32 | 20000h~2FFFFh | 10000h~17FFFh | | BA3 | 0 | 0 | 0 | 1 | 1 | × | × | × | 64/32 | 30000h~3FFFFh | 18000h~1FFFFh | | BA4 | 0 | 0 | 1 | 0 | 0 | × | × | × | 64/32 | 40000h~4FFFFh | 20000h~7FFFFh | | BA5 | 0 | 0 | 1 | 0 | 1 | × | × | × | 64/32 | 50000h~5FFFFh | 28000h~2FFFFh | | BA6 | 0 | 0 | 1 | 1 | 0 | × | × | × | 64/32 | 60000h~6FFFFh | 30000h~37FFFh | | BA7 | 0 | 0 | 1 | 1 | 1 | × | × | × | 64/32 | 70000h~7FFFFh | 38000h~3FFFFh | | BA8 | 0 | 1 | 0 | 0 | 0 | × | × | × | 64/32 | 80000h~8FFFFh | 40000h~47FFFh | | BA9 | 0 | 1 | 0 | 0 | 1 | × | × | × | 64/32 | 90000h~9FFFFh | 48000h~4FFFFh | | BA10 | 0 | 1 | 0 | 1 | 0 | × | × | × | 64/32 | A0000h~AFFFFh | 50000h~57FFFh | | BA11 | 0 | 1 | 0 | 1 | 1 | × | × | × | 64/32 | B0000h~BFFFFh | 58000h~5FFFFh | | BA12 | 0 | 1 | 1 | 0 | 0 | × | × | × | 64/32 | C0000h~CFFFFh | 60000h~67FFFh | | BA13 | 0 | 1 | 1 | 0 | 1 | × | × | × | 64/32 | D0000h~DFFFFh | 68000h~6FFFFh | | BA14 | 0 | 1 | 1 | 1 | 0 | × | × | × | 64/32 | E0000h~EFFFFh | 70000h~77FFFh | | BA15 | 0 | 1 | 1 | 1 | 1 | × | × | × | 64/32 | F0000h~FFFFFh | 78000h~7FFFFh | | BA16 | 1 | 0 | 0 | 0 | 0 | × | × | × | 64/32 | 100000h~10FFFFh | 80000h~87FFFh | | BA17 | 1 | 0 | 0 | 0 | 1 | × | × | × | 64/32 | 110000h~11FFFFh | 88000h~8FFFFh | | BA18 | 1 | 0 | 0 | 1 | 0 | × | × | × | 64/32 | 120000h~12FFFFh | 90000h~97FFFh | | BA19 | 1 | 0 | 0 | 1 | 1 | × | × | × | 64/32 | 130000h~13FFFFh | 98000h~9FFFFh | | BA20 | 1 | 0 | 1 | 0 | 0 | × | × | × | 64/32 | 140000h~14FFFFh | A0000h~A7FFFh | | BA21 | 1 | 0 | 1 | 0 | 1 | × | × | × | 64/32 | 150000h~15FFFFh | A8000h~AFFFFh | | BA22 | 1 | 0 | 1 | 1 | 0 | × | × | × | 64/32 | 160000h~16FFFFh | B0000h~B7FFFh | | BA23 | 1 | 0 | 1 | 1 | 1 | × | × | × | 64/32 | 170000h~17FFFFh | B8000h~BFFFFh | | BA24 | 1 | 1 | 0 | 0 | 0 | × | × | × | 64/32 | 180000h~18FFFFh | C0000h~C7FFFh | | BA25 | 1 | 1 | 0 | 0 | 1 | × | × | × | 64/32 | 190000h~19FFFFh | C8000h~CFFFFh | | BA26 | 1 | 1 | 0 | 1 | 0 | × | × | × | 64/32 | 1A0000h~1AFFFFh | D0000h~D7FFFh | | BA27 | 1 | 1 | 0 | 1 | 1 | × | × | × | 64/32 | 1B0000h~1BFFFFh | D8000h~DFFFFh | | BA28 | 1 | 1 | 1 | 0 | 0 | × | × | × | 64/32 | 1C0000h~1CFFFFh | E0000h~E7FFFh | | BA29 | 1 | 1 | 1 | 0 | 1 | × | × | × | 64/32 | 1D0000h~1DFFFFh | E8000h~EFFFFh | | BA30 | 1 | 1 | 1 | 1 | 0 | × | × | × | 64/32 | 1E0000h~1EFFFFh | F0000h~F7FFFh | | BA31 | 1 | 1 | 1 | 1 | 1 | 0 | × | × | 32/16 | 1F0000h~1F7FFFh | F8000h~FBFFFh | | BA32 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 8/4 | 1F8000h~1F9FFFh | FC000h~FCFFFh | | BA33 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 8/4 | 1FA000h~1FBFFFh | FD000h~FDFFFh | | BA34 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | × | 16/8 | 1FC000h~1FFFFFh | FE000h~FFFFFh | # (2) TC58FVB160A (bottom boot block) | BLOCK | | | BLO | OCK A | DDRE | SS | | | BLOCK SIZE | ADDRESS | S RANGE | |-------|-----|-----|-----|-------|------|-----|-----|-----|-----------------|-----------------|---------------| | # | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | (Kbytes/Kwords) | BYTE MODE | WORD MODE | | BA0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | × | 16/8 | 0000h~3FFFh | 0000h~1FFFh | | BA1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 8/4 | 4000h~5FFFh | 2000h~2FFFh | | BA2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 8/4 | 6000h~7FFFh | 3000h~3FFFh | | BA3 | 0 | 0 | 0 | 0 | 0 | 1 | × | × | 32/16 | 8000h~FFFFh | 4000h~7FFFh | | BA4 | 0 | 0 | 0 | 0 | 1 | × | × | × | 64/32 | 10000h~1FFFFh | 8000h~FFFFh | | BA5 | 0 | 0 | 0 | 1 | 0 | × | × | × | 64/32 | 20000h~2FFFFh | 10000h~17FFFh | | BA6 | 0 | 0 | 0 | 1 | 1 | × | × | × | 64/32 | 30000h~3FFFFh | 18000h~1FFFFh | | BA7 | 0 | 0 | 1 | 0 | 0 | × | × | × | 64/32 | 40000h~4FFFFh | 20000h~27FFFh | | BA8 | 0 | 0 | 1 | 0 | 1 | × | × | × | 64/32 | 50000h~5FFFFh | 28000h~2FFFFh | | BA9 | 0 | 0 | 1 | 1 | 0 | × | × | × | 64/32 | 60000h~6FFFFh | 30000h~37FFFh | | BA10 | 0 | 0 | 1 | 1 | 1 | × | × | × | 64/32 | 70000h~7FFFFh | 38000h~3FFFh | | BA11 | 0 | 1 | 0 | 0 | 0 | × | × | × | 64/32 | 80000h~8FFFFh | 40000h~47FFFh | | BA12 | 0 | 1 | 0 | 0 | 1 | × | × | × | 64/32 | 90000h~9FFFFh | 48000h~4FFFFh | | BA13 | 0 | 1 | 0 | 1 | 0 | × | × | × | 64/32 | A0000h~AFFFFh | 50000h~57FFFh | | BA14 | 0 | 1 | 0 | 1 | 1 | × | × | × | 64/32 | B0000h~BFFFFh | 58000h~5FFFFh | | BA15 | 0 | 1 | 1 | 0 | 0 | × | × | × | 64/32 | C0000h~CFFFh | 60000h~67FFFh | | BA16 | 0 | 1 | 1 | 0 | 1 | × | × | × | 64/32 | D0000h~DFFFFh | 68000h~6FFFFh | | BA17 | 0 | 1 | 1 | 1 | 0 | × | × | × | 64/32 | E0000h~EFFFFh | 70000h~77FFFh | | BA18 | 0 | 1 | 1 | 1 | 1 | × | × | × | 64/32 | F0000h~FFFFFh | 78000h~7FFFFh | | BA19 | 1 | 0 | 0 | 0 | 0 | × | × | × | 64/32 | 100000h~10FFFFh | 80000h~87FFFh | | BA20 | 1 | 0 | 0 | 0 | 1 | × | × | × | 64/32 | 110000h~11FFFFh | 88000h~8FFFFh | | BA21 | 1 | 0 | 0 | 1 | 0 | × | × | × | 64/32 | 120000h~12FFFFh | 90000h~97FFFh | | BA22 | 1 | 0 | 0 | 1 | 1 | × | × | × | 64/32 | 130000h~13FFFFh | 98000h~9FFFFh | | BA23 | 1 | 0 | 1 | 0 | 0 | × | × | × | 64/32 | 140000h~14FFFFh | A0000h~A7FFFh | | BA24 | 1 | 0 | 1 | 0 | 1 | × | × | × | 64/32 | 150000h~15FFFFh | A8000h~AFFFFh | | BA25 | 1 | 0 | 1 | 1 | 0 | × | × | × | 64/32 | 160000h~16FFFFh | B0000h~B7FFFh | | BA26 | 1 | 0 | 1 | 1 | 1 | × | × | × | 64/32 | 170000h~17FFFFh | B8000h~BFFFFh | | BA27 | 1 | 1 | 0 | 0 | 0 | × | × | × | 64/32 | 180000h~18FFFFh | C0000h~C7FFFh | | BA28 | 1 | 1 | 0 | 0 | 1 | × | × | × | 64/32 | 190000h~19FFFFh | C8000h~CFFFFh | | BA29 | 1 | 1 | 0 | 1 | 0 | × | × | × | 64/32 | 1A0000h~1AFFFFh | D0000h~D7FFFh | | BA30 | 1 | 1 | 0 | 1 | 1 | × | × | × | 64/32 | 1B0000h~1BFFFFh | D8000h~DFFFFh | | BA31 | 1 | 1 | 1 | 0 | 0 | × | × | × | 64/32 | 1C0000h~1CFFFFh | E0000h~E7FFh | | BA32 | 1 | 1 | 1 | 0 | 1 | × | × | × | 64/32 | 1D0000h~1DFFFFh | E8000h~EFFFFh | | BA33 | 1 | 1 | 1 | 1 | 0 | × | × | × | 64/32 | 1E0000h~1EFFFFh | F0000h~F7FFFh | | BA34 | 1 | 1 | 1 | 1 | 1 | × | × | × | 64/32 | 1F0000h~1EFFFFh | F8000h~FFFFFh | # **PACKAGE DIMENSIONS** Unit: mm TSOPI48-P-1220-0.50 ## **PACKAGE DIMENSIONS** Unit: mm ### P-TFBGA48-0608-0.80AZ