**TENTATIVE** TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC # T6B61A # COLUMN DRIVER FOR A DOT MATRIX LCD The T6B61A is a 80-channel output column driver for a STN dot matrix LCD. The T6B61A feature – 30V LCD drive voltage and 10MHz maximum operating frequency. The T6B61A is able to drive LCD panels with a duty ratio up to 1/240. It is recommended to use with the T6B92. #### **FEATURES** Display duty application : ~1/240 • LCD drive signal : 80 Data transfer : 4bit bidirectional Operating frequency : 10MHz (V<sub>DD</sub> = 4.5V) LCD drive voltage : -11~-30V Power supply voltage : 2.7V~5.5V Operating temperature : -20~65°C • LCD drive output resistance : 800 $\Omega$ MAX. (20V, 1/13 bias) Display off function : When /DSPOF is "L", All LCD drive outputs (O1~O80) stop on V₀ level • Low power consumption : Cascade connection and auto enable transfer function are available ### **BLOCK DIAGRAM** # **PIN CONNECTION** # **PIN FUNCTIONS** | PIN NAME | 1/0 | FUNCTIONS | LEVEL | |--------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | O1~O80 | 0 | Output for LCD drive signal | V <sub>0</sub> -V <sub>5</sub> | | EIO1, EIO2 | 1/0 | Input/Output for enable signal DIR selects input or output. Connect EIO (input) of 1st LSI to Low. For cascade connection of second or more LSIs, externally connect EIO (input) to EIO of next LSI. See example where DIR = H below. Chip enable follows SCP rising edge input after falling edge of EIO1 (input). All 80 bits of data are loaded in 20 SCP clocks. With chip disable, output signals from EIO2 are always High. Signals are Low from SCP rise after 20th SCP clock (during chip enable) to next SCP rise. | | | DI1~DI4 | 1 | Input for data signal | | | DIR | | (Direction) Input for data flow direction select | | | / DSPOF | I | (Display Off) / DSPOF = H, normal display / DSPOF = L, fixes LCD drive signal output to V <sub>0</sub> level Sets 80-bit data in internal shift register to L. Disables external data input. | V <sub>DD</sub> -V <sub>SS</sub> | | LP | I | (Latch Pulse) Input for latch pulse Display data is latched at the fall edge of LP. When EIO (IN) IS "L", SCP·LP = "H" enables the 1 st LSI. | | | FR | ı | (Frame) Input for frame signal | | | SCP | 1 | (Shift Clock Pulse) Input for Shift Clock Pulse | | | /TEST | 1 | (Test) /Test: "H" or OPEN | | | $V_{DD}$ | _ | Power supply for internal logic (+5V) | | | V <sub>SS</sub> | _ | Ditto (0V) | | | V <sub>5</sub> L∙R | | Bias supply for LCD drive circuit | _ | | V <sub>3</sub> L⋅R | | Ditto | | | V <sub>2</sub> L⋅R | | Ditto | | | V <sub>0</sub> L∙R | — | Ditto | | Fig.1 Ex.) DIR = "H" # FORMAT FOR /DSPOF, FR, DATA INPUT AND OUTPUT LEVEL | FR | DATA INPUT (DI1~DI4) | /DSPOF | OUTPUT LEVEL | |----|----------------------|--------|----------------| | L | L | Н | V <sub>2</sub> | | L | Н | Н | V <sub>0</sub> | | Н | L | Н | V <sub>3</sub> | | Н | Н | Н | V <sub>5</sub> | | * | * | L | V <sub>0</sub> | <sup>\*</sup> Don't care ## FORMAT FOR DATA INPUT | DIR | ENABLE PIN | | (*1) | INPUT DATA LINE AND OUTPUT BUFFERS | | | | | | | | |--------|------------|--------|------|------------------------------------|-------|--------|-----|-----|-----|-----|-----| | (EIO1) | | (EIO2) | ' '/ | DI1 | DI2 | DI3 | DI4 | | | | | | ш | H IN | INI | INI | INI | II IN | IN OUT | L | O80 | O79 | O78 | 077 | | | | 001 | 001 | F | 04 | O3 | 02 | 01 | | | | | | OUT | OUT IN | IN | L | 01 | O2 | О3 | 04 | | | | | L OUT | IIN | F | 077 | O78 | O79 | O80 | | | | | | (\*1) L:LAST DATA F:FIRST DATA ### **TIMING CHART** **MAXIMUM RATINGS** (Keep the following conditions, $V_{DD} \ge V_0 \ge V_2 \ge V_3 \ge V_5$ , Values measured at $V_{SS} = 0V$ ) | ITEM | SYMBOL | PIN NAME | RATING | UNIT | |-----------------------|------------------|--------------------|--------------------------------------------|------| | Supply Voltage 1 | $V_{DD}$ | $V_{DD}$ | -0.3~7.0 | V | | | V <sub>0</sub> | V <sub>0</sub> L/R | | > | | Summly Valtage 2 | V <sub>2</sub> | V <sub>2</sub> L/R | \\ 22.\\ 10.2 | | | Supply Voltage 2 | V <sub>3</sub> | V <sub>3</sub> L/R | V <sub>DD</sub> – 32~V <sub>DD</sub> + 0.3 | | | | V <sub>5</sub> | V <sub>5</sub> L/R | | | | Input Voltage | Vin | (*2) | -0.3~V <sub>DD</sub> +0.3 | V | | Operating Temperature | T <sub>opr</sub> | _ | - 20~65 | °C | | Storage Temperature | T <sub>stg</sub> | _ | - 40~125 | °C | <sup>(\*2)</sup> SCP, FR, LP, DIR, EIO1, EIO2, DI1~DI4, /DSPOF, /TEST ### **ELECTRICAL CHARACTERISTICS** DC CHARACTERISTICS $V_{SS} = 0V$ , $V_{DD} = 2.7 \sim 5.5V$ , $V_0 = V_{DD}$ , $V_5 = (V_{DD} - 30) \sim (V_{DD} - 11) V$ , $T_0 = -20 \sim 65 ^{\circ}C$ TEST CONDITIONS / Unless otherwise noted, | ITE | ITEM SYMBOL CIR-CUIT TEST CONDITION | | MIN. | TYP. | MAX. | UNIT | PIN NAME | | | | | |------------------------|-------------------------------------|-----------------|--------------------------|----------------------------------------------------------------|---------------------------------|---------------------------|----------|---------------------------|--------------------|-------------------------------------|--| | Supply Voltage 1 | | $V_{DD}$ | _ | | | 2.7 | 5.0 | 5.5 | V | $V_{DD}$ | | | Supply Vol | Supply Voltage 2 | | _ | | | V <sub>DD</sub><br>- 30.0 | _ | V <sub>DD</sub><br>- 11.0 | V | V <sub>5</sub> L/R | | | Input | "H" Level | V <sub>IH</sub> | | | | V <sub>DD</sub><br>×0.8 | 1 | V <sub>DD</sub> | < | SCP, FR, LP,<br>DIR, EIO1,<br>EIO2, | | | Voltage | "L" Level | V <sub>IL</sub> | | | | 0 | 1 | VDD<br>× 0.2 | V | DI1~DI4,<br>/DSPOF,/TEST | | | Output | "H" Level | Voн | I <sub>OH</sub> = -0.5mA | | V <sub>DD</sub><br>- 0.5 | | ı | < | EIO1~EIO2 | | | | Voltage | "L" Level | VOL | | I <sub>OL</sub> = 0.5mA | | _ | _ | 0.5 | v | 2101 2102 | | | | "H" Level | ROH | | $V_{OUT} = V_0 - 0.5$ | V (*3) | _ | _ | 800 | | | | | Output | "M" Level | ROM | | $V_{OUT} = V_2 \pm 0.5V$ (*3)<br>$V_{OUT} = V_3 \pm 0.5V$ (*3) | | _ | | 800 | $\mid \Omega \mid$ | O1~O80 | | | Resistance | | ROM | _ | | | _ | _ | 800 | 7.2 | | | | | "L" Level | ROL | | $V_{OUT} = V_5 + 0.5$ | V (*3) | _ | _ | 800 | | | | | Current<br>Consumption | on (*4) | I <sub>SS</sub> | _ | 1.5 | Input<br>Data:<br>Bit<br>Binary | _ | _ | - 2.0 | mA | V <sub>SS</sub> | | | Current<br>Consumption | on (*5) | ISS | _ | l . | Input<br>Data:<br>Bit<br>Binary | _ | | - 800 | μΑ | VSS | | <sup>(\*3)</sup> $V_{DD} = 5.0V$ , $V_5 = -15V$ , $V_2 = V_{DD} - 2/13$ ( $V_{DD} - V_5$ ), $V_3 = V_{DD} - 11/13$ ( $V_{DD} - V_5$ ) (\*4) Current consumption during the internal data receiver operating. <sup>(\*5)</sup> Current consumption during the internal data receiver sleeping. ## **AC CHARACTERISTICS** TSET CONDITIONS 1 $(V_{SS} = 0V, V_{DD} = 5V \pm 10\%, V_0 = V_{DD}, V_5 = (V_{DD} - 30) \sim (V_{DD} - 11) V$ , Ta = $-20 \sim 65^{\circ}$ C) | 1321 COMBINONS 1 (435 = 64) | VDD = 3V = 1070, V | 0 - 400, 42 - (400 30) | (*DD '' | , v, ia – | 20 03 0, | |-----------------------------|---------------------------------|------------------------|---------|-----------|----------| | ITEM | SYMBOL | TEST CONDITION | MIN. | MAX. | UNIT | | Clock Cycle | t <sub>C</sub> | _ | 100 | _ | ns | | SCP Pulse Width | tCWH, tCWL | _ | 40 | _ | ns | | Data Set Up Time | t <sub>DSU</sub> | _ | 20 | _ | ns | | Data Hold Time | tDHD | _ | 15 | _ | ns | | SCP Rise / Fall Time | t <sub>r</sub> , t <sub>f</sub> | _ | _ | (*6) | ns | | LP Rise Time | t <sub>LRP</sub> | _ | 40 | _ | ns | | LP Fall Time | t <sub>LFP</sub> | _ | 15 | _ | ns | | LP Pulse Width | t <sub>LW</sub> | _ | 40 | _ | ns | | SCP to LP Delay Time | t <sub>SL</sub> | _ | 0 | _ | ns | | LP to SCP Delay Time | t <sub>LS</sub> | _ | 20 | _ | ns | | EIO IN Fall Time | tEIFP | _ | 40 | _ | ns | | EIO IN Pulse Width | t <sub>EIW</sub> | _ | 40 | _ | ns | | SCP to EIO Delay Time | t <sub>SE</sub> | _ | 10 | _ | ns | | EIO OUT Delay Time | tEOD | (*7) | _ | 60 | ns | (\*6) $t_r, t_f \le (t_C - t_{CWH} - t_{CWL}) / 2$ and $t_r, t_f \le 50$ ns (\*7) $C_L = 10$ pF | TEST CONDITIONS 2 $(V_{SS} = 0)$ | $V_{L} V_{DD} = 2.7 \sim 5.5 V_{L} V_{C}$ | = VDD, V5 = (VDD - | - 30)∼(Vnn – 11) V. Ta | $= -20\sim65^{\circ}C$ | |----------------------------------|-------------------------------------------|--------------------|------------------------|------------------------| |----------------------------------|-------------------------------------------|--------------------|------------------------|------------------------| | ITEM | SYMBOL | TEST CONDITION | MIN. | MAX. | UNIT | |-----------------------|---------------------------------|----------------|------|------|------| | Clock Cycle | t <sub>C</sub> | _ | 200 | _ | ns | | SCP Pulse Width | tCWH, tCWL | _ | 60 | _ | ns | | Data Set Up Time | t <sub>DSU</sub> | _ | 45 | _ | ns | | Data Hold Time | tDHD | _ | 15 | _ | ns | | SCP Rise / Fall Time | t <sub>r</sub> , t <sub>f</sub> | _ | _ | (*8) | ns | | LP Rise Time | tLRP | _ | 60 | _ | ns | | LP Fall Time | t <sub>LFP</sub> | _ | 15 | _ | ns | | LP Pulse Width | tLW | _ | 60 | _ | ns | | SCP to LP Delay Time | t <sub>SL</sub> | _ | 0 | _ | ns | | LP to SCP Delay Time | t <sub>LS</sub> | _ | 30 | _ | ns | | EIO IN Fall Time | tEIFP | _ | 60 | _ | ns | | EIO IN Pulse Width | tEIW | <u> </u> | 60 | | ns | | SCP to EIO Delay Time | t <sub>SE</sub> | <u>—</u> | 10 | _ | ns | | EIO OUT Delay Time | t <sub>EOD</sub> | (*9) | _ | 140 | ns | <sup>(\*8)</sup> $t_r, t_f \le (t_C - t_{CWH} - t_{CWL})/2$ and $t_r, t_f \le 50$ ns (\*9) $C_L = 10$ pF TEST CONDITIONS 3 $(V_{SS} = 0V, V_{DD} = 3.0 \sim 5.5V, V_0 = V_{DD}, V_5 = (V_{DD} - 30) \sim (V_{DD} - 11) V$ , Ta = $-20 \sim 65 ^{\circ}$ C) | ITEM | SYMBOL | TEST CONDITION | MIN. | MAX. | UNIT | |-----------------------|---------------------------------|----------------|------|-------|------| | Clock Cycle | tc | _ | 153 | _ | ns | | SCP Pulse Width | tCWH, tCWL | _ | 50 | _ | ns | | Data Set Up Time | t <sub>DSU</sub> | _ | 35 | _ | ns | | Data Hold Time | tDHD | _ | 15 | _ | ns | | SCP Rise / Fall Time | t <sub>r</sub> , t <sub>f</sub> | _ | _ | (*10) | ns | | LP Rise Time | tLRP | _ | 50 | _ | ns | | LP Fall Time | t <sub>LFP</sub> | _ | 15 | _ | ns | | LP Pulse Width | tLW | _ | 50 | _ | ns | | SCP to LP Delay Time | t <sub>SL</sub> | _ | 0 | _ | ns | | LP to SCP Delay Time | t <sub>LS</sub> | _ | 25 | _ | ns | | EIO IN Fall Time | tEIFP | _ | 50 | _ | ns | | EIO IN Pulse Width | tEIW | _ | 50 | _ | ns | | SCP to EIO Delay Time | t <sub>SE</sub> | _ | 10 | _ | ns | | EIO OUT Delay Time | t <sub>EOD</sub> | (*11) | _ | 100 | ns | <sup>(\*10)</sup> $t_r, t_f\!\leq\!(t_C\!\!-\!t_{CWH}\!\!-\!t_{CWL})\,/\,2$ and $t_r, t_f\!\leq\!50 ns$ (\*11) $C_L$ = 10pF ### **RESTRICTIONS ON PRODUCT USE** 000707FBI - TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc.. - The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk. - Polyimide base film is hard and thin. Be careful not to injure yourself on the film or to scratch any other parts with the film. Try to design and manufacture products so that there is no chance of users touching the film after assembly, or if they do , that there is no chance of them injuring themselves. When cutting out the film, try to ensure that the film shavings do not cause accidents. After use, treat the leftover film and reel spacers as industrial waste. - Light striking a semiconductor device generates electromotive force due to photoelectric effects. In some cases this can cause the device to malfunction. This is especially true for devices in which the surface (back), or side of the chip is exposed. When designing circuits, make sure that devices are protected against incident light from external sources. Exposure to light both during regular operation and during inspection must be taken into account. - The products described in this document are subject to the foreign exchange and foreign trade laws. - ◆ The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. - The information contained herein is subject to change without notice.