- Single-Chip Ethernet™ Adapter for the Peripheral Component Interconnect (PCI) Local Bus - 32-Bit PCI<sup>†</sup> Glueless Host Interface - Compliant With PCI Local-Bus Specification (Revision 2.0) - 0-MHz to 33-MHz Operation - 3-V or 5-V Input/Output (I/O) Operation - Adaptive Performance Optimization™ (APO) by Texas Instruments (TI™) for Highest Available PCI Bandwidth - High-Performance Bus Master Architecture With Byte-Aligning Direct Memory Access (DMA) Controller for Low Host CPU and Bus Utilization - Plug-and-Play Compatible - Supports 32-Bit Data Streaming on PCI Bus - Time Division Multiplexed Static Random-Access Memory (SRAM) - 2-Gbps Internal Bandwidth - Driver Compatible With All Previous ThunderLAN Components - Switched Ethernet Compatible - Full-Duplex Compatible With Independent Transmit and Receive Channels - No On-Board Memory Required - Auto-Negotiation (N-Way) Compatible - Integrated 10 Base-T and 10 Base-5 Attachment Unit Interface (AUI) Physical Layer Interface - Single-Chip IEEE 802.3 and Blue Book Ethernet-Compliant Solution - DSP-Based Digital Phase-Locked Loop (PLL) - Smart Squelch Allows for Transparent Link Testing - Transmission Waveshaping - Autopolarity (Reverse Polarity Correction) - External/Internal Loopback Including Twisted Pair and AUI - 10 Base-2 Supported Through AUI Interface - Low-Power CMOS Technology - Green PC Compatible - Microsoft™ Advanced Power Management - EEPROM Interface Supports Jumperless Design and Autoconfiguration - Hardware Statistics Registers for Management Information Base (MIB) - DMTF (Desktop Management Task Force) Compatible - IEEE Standard 1149.1<sup>‡</sup> Test-Access Port - 144-Pin Quad Flat Package (PCE Suffix) Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. †The PCI Local-Bus Specification, Revision 2.0 should be used as a reference with this document. ‡IEEE Standard 1149.1–1990, IEEE Standard Test-Access Port and Boundary-Scan Architecture ThunderLAN, Adaptive Performance Optimization, and TI are trademarks of Texas Instruments Incorporated. Ethernet is a trademark of Xerox Corporation. Microsoft is a registered trademark of Microsoft Corp. # pin assignments # PCE PACKAGET (TOP VIEW) †NC = no connection # description ThunderLAN is a high-speed networking architecture that provides a complete PCI-to-10 Base-T/AUI Ethernet solution. The TNETE110, an implementation of the ThunderLAN architecture, is an intelligent network protocol interface. The ThunderLAN SRAM FIFO-based architecture eliminates the need for external memory and offers a single-chip glueless PCI-to-10 Base-T/AUI (IEEE 802.3) solution with an on-board physical layer interface. Figure 1. ThunderLAN Architecture The glueless PCI interface supports 32-bit streaming, operates at speeds up to 33 MHz and is capable of internal data transfer rates up to 2 Gbps, taking full advantage of all available PCI bandwidth. The TNETE110 offers jumperless autoconfiguration using PCI configuration read/write cycles. Customizable configuration registers, which can be autoloaded from an external serial EEPROM, allow designers of TNETE110-based systems to give their systems a unique identification code. The TNETE110 PCI interface, developed in conjunction with other leaders in the semiconductor and computer industries, has been tested vigorously on multiple platforms to ensure compatibility across a wide array of available PCI products. In addition, the ThunderLAN drivers and ThunderLAN architecture use TI's patented Adaptive Performance Optimization (APO) technology to adjust critical parameters dynamically for minimum latency, minimum host CPU utilization, and maximum system performance. This technology ensures that the maximum capabilities of the PCI interface are used by automatically tuning the adapter to the specific system in which it is operating. An intelligent protocol handler (PH) implements the serial protocols of the network. The PH is designed for minimum overhead related to multiple protocols, using common state machines to implement 95% of the total protocol handler. On transmit, the PH serializes data, adds framing and cyclic redundancy check (CRC) fields, and interfaces to the network physical layer (PHY) chip. On receive, it provides address recognition, CRC and error checking, frame disassembly, and deserialization. Data for multiple channels is passed to and from the PH by way of circular buffer pointers in the FIFO SRAM. Compliant with IEEE Standard 1149.1, the TNETE110 provides a 5-pin test-access port that is used for boundary-scan testing. The TNETE110 is available in a 144-pin quad flat package (PCE suffix). TEXAS INSTRUMENTS POST OFFICE BOX 1443 • HOUSTON, TEXAS 77251–1443 # functional block diagram # **Pin Functions** | PIN | | | | | | | |-------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | TYPET | DESCRIPTION | | | | | | | | TEST PORT | | | | | TCLK | 124 | I | Test clock. TCLK is used to clock state information and test data into and out of the device during operation of the test port. | | | | | TDI | 126 | I | Test data input. TDI is used to shift serially test data and test instructions into the device during operation of the test port. | | | | | TDO | 125 | 0 | Test data output. TDO is used to shift serially test data and test instructions out of the device during operation of the test port. | | | | | TMS | 123 | I | Test mode select. TMS is used to control the state of the test port controller within TNETE110. | | | | | TRST | 121 | I | Test reset. TRST is used for the asynchronous reset of the test port controller. | | | | | | | | PCI INTERFACE | | | | | PAD31 | 135 | | | | | | | PAD30 | 137 | | | | | | | PAD29 | 138 | | | | | | | PAD28 | 140 | I/O | DOL address (data has Data O (see table) "Facet had MOD to ) of the DOL address (data has | | | | | PAD27 | | | PCI address/data bus. Byte 3 (most significant byte, MSByte) of the PCI address/data bus | | | | | PAD26 | 143 | | | | | | | PAD25 | 144 | | | | | | | PAD24 | 1 | | | | | | | PAD23 | 5 | | | | | | | PAD22 | 7 | | | | | | | PAD21 | 8 | | | | | | | PAD20 | 9 | 1/0 | DCI address / data hus. Duta 2 of the DCI address / data hus. | | | | | PAD19 | 11 | 1/0 | PCI address/data bus. Byte 2 of the PCI address/data bus | | | | | PAD18 | 12 | | | | | | | PAD17 | 13 | | | | | | | PAD16 | 15 | | | | | | | PAD15 | 29 | | | | | | | PAD14 | 30 | | | | | | | PAD13 | 32 | | | | | | | PAD12 | 33 | 1/0 | PCI address/data bus. Byte 1 of the PCI address/data bus | | | | | PAD11 | 35 | '/ | 1 or address/ data bus. Dyte 1 or the 1 or address/ data bus | | | | | PAD10 | 36 | | | | | | | PAD9 | 38 | | | | | | | PAD8 | 39 | | | | | | <sup>†</sup> I = input, O = output, I/O = 3-state input/output # ThunderLAN™ TNETE110 PCI ETHERNET™ CONTROLLER SINGLE-CHIP 10 BASE-T SPWS018B - MARCH 1995 - REVISED MAY 1996 # **Pin Functions (Continued)** | PIN | | | DECODINE | |--------------------------------------|---------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | TYPET | DESCRIPTION | | | | | PCI INTERFACE (CONTINUED) | | PAD7 | 42 | | | | PAD6 | 43 | | | | PAD5 | 45 | | | | PAD4 | 46 | I/O | DCL addrage (data bus. Bute 0 (leget significant bute. L.SBute) of the DCL addrage (data bus. | | PAD3 | 47 | 1/0 | PCI address/data bus. Byte 0 (least significant byte, LSByte) of the PCI address/data bus | | PAD2 | 49 | | | | PAD1 | 50 | | | | PAD0 | 51 | | | | PCLK | 131 | I | PCI clock. PCLK is the clock reference for all PCI bus operations. All other PCI pins except PRST and PINTA are sampled on the rising edge of PCLK. All PCI bus timing parameters are defined with respect to this edge. | | PCLKRUN | 53 | 1/0‡ | Clock run control. PCLKRUN is the active-low PCI clock request/grant signal that allows the TNETE110 to indicate when an active PCI clock is required. (This is an open drain.) | | PC/BE3<br>PC/BE2<br>PC/BE1<br>PC/BE0 | 2<br>16<br>28<br>41 | I/O | PCI bus command and byte enables: PC/BE3 enables byte 3 (MSByte) of the PCI address/data bus. PC/BE2 enables byte 2 of the PCI address/data bus. PC/BE1 enables byte 1 of the PCI address/data bus. PC/BE0 enables byte 0 of the PCI address/data bus. | | PDEVSEL | 21 | I/O | PCI device select. PDEVSEL indicates that the driving device has decoded one of its addresses as the target of the current access. The TNETE110 drives PDEVSEL when it decodes an access to one of its registers. As a bus master, the TNETE110 monitors PDEVSEL to detect accesses to illegal memory addresses. | | PFRAME | 17 | I/O | PCI cycle frame. PFRAME is driven by the active bus master to indicate the beginning and duration of an access. It is asserted to indicate the start of a bus transaction. PFRAME remains asserted during the transaction, and is deasserted only in the final data phase. | | PGNT | 132 | I | PCI bus grant. PGNT is asserted by the system arbiter to indicate that the TNETE110 has been granted control of the PCI bus. | | PIDSEL | 4 | Ι | PCI initialization device select. PIDSEL is the chip select for access to the PCI configuration registers. | | PINTA | 128 | O/D | PCI interrupt. PINTA is the interrupt request from the TNETE110. PCI interrupts are shared, so this is an open-drain (wired-OR) output. | | PIRDY | 19 | I/O | PCI initiator ready. PIRDY is driven by the active bus master to indicate that it is ready to complete the current data phase of a transaction. A data phase is not completed until both PIRDY and PTRDY are sampled. When the TNETE110 is a bus master, it uses PIRDY to align incoming data on reads or outgoing data on writes with its internal RAM access synchronization (maximum of one cycle at the beginning of burst). When the TNETE110 is a bus slave, it extends the access appropriately until both PIRDY and PTRDY are asserted. | | PTRDY | 20 | I/O | PCI target ready. PTRDY is driven by the selected device (bus slave or target) to indicate that it is ready to complete the current data phase of a transaction. A data phase is not completed until both PIRDY and PTRDY are sampled. ThunderLAN uses PTRDY to ensure every direct I/O (DIO) operation is interlocked correctly. | | PPAR | 27 | I/O | PCI parity. PPAR carries even parity across PAD[0–31] and PC/BE[0–3]. It is driven by the TNETE110 during all address and write cycles as a bus master and during all read cycles as a bus slave. | | PPERR | 24 | I/O | PCI parity error. PPERR indicates a data parity error on all PCI transactions except special cycles. | <sup>†</sup> I = input, I/O = 3-state input/output, O/D = open-drain output ‡ Open drain # **Pin Functions (Continued)** | PIN | | l . | | |--------------------------------------------------------------|----------------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | TYPET | DESCRIPTION | | | | | PCI INTERFACE (CONTINUED) | | PREQ | 134 | I/O | PCI bus request. PREQ is asserted by the TNETE110 to request control of the PCI bus. This is not a shared signal. | | PRST | 129 | I | PCI reset signal | | PSERR | 25 | O/D | PCI system error. PSERR indicates parity errors or special-cycle data-parity errors. | | PSTOP | 23 | I/O | PCI stop. PSTOP indicates the current target is requesting the master to stop the current transaction. | | | | | BIOS ROM/LED DRIVER INTERFACE | | EAD7<br>EAD6<br>EAD5<br>EAD4<br>EAD3<br>EAD2<br>EAD1<br>EAD0 | 54<br>55<br>56<br>57<br>59<br>60<br>61<br>62 | I/O | <ul> <li>EPROM address/data. EAD[0-7] is a multiplexed byte bus that is used to address and to read data from an external BIOS ROM.</li> <li>On the cycle when EXLE is asserted low, EAD[0-7] is driven with the high byte of the address.</li> <li>On the cycle when EALE is asserted low, EAD[0-7] is driven with the low byte of the address.</li> <li>When EOE is asserted, BIOS ROM data should be placed on the bus.</li> <li>These pins can be used also to drive external status LEDs. Low-current (2-5 mA) LEDs can be connected directly through appropriate resistors. High-current LEDs can be driven through buffers or from the BIOS ROM address latches.</li> </ul> | | EALE | 65 | 0 | EPROM address latch enable. EALE is driven low to latch the low (least significant) byte of the BIOS ROM address from EAD[0-7]. | | EOE | 64 | 0 | EPROM output enable. When EOE is active (low), EAD[0-7] is 3-stated and the output of the BIOS ROM should be placed on EAD[0-7]. | | EXLE | 66 | 0 | EPROM extended address-latch enable. EXLE is driven low to latch the high (most significant) byte of the BIOS ROM address from EAD[0–7]. | | | | | CONFIGURATION EEPROM INTERFACE | | EDCLK | 68 | 0 | EEPROM data clock. EDCLK transfers serial clocked data to the 2K-bit serial EEPROMs (24C02) (see Note 1). | | EDIO | 69 | I/O | EEPROM data I/O. EDIO is the bidirectional serial data/address line to the 2K-bit serial EEPROM (24C02). EDIO requires an external pullup for EEPROM operation. Tying EDIO to ground disables the EEPROM interface and prevents autoconfiguration of the PCI configuration register. | | | | | MANAGEMENT DATA PINS | | MDCLK | 91 | 0 | Management data clock. MDCLK is part of the serial management interface to physical-media independent (PMI)/PHY chip. | | MDIO | 93 | I/O | Management data I/O. MDIO is part of the serial management interface to PMI/PHY chip. | | | | | NETWORK INTERFACE (10 Base-T AND AUI) | | ACOLN<br>ACOLP | 111<br>109 | А | AUI receive pair. ACOLN and ACOLP are differential line receiver inputs and connect to the receive pair through transformer isolation, etc. | | ARCVN<br>ARCVP | 108<br>106 | А | AUI receive pair. ARCVN and ARCVP are differential line receiver inputs and connect to the receive pair through transformer isolation, etc. | | AXMTP<br>AXMTN | 99<br>100 | А | AUI transmit pair. AXMTP and AXMTN are differential line transmitter outputs. | | FATEST | 118 | А | Analog test pin. FATEST provides access to the filter of the reference PLL. This pin must be left as a no connect. | | FIREF | 116 | А | Current reference. FIREF is used to set a current reference for the analog circuitry. | | - | _ | | | † I = input, O = output, I/O = 3-state input/output, O/D = open-drain output, A = analog NOTE 1: This pin should be tied to $V_{DD}$ with a 4.7-k $\Omega$ – 10-k $\Omega$ pullup resistor. # ThunderLAN™ TNETE110 PCI ETHERNET™ CONTROLLER SINGLE-CHIP 10 BASE-T SPWS018B - MARCH 1995 - REVISED MAY 1996 ### **Pin Functions (Continued)** | PIN | | | DECODURTION | |---------------------|--------------------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | TYPET | DESCRIPTION | | FXMTP<br>FXMTN | 97<br>98 | А | 10 Base-T transmit pair. FXMTP and FXMTN are differential line transmitter outputs. | | RESERVED | 120 | I | Reserved. Tie this pin low. | | FRCVN<br>FRCVP | 105<br>103 | А | 10 Base-T receive pair. FRCVN and FRCVP are differential line receiver inputs and connect to the receive pair through transformer isolation, etc. | | FXTL1<br>FXTL2 | 113<br>114 | А | Crystal oscillator pins. Drive FXTL1 and FXTL2 from a 20-MHz crystal oscillator module | | | | | POWER | | V <sub>DDI</sub> | 6, 14,<br>34, 48,<br>122,<br>136,<br>142 | PWR | PCI V <sub>DD</sub> pins. V <sub>DDI</sub> pins provide power for the PCI I/O pin drivers. Connect V <sub>DDI</sub> pins to a 5-V power supply when using 5-V signals on the PCI bus. Connect V <sub>DDI</sub> pins to a 3-V power supply when using 3-V signals on the PCI bus | | V <sub>DDL</sub> | 22, 37,<br>58, 70<br>79, 84<br>94, 130 | PWR | Logic V <sub>DD</sub> pins (5 V). V <sub>DDL</sub> pins provide power for internal TNETE110 logic and they always should be connected to 5-V power supply. | | VDDOSC | 115 | PWR | Analog power pin. VDDOSC is the 5-V power for the crystal oscillator circuit. | | V <sub>DDR</sub> | 104<br>107 | PWR | Analog power pin. V <sub>DDR</sub> is the 5-V power for the receiver circuitry. | | $V_{DDT}$ | 96 | PWR | Analog power pin. V <sub>DDT</sub> is the 5-V power for the transmitter circuitry. | | V <sub>DD</sub> √CO | 117 | PWR | Analog power pin. V <sub>DDVCO</sub> is the 5-V power for the voltage controller oscillator (VCO) and filter input. | | Vssi | 3, 10,<br>26, 31,<br>40, 52,<br>67, 88,<br>127,<br>139 | PWR | PCI I/O ground pins | | VSSL | 18, 44,<br>63, 75,<br>92, 133 | PWR | Logic ground pins | | Vssosc | 112 | PWR | Analog power pin. Ground for crystal oscillator circuit | | V <sub>SSR</sub> | 102<br>110 | PWR | Analog power pin. Ground for receiver circuitry | | V <sub>SST</sub> | 101 | PWR | Analog power pin. Ground for transmitter circuitry | | Vssvco | 119 | PWR | Analog power pin. Ground for VCO and filter input | <sup>†</sup> I = input, A = analog, PWR = power ### architecture The major blocks of the TNETE110 include the PCI interface (PCIIF), the protocol handler (PH), the physical layer (PHY), the FIFO pointer registers (FPREGS), the FIFO SRAM (FSRAM), and a test-access port (TAP). The functionality of these blocks is described in the following sections. ### PCI interface (PCIIF) The TNETE110 PCIIF contains a byte-aligning DMA controller that allows frames to be fragmented into any byte length and transferred to any byte address while supporting 32-bit data streaming. For multipriority networks, it can provide multiple data channels, each with separate lists, commands, and status. Data for the channels is passed to and from the PH by way of circular buffer FIFOs in the SRAM, which are controlled through FIFO registers. The configuration EEPROM interface, BIOS ROM/LED driver interface, configuration and I/O memory registers, and DMA controller are subblocks of the PCIIF. The features of these subblocks are described in the following sections. ### configuration EEPROM interface (CEI) The CEI provides a means for autoconfiguration of the PCI configuration registers. Certain registers in the PCI configuration space can be loaded using the CEI. Autoconfiguration allows builders of TNETE110-based systems to customize the contents of these registers to identify their own system, rather than to use the TI defaults. The EEPROM is read at power up and can then be read from, and written to, under program control. ### BIOS ROM/LED driver interface (BRI) The BRI addresses and reads data from an external BIOS ROM through a multiplexed byte-wide bus. The ROM address/data pins also can be multiplexed to drive external status LEDs. # configuration and I/O memory registers (CIOREGS) The CIOREGS reside in the configuration space, which is 256 bytes in length. The first 64 bytes of the configuration space is the header region, which is defined explicitly by the PCI standard. ### DMA controller (DMAC) The DMAC is responsible for coordinating TNETE110 requests for mastership of the PCI bus. The DMAC provides byte-aligning DMA control, allowing byte-size fragmented frames to be transferred to any byte address while supporting 32-bit data streaming. # protocol handler (PH) The PH implements the serial protocols of the network. On transmit, it serializes data, adds framing and CRC fields, and interfaces to the network PHY. On receive, it provides address recognition, CRC and error checking, frame disassembly, and deserialization. Data for multiple channels is passed to and from the PH by way of circular buffer FIFOs in the FSRAM, which are controlled through FPREGS. ### 10 Base-T physical layer (PHY) The PHY acts as an on-chip front-end providing physical layer functions for both 10 Base-5 (AUI) and 10 Base-T (twisted pair). The PHY provides Manchester encoding/decoding from smart squelch, jabber detection, link pulse detection, autopolarity control, 10 Base-T transmission waveshaping, and antialiasing filtering. Connection to the AUI drop cable for the 10 Base-T twisted pair is made through simple isolation transformers (see Figure 2) and no external filter networks are required. Suitable external termination components allow the use of either shielded or unshielded twisted-pair cable (150 $\Omega$ or 100 $\Omega$ ). Some of the key features of the on-chip PHY are listed below. - Integrated filters - 10 Base-T transceiver - AUI transceiver - Autopolarity (reverse polarity correction) - Loopback for twisted pair and AUI - Full-duplex mode for simultaneous 10 Base-T transmission and reception - Low power Figure 2. Schematic for 10 Base-T Network Interface Using TNETE110 ### FIFO pointer registers (FPREGS) The FPREGS are used to implement circular buffer FIFOs in the SRAM. They are a collection of pointer and counter registers used to maintain the FIFO operation. Both the PCIIF and PH use FPREGS to determine where to read or write data in the SRAM and to determine how much data the FIFO contains. ### FIFO SRAM (FSRAM) The FSRAM is a conventional SRAM array accessed synchronously to the PCI bus clock. Access to the RAM is allocated on a time-division multiplexed (TDM) basis, rather than through a conventional shared bus. This removes the need for bus arbitration and provides guaranteed bandwidth. Half the RAM accesses (every other cycle) are allocated to the PCI controller. It has a 64-bit access port to the RAM, giving it 1 Gbps of bandwidth, sufficient to support 32-bit data streaming on the PCI bus. The PH has one-quarter the RAM accesses, and its port can be up to 64 bits wide. A 64-bit port for the PH provides 512 Mbps of bandwidth, more than sufficient for a full-duplex 100-Mbps network. The remaining RAM accesses can be allocated toward providing even more PH bandwidth. The RAM is also accessible (for diagnostic purposes) from the TNETE110 internal data bus. Host DIO accesses are used by the host to access internal TNETE110 registers and for adapter test. - 3.375K bytes of FSRAM - One 1.5K-byte FIFO for receive channel - One 1.5K-byte FIFO for transmit channel - Three 128-byte lists Supporting 1.5K bytes of FIFO per channel allows full frame buffering of Ethernet frames. ### test-access port (TAP) Compliant with IEEE Standard 1149.1, the TAP is comprised of five pins that are used to interface serially with the device and with the board on which it is installed for boundary-scan testing. # absolute maximum ratings over operating case temperature range (unless otherwise noted)† | Supply voltage range, V <sub>DD</sub> (see Note 2) | | |------------------------------------------------------------------------------------------|-----------------| | Output voltage range | | | Power dissipation | | | Operating case temperature range, T <sub>C</sub> | | | Junction-to-ambient package thermal impedance, airflow = 0 lfpm, $T_{JA(0)}$ | | | Junction-to-ambient package thermal impedance, airflow = 100 lfpm, $T_{JA(100)}^{(100)}$ | | | Junction-to-case package thermal impedance, T <sub>JC</sub> | | | Storage temperature range, T <sub>stg</sub> | – 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. The recommended operating conditions and the electrical characteristics tables are divided into groups, depending on pin function: - PCI interface pins - Logic pins - Physical layer pins The PCI signal pins can be operated in one of two modes shown in the PCI tables. - 5-V signal mode - 3-V signal mode # recommended operating conditions (PCI interface pins) (see Note 3) | | | | 3-V SIGNALING OPERATION 5-V SIGNALING OPERATION | | | _ | UNIT | | | |-----------------|--------------------------------------------------------|-------------|-------------------------------------------------|-----|----------------------|------|------|----------------------|----| | | | | MIN | NOM | MAX | MIN | NOM | MAX | | | $V_{DD}$ | Supply voltage (PCI) | | 3 | 3.3 | 3.6 | 4.75 | 5 | 5.25 | V | | VIH | High-level input voltage | | $0.5 \times V_{DD}$ | | V <sub>DD</sub> +0.5 | 2.0 | | V <sub>DD</sub> +0.5 | V | | VIL | Low-level input voltage, TTL-level signal (see Note 4) | | -0.5 | | $0.3 \times V_{DD}$ | -0.5 | | 0.8 | V | | IOH | High-level output current | TTL outputs | | | -0.5 | | | -2 | mA | | I <sub>OL</sub> | Low-level output current (see Note 5) | TTL outputs | | | 1.5 | | | 6 | mA | | TC | Operating case temperature | | 0 | | 95 | 0 | | 95 | °C | NOTES: 3. PCI interface pins include V<sub>DDI</sub>, PCLKRUN, PFRAME, PTRDY, PIRDY, PSTOP, PDEVSEL, PIDSEL, PPERR, PSERR, PREQ, PGNT, PCLK, PPAR, PRST, PINTA, PAD[31:0], and PC/BE[3:0]. - 4. The algebraic convention, where the more negative (less positive) limit is designated as a minimum, is used for logic levels only. - 5. Output current of 2 mA is sufficient to drive five low-power Schottky TTL loads or ten advanced low-power Schottky TTL loads (worst case). NOTE 2: Voltage values are with respect to VSS; all VSS pins should be routed so as to minimize inductance to system ground. # ThunderLAN™ TNETE110 PCI ETHERNET™ CONTROLLER SINGLE-CHIP 10 BASE-T SPWS018B - MARCH 1995 - REVISED MAY 1996 # electrical characteristics over recommended ranges of supply voltage (unless otherwise noted) (PCI interface pins) | PARAMETER | | TEST CONDITIONS† | | 3-V SIGNALING<br>OPERATION | | 5-V SIGN | UNIT | | |-----------|-------------------------------------------------------------|------------------------|-----------------------|----------------------------|------|----------|------|----| | | | | | | MAX | MIN | MAX | | | Vон | High-level output voltage,<br>TTL-level signal (see Note 6) | V <sub>DD</sub> = MIN, | I <sub>OH</sub> = MAX | 2.4 | | 2.4 | | V | | VOL | Low-level output voltage,<br>TTL-level signal | $V_{DD} = MAX,$ | I <sub>OL</sub> = MAX | | 0.45 | | 0.5 | V | | 107 | High-impedance | $V_{DD} = MAX$ , | V <sub>O</sub> = 0 V | | 10 | | 10 | μА | | loz | output current | $V_{DD} = MAX$ , | $V_O = V_{DD}$ | | -10 | | - 10 | μΑ | | lį | Input current, any input or input/output | VI = VSS to VE | )D | | ± 10 | | ± 10 | μА | | Ci | Input capacitance, any input | f = 1 MHz, | Others at 0 V | | 10 | | 10 | pF | | Со | Output capacitance, any output or input/output | f = 1 MHz, | Others at 0 V | | 10 | | 10 | pF | <sup>†</sup> For conditions shown as MIN/MAX, use the appropriate value specified under the recommended operating conditions. NOTE 6: The following signals require an external pullup resistor: PSERR, PINTA. # recommended operating conditions (logic pins) (see Note 7) | | | | MIN | NOM | MAX | UNIT | |----------|--------------------------------------------------------|-------------|------|-----|----------------------|------| | $V_{DD}$ | Supply voltage (5 V only) | | 4.75 | 5 | 5.25 | V | | VIH | High-level input voltage | | 2 | | V <sub>DD</sub> +0.3 | V | | VIL | Low-level input voltage, TTL-level signal (see Note 4) | | -0.3 | | 0.8 | V | | IOH | High-level output current | TTL outputs | | | -4 | mA | | loL | Low-level output current (see Note 5) | TTL outputs | | | 4 | mA | | TC | Operating case temperature | | 0 | | 95 | °C | NOTES: 4. The algebraic convention, where the more negative (less positive) limit is designated as a minimum, is used for logic levels only. # electrical characteristics over recommended ranges of supply voltage (unless otherwise noted) (logic pins) | | PARAMETER | TEST CO | NDITIONS† | MIN | MAX | UNIT | |-----------------|------------------------------------------------|------------------|-----------------------|-----|-----|------| | Vон | High-level output voltage, TTL-level signal | $V_{DD} = MIN,$ | I <sub>OH</sub> = MAX | 2.4 | | V | | VOL | Low-level output voltage, TTL-level signal | $V_{DD} = MAX$ , | $I_{OL} = MAX$ | | 0.5 | V | | | High-impedance output current | $V_{DD} = MIN,$ | VO = VDD | | 10 | | | loz | right-impedance output current | $V_{DD} = MIN,$ | VO = 0 V | -10 | μΑ | | | Ц | Input current | VI = VSS to V | )D | | ±1 | μΑ | | I <sub>DD</sub> | Supply current | $V_{DD} = MAX$ | | | 320 | mA | | Ci | Input capacitance, any input | f = 1 MHz, | Others at 0 V | | 10 | pF | | Co | Output capacitance, any output or input/output | f = 1 MHz, | Others at 0 V | | 10 | pF | <sup>†</sup> For conditions shown as MIN/MAX, use the appropriate value specified under the recommended operating conditions. <sup>5.</sup> Output current of 2 mA is sufficient to drive five low-power Schottky TTL loads or ten advanced low-power Schottky TTL loads (worst <sup>7.</sup> Logic pins include V<sub>DDL</sub>, EAD[7:0], EXLE, EALE, <del>EOE</del>, EDCLK, EDIO. # recommended operating conditions (physical layer pins) (see Note 8) | | | JEDEC SYMBOL | MIN | NOM | MAX | UNIT | |----------|----------------------------|--------------|------|-----|------|------| | $V_{DD}$ | Supply voltage | | 4.75 | 5 | 5.25 | V | | TC | Operating case temperature | | 0 | | 95 | °C | NOTES: 8. Physical layer pins include V<sub>DDOSC</sub>, V<sub>DDR</sub>, V<sub>DDT</sub>, V<sub>DDVCO</sub>, ACOLN, ACOLP, ARCVN, ARCVP, AXMTP, AXMTN, FATEST, FIREF, FRCVN, FRCVP, FXTL1, FXTL2, FXMTP, and FXMTN. # recommended operating conditions (10 Base-T receiver input pins) | | PARAMETER | JEDEC SYMBOL | TEST CONDITIONS | MIN | MAX | UNIT | |-----------------------|----------------------------|-----------------|-----------------|-----|-----|------| | V <sub>I</sub> (DIFF) | Differential input voltage | V <sub>ID</sub> | | 0.6 | 2.8 | V | | I <sub>(CM)</sub> | Common-mode current | IIC | | | 4 | mA | # recommended operating conditions (AUI receiver input pins) | PARAMETER | | JEDEC SYMBOL | TEST CONDITIONS | MIN | MAX | UNIT | |------------------------|------------------------------|--------------------|-----------------|-----|-----|------| | V <sub>I</sub> (DIFF)1 | Differential input voltage 1 | V <sub>ID(1)</sub> | See Note 9 | 0 | 3 | V | | V <sub>I</sub> (DIFF)2 | Differential input voltage 2 | V <sub>ID(2)</sub> | See Note 10 | 0 | 100 | mV | <sup>9.</sup> Common-mode frequency range: 10 Hz to 40 kHz # electrical characteristics over recommended ranges of supply voltage (unless otherwise noted) (physical layer pins) # 10 Base-T receiver input (FRCVP, FRCVN) | | PARAMETER | JEDEC SYMBOL | TEST CO | NDITIONS | MIN | MAX | UNIT | |-------------------|--------------------------------------|--------------|-------------------------------------|-------------|------|-----|------| | V <sub>SQ+</sub> | Rising input pair squelch threshold | | V <sub>CM</sub> = V <sub>SB</sub> , | See Note 11 | | 270 | mV | | V <sub>SQ</sub> _ | Falling input pair squelch threshold | | V <sub>CM</sub> = V <sub>SB</sub> , | See Note 11 | -270 | | mV | NOTE 11: V<sub>SB</sub> is the self-bias voltage of the input pins FRCVP and FRCVN. # 10 Base-T transmitter drive characteristics (FXMTP, FXMTN) | | PARAMETER | JEDEC SYMBOL | TEST CONDITIONS | MIN | MAX | UNIT | |-------------------|---------------------------------------------|--------------------|------------------------|------|------|------| | V <sub>SLW</sub> | Differential voltage at specified slew rate | VOD(SLEW) | | ±2.2 | ±2.8 | V | | VO(CM) | Common-mode output voltage | Voc | See Figure 3(d) & 3(e) | 0 | 4 | ٧ | | VO(DIFF) | Differential output voltage | V <sub>OD</sub> | Into open circuit | | 5.25 | V | | V <sub>O(I)</sub> | Output idle differential voltage | VOD(IDLE) | | | ±50 | mV | | IO(FC) | Output current, fault condition | I <sub>O(FC)</sub> | | | 300† | mA | <sup>†</sup> Assured by design <sup>10.</sup> Common-mode frequency range: 40 kHz to 10 MHz # ThunderLAN™ TNETE110 PCI ETHERNET™ CONTROLLER SINGLE-CHIP 10 BASE-T SPWS018B - MARCH 1995 - REVISED MAY 1996 # electrical characteristics over recommended ranges of supply voltage (unless otherwise noted) (physical layer pins) (continued) # AUI receiver input (ARCVP, ARCVN, ACOLP, ACOLN) | PARAMETER | | JEDEC SYMBOL | TEST C | ONDITIONS | MIN | MAX | UNIT | | |-------------------|-----------------------------|-----------------|--------|--------------|-------------------|------|------|----| | V <sub>(SQ)</sub> | lancet annualah thanah alal | To activate | | See Note 12, | 20 ns < X < 35 ns | -325 | -100 | mV | | | Input squelch threshold | Not to activate | | | | -100 | 0 | mV | NOTES: 12. This parameter is a range that is allowed to vary over operating conditions. The reference point for the timing period is from the input pair reaching -175 mV on the falling edge to reaching -175 mV on the rising edge. ### **AUI transmitter drive characteristics (AXMTP, AXMTN)** | | PARAMETER | JEDEC SYMBOL | TEST CONDITIONS | MIN | MAX | UNIT | |------------|----------------------------------|--------------------|-----------------|------|------------------|------| | VO(DIFF)1 | Differential output voltage | V <sub>OD(1)</sub> | See Note 13 | ±500 | ±1315 | mV | | VOI(DIFF) | Output idle differential voltage | VOD(IDLE) | | | ±40 <sup>†</sup> | mV | | VOI(DIFF)U | Output differential undershoot | VOD(IDLE)U | | | 100‡ | mV | | IO(FC) | Output current, fault condition | IO(FC) | | | 150‡ | mA | <sup>†</sup> Assured by design NOTE 13: The differential voltage is measured as per Figure 3(b) on page 16. ### phase-locked loop (PLL) characteristics | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |----------------------------------------------|--------------------------------|-----|-----|------| | VFILT Reference PLL operating filter voltage | $t_{C(FXTL1)} = 50 \text{ ns}$ | 0.8 | 2 | V | ### crystal oscillator characteristics | PARAMETER | JEDEC SYMBOL | TEST CONDITIONS | MIN | MAX | UNIT | |--------------------------------------|-----------------|--------------------------------------------------------|-------|-------|------| | VSB(FXTL1) Input self-bias voltage | V <sub>IB</sub> | | 1.8 | 4 | V | | IOH(FXTL2) High-level output current | loн | V(FXTL2) = VSB(FXTL1)<br>V(FXTL1) = VSB(FXTL1) + 0.5 V | - 2.5 | - 6.5 | mA | | IOL(FXTL2) Low-level output current | lOL | V(FXTL2) = VSB(FXTL1)<br>V(FXTL1) = VSB(FXTL1) - 0.5 V | 0.4 | 1.3 | mA | <sup>‡</sup> Characterized but not tested ### PARAMETER MEASUREMENT INFORMATION Outputs are driven to a minimum high-logic level of 2.4 V and to a maximum low-logic level of 0.6 V. These levels are compatible with TTL devices. Output transition times are specified as follows: For a high-to-low transition on either an input or output signal, the level at which the signal is said to be no longer high is 2 V and the level at which the signal is said to be low is 0.8 V. For a low-to-high transition, the level at which the signal is said to be no longer low is 0.8 V and the level at which the signal is said to be high is 2 V, as shown below. The rise and fall times are not specified but are assumed to be those of standard TTL devices, which are typically 1.5 ns. #### test measurement The test-load circuit shown in Figure 3 represents the programmable load of the tester pin electronics that are used to verify timing parameters of the TNETE110 output signals. (a) TTL OUTPUT TEST LOAD (b) AXMTP AND AXMTN TEST LOAD (AC TESTING) X1 - Fil - Mag 23Z90 (1:1) (c) FIREF TEST CIRCUIT (d) FXMTP AND FXMTN TEST LOAD (AC TESTING) $X2 - Fil - Mag 23Z128 (1: \sqrt{2})$ (e) FXMTP AND FXMTN TEST LOAD (DC TESTING) Where: $I_{OL}$ = Refer to $I_{OL}$ in recommended operating conditions $I_{OH}$ = Refer to $I_{OH}$ in recommended operating conditions VLOAD = 1.5 V, typical dc-level verification or 0.7 V, typical timing verification CL = 18 pF, typical load-circuit capacitance Figure 3. Test and Load Circuit # switching characteristics of PCI 5 V and 3.3 V (see Note 14 and Figure 4) | PARAMETER | MIN | MAX | UNIT | |--------------------------------------------------------------------------------|-----|-----|------| | t <sub>VAL</sub> Delay time, PCLK to bused signals valid (see Notes 15 and 16) | 2 | 11 | ns | # ThunderLAN™ TNETE110 PCI ETHERNET™ CONTROLLER SINGLE-CHIP 10 BASE-T SPWS018B - MARCH 1995 - REVISED MAY 1996 | t <sub>VAL</sub> (PTP) | Delay time, PCLK to bused signals valid point-to-point (see Notes 15 and 16) | 2 | 12 | ns | |------------------------|------------------------------------------------------------------------------|---|----|----| | ton | Float to active delay | 2 | | ns | | toff | Active to float delay | | 28 | ns | - NOTES: 14. Some of the timing symbols in this table currently are not listed with EIA or JEDEC standards for semiconductor symbology, but are consistent with the PCI Local-Bus Specification, Revision 2.0. - 15. Minimum times are measured with a 0-pF equivalent load; maximum times are measured with a 50-pF equivalent load. Actual test capacitance can vary, but results should be correlated to these specifications. - 16. PREQ and PGNT are point-to-point signals, and have different output valid delay and input setup times than do bused signals. PGNT has a setup time of 10 ns; PREQ has a setup time of 12 ns. All other signals are bused. # timing requirements of PCI 5 V and 3.3 V (see Note 14 and Figure 4) | | | MIN | MAX | UNIT | |----------------------|-------------------------------------------------------|--------|-----|------| | t <sub>su</sub> | Setup time, bused signals valid to PCLK (see Note 16) | 7 | | ns | | t <sub>su(PTP)</sub> | Setup time to PCLK—point-to-point (see Note 16) | 10, 12 | | ns | | t <sub>h</sub> | Hold time, input from PCLK | 0 | | ns | | t <sub>C</sub> | Cycle time, PCLK (see Note 17) | 30 | 500 | ns | | t <sub>w(H)</sub> | Pulse duration, PCLK high | 12 | | ns | | t <sub>w(L)</sub> | Pulse duration, PCLK low | 12 | | ns | | t <sub>slew</sub> | Slew rate, PCLK (see Note 18) | 1 | 4 | V/ns | - NOTES: 14. Some of the timing symbols in this table currently are not listed with EIA or JEDEC standards for semiconductor symbology, but are consistent with the PCI Local-Bus Specification, Revision 2.0. - 16. PREQ and PGNT are point-to-point signals, and have different output valid delay and input setup times than do bused signals. PGNT has a setup time of 10 ns; PREQ has a setup time of 12 ns. All other signals are bused. - 17. As a requirement for frame transmission/reception, the minimum PCLK frequency varies with network speed. The clock can only be stopped in a low state. - 18. Rise and fall times are specified in terms of the edge rate measured in V/ns. This slew rate must be met across the minimum peak-to-peak portion of the clock waveform. Figure 4. PCI 5-V and 3.3-V Timing # timing requirements of management data I/O (MDIO) (see Figure 5) | | | MIN | MAX | UNIT | |------------------|-------------------------------------------------------|-----|-----|------| | ta(MDCLKH-MDIOV) | Access time, MDIO valid from MDCLK high (see Note 19) | 0 | 300 | ns | NOTE 19: When the MDIO signal is sourced by the PMI/PHY, it is sampled by TNETE110 synchronous to the rising edge of MDCLK. # switching characteristics of MDIO (see Figure 6) | | PARAMETER | MIN | MAX | UNIT | |-------------------|------------------------------------------------------|-----|-----|------| | tsu(MDIOV-MDCLKH) | Setup time, MDIO valid to MDCLK high (see Note 20) | 10 | | ns | | th(MDCLKH-MDIOX) | Hold time, MDCLK high to MDIO changing (see Note 20) | 10 | | ns | NOTE 20: MDIO is a bidirectional signal that can be sourced by TNETE110 or by the PMI/PHY. When TNETE110 sources the MDIO signal, TNETE110 asserts MDIO synchronous to the rising edge of MDCLK. Figure 5. Management Data I/O Timing (Sourced by PHY) Figure 6. Management Data I/O Timing (Sourced by TNETE110) # timing requirements of BIOS ROM and LED interface (see Figure 7)† | | | MIN | MAX | UNIT | |-----------------|------------------|-----|-----|------| | t <sub>su</sub> | Setup time, data | | 250 | ns | | th | Hold time, data | 0 | | ns | # switching characteristics of BIOS ROM and LED interface (see Figure 7)† | PARAMETER | | MIN | MAX | UNIT | |----------------|----------------------------------------------------------------------------------------------------|-----|-----|------| | td(EADV-EXLEL) | Delay time, address high byte valid to EXLE low (address high byte setup time for external latch) | 0 | | ns | | td(EXLEL-EADZ) | Delay time, EXLE low to address high byte invalid (address high byte hold time for external latch) | 10 | | ns | | td(EADV-EALEL) | Delay time, address low byte valid to EALE low (address low byte setup time for external latch) | 0 | | ns | | td(EALEL-EADZ) | Delay time, EALE low to address low byte invalid (address low byte hold time for external latch) | 10 | | ns | | ta | Access time, data valid after EALE goes low | 288 | | ns | <sup>†</sup> The EPROM interface, consisting of 11 pins, requires only two TTL '373 latches to latch the high and low addresses. Figure 7. BIOS ROM and LED Interface Timing # switching characteristics of configuration EEPROM interface (see Figure 8) | | PARAMETER | MIN | MAX | UNIT | |--------------------|-------------------------------------------------------------------------------------|-----|-----|------| | fCLK(EDCLK) | Clock frequency, EDCLK | 0 | 100 | kHz | | td(EDCLKL-EDIOV) | EDCLK low to EDIO (In) data in valid | 0.3 | 3.5 | μs | | td(EDIO free) | Time the bus must be free before a new transmission can start | 4.7 | | μs | | td(EDIOV-EDCLKL) | Delay time, EDIO (out) valid after EDCLK low (start condition hold time for EEPROM) | 4 | | μs | | $t_{W(L)}$ | Pulse duration, EDCLK low | 4.7 | | μs | | t <sub>W</sub> (H) | Pulse duration, EDCLK high | 4 | | μs | | td(EDCLKH-EDIOV) | Delay time, EDCLK high to EDIO valid (start condition setup time) | 4.7 | | μs | | td(EDCLKL-EDIOX) | Delay time, EDCLK low to EDIO (out) changing (data out hold time) | 0 | | μs | | td(EDIOV-EDCLKH) | Delay time, EDIO (out) valid to EDCLK high (data out setup time) | 250 | | ns | | t <sub>r</sub> | Rise time, EDIO (out) and EDCLK | | 1 | μs | | t <sub>f</sub> | Fall time, EDIO and EDCLK | | 300 | ns | | td(EDCLKH-EDIOH) | Delay time, EDCLK high to EDIO (out) high (stop condition setup time) | 4.7 | | μs | | td(EDCLKL-EDIOX) | Delay time, EDCLK low to EDIO (in) changing (data in hold time) | 300 | | ns | Figure 8. Configuration EEPROM Interface Timing # timing requirements of crystal oscillator (see Figure 9)† | | | MIN | TYP | MAX | UNIT | |--------------------|-----------------------------------------------------------------------------------------------------|-----|-------|-----|------| | td(VDDH-FXTL1V) | Delay time, minimum $V_{\mbox{DD}}$ high level to first valid FXTL1 full swing period (see Note 21) | | | 100 | ms | | t <sub>W</sub> (H) | Pulse duration, FXTL1 high | 13 | | | ns | | t <sub>w(L)</sub> | Pulse duration, FXTL1 low | 13 | | | ns | | t <sub>t</sub> | Transition time, FXTL1 | | 7 | | ns | | t <sub>C</sub> | Cycle time, FXTL1 | | 50 | | ns | | | Tolerance of FXTL1 input frequency | | ±0.01 | · | % | <sup>†</sup> The FXTL signal can be implemented by either connecting a 20-MHz crystal using the FXTL1 and FXTL2 pins or by driving the FXTL1 from a 20-MHz crystal oscillator module. NOTE 21: This specification is provided as an aid to board design. This specification is not assured during manufacturing testing. **Figure 9. Crystal Oscillator Timing** ### **MECHANICAL DATA** # PCE (S-PQFP-G\*\*\*) # 144 PIN SHOWN ### PLASTIC QUAD FLATPACK NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Thermally enhanced molded plastic package with a heat spreader (HSP) - D. Falls within JEDEC MS-022 - E. The 144 PCE is identical to the 160 PCE except that four leads per corner are removed. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated